/kernel/linux/linux-5.10/drivers/gpu/drm/amd/amdgpu/ |
H A D | mxgpu_ai.c | 142 WREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_MAILBOX_MSGBUF_TRN_DW0), in xgpu_ai_mailbox_trans_msg() 144 WREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_MAILBOX_MSGBUF_TRN_DW1), in xgpu_ai_mailbox_trans_msg() 146 WREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_MAILBOX_MSGBUF_TRN_DW2), in xgpu_ai_mailbox_trans_msg() 148 WREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_MAILBOX_MSGBUF_TRN_DW3), in xgpu_ai_mailbox_trans_msg() 231 WREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_MAILBOX_INT_CNTL), tmp); in xgpu_ai_set_mailbox_ack_irq() 279 WREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_MAILBOX_INT_CNTL), tmp); in xgpu_ai_set_mailbox_rcv_irq()
|
H A D | mxgpu_nv.c | 135 WREG32_NO_KIQ(mmMAILBOX_MSGBUF_TRN_DW0, req); in xgpu_nv_mailbox_trans_msg() 136 WREG32_NO_KIQ(mmMAILBOX_MSGBUF_TRN_DW1, data1); in xgpu_nv_mailbox_trans_msg() 137 WREG32_NO_KIQ(mmMAILBOX_MSGBUF_TRN_DW2, data2); in xgpu_nv_mailbox_trans_msg() 138 WREG32_NO_KIQ(mmMAILBOX_MSGBUF_TRN_DW3, data3); in xgpu_nv_mailbox_trans_msg() 252 WREG32_NO_KIQ(mmMAILBOX_INT_CNTL, tmp); in xgpu_nv_set_mailbox_ack_irq() 306 WREG32_NO_KIQ(mmMAILBOX_INT_CNTL, tmp); in xgpu_nv_set_mailbox_rcv_irq()
|
H A D | mxgpu_vi.c | 325 WREG32_NO_KIQ(mmMAILBOX_CONTROL, reg); in xgpu_vi_mailbox_send_ack() 348 WREG32_NO_KIQ(mmMAILBOX_CONTROL, reg); in xgpu_vi_mailbox_set_valid() 359 WREG32_NO_KIQ(mmMAILBOX_MSGBUF_TRN_DW0, reg); in xgpu_vi_mailbox_trans_msg() 506 WREG32_NO_KIQ(mmMAILBOX_INT_CNTL, tmp); in xgpu_vi_set_mailbox_ack_irq() 536 WREG32_NO_KIQ(mmMAILBOX_INT_CNTL, tmp); in xgpu_vi_set_mailbox_rcv_irq()
|
H A D | vi.c | 91 WREG32_NO_KIQ(mmPCIE_INDEX, reg); in vi_pcie_rreg() 103 WREG32_NO_KIQ(mmPCIE_INDEX, reg); in vi_pcie_wreg() 105 WREG32_NO_KIQ(mmPCIE_DATA, v); in vi_pcie_wreg() 116 WREG32_NO_KIQ(mmSMC_IND_INDEX_11, (reg)); in vi_smc_rreg() 127 WREG32_NO_KIQ(mmSMC_IND_INDEX_11, (reg)); in vi_smc_wreg() 128 WREG32_NO_KIQ(mmSMC_IND_DATA_11, (v)); in vi_smc_wreg()
|
H A D | soc15_common.h | 48 WREG32_NO_KIQ((adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg), value)
|
H A D | amdgpu_ttm.c | 1668 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000); in amdgpu_ttm_access_memory() 1669 WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31); in amdgpu_ttm_access_memory() 1675 WREG32_NO_KIQ(mmMM_DATA, value); in amdgpu_ttm_access_memory() 2365 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000); in amdgpu_ttm_vram_write() 2366 WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31); in amdgpu_ttm_vram_write() 2367 WREG32_NO_KIQ(mmMM_DATA, value); in amdgpu_ttm_vram_write()
|
H A D | nbio_v2_3.c | 76 WREG32_NO_KIQ((adev->rmmio_remap.reg_offset + KFD_MMIO_REMAP_HDP_MEM_FLUSH_CNTL) >> 2, 0); in nbio_v2_3_hdp_flush()
|
H A D | nbio_v7_0.c | 67 WREG32_NO_KIQ((adev->rmmio_remap.reg_offset + KFD_MMIO_REMAP_HDP_MEM_FLUSH_CNTL) >> 2, 0); in nbio_v7_0_hdp_flush()
|
H A D | gmc_v10_0.c | 228 WREG32_NO_KIQ(hub->vm_inv_eng0_req + hub->eng_distance * eng, inv_req); in gmc_v10_0_flush_vm_hub() 254 WREG32_NO_KIQ(hub->vm_inv_eng0_sem + in gmc_v10_0_flush_vm_hub()
|
H A D | nbio_v7_4.c | 89 WREG32_NO_KIQ((adev->rmmio_remap.reg_offset + KFD_MMIO_REMAP_HDP_MEM_FLUSH_CNTL) >> 2, 0); in nbio_v7_4_hdp_flush()
|
H A D | gmc_v9_0.c | 784 WREG32_NO_KIQ(hub->vm_inv_eng0_req + in gmc_v9_0_flush_gpu_tlb() 814 WREG32_NO_KIQ(hub->vm_inv_eng0_sem + in gmc_v9_0_flush_gpu_tlb()
|
H A D | vega10_ih.c | 423 WREG32_NO_KIQ(reg, tmp); in vega10_ih_get_wptr()
|
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/amdgpu/ |
H A D | mxgpu_ai.c | 144 WREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_MAILBOX_MSGBUF_TRN_DW0), in xgpu_ai_mailbox_trans_msg() 146 WREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_MAILBOX_MSGBUF_TRN_DW1), in xgpu_ai_mailbox_trans_msg() 148 WREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_MAILBOX_MSGBUF_TRN_DW2), in xgpu_ai_mailbox_trans_msg() 150 WREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_MAILBOX_MSGBUF_TRN_DW3), in xgpu_ai_mailbox_trans_msg() 247 WREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_MAILBOX_INT_CNTL), tmp); in xgpu_ai_set_mailbox_ack_irq() 307 WREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_MAILBOX_INT_CNTL), tmp); in xgpu_ai_set_mailbox_rcv_irq()
|
H A D | mxgpu_nv.c | 141 WREG32_NO_KIQ(mmMAILBOX_MSGBUF_TRN_DW0, req); in xgpu_nv_mailbox_trans_msg() 142 WREG32_NO_KIQ(mmMAILBOX_MSGBUF_TRN_DW1, data1); in xgpu_nv_mailbox_trans_msg() 143 WREG32_NO_KIQ(mmMAILBOX_MSGBUF_TRN_DW2, data2); in xgpu_nv_mailbox_trans_msg() 144 WREG32_NO_KIQ(mmMAILBOX_MSGBUF_TRN_DW3, data3); in xgpu_nv_mailbox_trans_msg() 269 WREG32_NO_KIQ(mmMAILBOX_INT_CNTL, tmp); in xgpu_nv_set_mailbox_ack_irq() 335 WREG32_NO_KIQ(mmMAILBOX_INT_CNTL, tmp); in xgpu_nv_set_mailbox_rcv_irq()
|
H A D | mxgpu_vi.c | 327 WREG32_NO_KIQ(mmMAILBOX_CONTROL, reg); in xgpu_vi_mailbox_send_ack() 350 WREG32_NO_KIQ(mmMAILBOX_CONTROL, reg); in xgpu_vi_mailbox_set_valid() 361 WREG32_NO_KIQ(mmMAILBOX_MSGBUF_TRN_DW0, reg); in xgpu_vi_mailbox_trans_msg() 508 WREG32_NO_KIQ(mmMAILBOX_INT_CNTL, tmp); in xgpu_vi_set_mailbox_ack_irq() 546 WREG32_NO_KIQ(mmMAILBOX_INT_CNTL, tmp); in xgpu_vi_set_mailbox_rcv_irq()
|
H A D | hdp_v4_0.c | 44 WREG32_NO_KIQ((adev->rmmio_remap.reg_offset + KFD_MMIO_REMAP_HDP_MEM_FLUSH_CNTL) >> 2, 0); in hdp_v4_0_flush_hdp()
|
H A D | hdp_v6_0.c | 35 WREG32_NO_KIQ((adev->rmmio_remap.reg_offset + KFD_MMIO_REMAP_HDP_MEM_FLUSH_CNTL) >> 2, 0); in hdp_v6_0_flush_hdp()
|
H A D | hdp_v5_0.c | 35 WREG32_NO_KIQ((adev->rmmio_remap.reg_offset + KFD_MMIO_REMAP_HDP_MEM_FLUSH_CNTL) >> 2, 0); in hdp_v5_0_flush_hdp()
|
H A D | hdp_v5_2.c | 35 WREG32_NO_KIQ((adev->rmmio_remap.reg_offset + KFD_MMIO_REMAP_HDP_MEM_FLUSH_CNTL) >> 2, in hdp_v5_2_flush_hdp()
|
H A D | vega10_ih.c | 374 WREG32_NO_KIQ(ih_regs->ih_rb_cntl, tmp); in vega10_ih_get_wptr() 380 WREG32_NO_KIQ(ih_regs->ih_rb_cntl, tmp); in vega10_ih_get_wptr()
|
H A D | vi.c | 304 WREG32_NO_KIQ(mmPCIE_INDEX, reg); in vi_pcie_rreg() 316 WREG32_NO_KIQ(mmPCIE_INDEX, reg); in vi_pcie_wreg() 318 WREG32_NO_KIQ(mmPCIE_DATA, v); in vi_pcie_wreg() 329 WREG32_NO_KIQ(mmSMC_IND_INDEX_11, (reg)); in vi_smc_rreg() 340 WREG32_NO_KIQ(mmSMC_IND_INDEX_11, (reg)); in vi_smc_wreg() 341 WREG32_NO_KIQ(mmSMC_IND_DATA_11, (v)); in vi_smc_wreg()
|
H A D | ih_v6_0.c | 420 WREG32_NO_KIQ(ih_regs->ih_rb_cntl, tmp); in ih_v6_0_get_wptr() 426 WREG32_NO_KIQ(ih_regs->ih_rb_cntl, tmp); in ih_v6_0_get_wptr()
|
H A D | ih_v6_1.c | 420 WREG32_NO_KIQ(ih_regs->ih_rb_cntl, tmp); in ih_v6_1_get_wptr() 426 WREG32_NO_KIQ(ih_regs->ih_rb_cntl, tmp); in ih_v6_1_get_wptr()
|
H A D | navi10_ih.c | 444 WREG32_NO_KIQ(ih_regs->ih_rb_cntl, tmp); in navi10_ih_get_wptr() 450 WREG32_NO_KIQ(ih_regs->ih_rb_cntl, tmp); in navi10_ih_get_wptr()
|
H A D | vega20_ih.c | 422 WREG32_NO_KIQ(ih_regs->ih_rb_cntl, tmp); in vega20_ih_get_wptr() 428 WREG32_NO_KIQ(ih_regs->ih_rb_cntl, tmp); in vega20_ih_get_wptr()
|