18c2ecf20Sopenharmony_ci/* 28c2ecf20Sopenharmony_ci * Copyright 2014 Advanced Micro Devices, Inc. 38c2ecf20Sopenharmony_ci * 48c2ecf20Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 58c2ecf20Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 68c2ecf20Sopenharmony_ci * to deal in the Software without restriction, including without limitation 78c2ecf20Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 88c2ecf20Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 98c2ecf20Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 108c2ecf20Sopenharmony_ci * 118c2ecf20Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 128c2ecf20Sopenharmony_ci * all copies or substantial portions of the Software. 138c2ecf20Sopenharmony_ci * 148c2ecf20Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 158c2ecf20Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 168c2ecf20Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 178c2ecf20Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 188c2ecf20Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 198c2ecf20Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 208c2ecf20Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 218c2ecf20Sopenharmony_ci * 228c2ecf20Sopenharmony_ci */ 238c2ecf20Sopenharmony_ci 248c2ecf20Sopenharmony_ci#include "amdgpu.h" 258c2ecf20Sopenharmony_ci#include "nbio/nbio_2_3_offset.h" 268c2ecf20Sopenharmony_ci#include "nbio/nbio_2_3_sh_mask.h" 278c2ecf20Sopenharmony_ci#include "gc/gc_10_1_0_offset.h" 288c2ecf20Sopenharmony_ci#include "gc/gc_10_1_0_sh_mask.h" 298c2ecf20Sopenharmony_ci#include "soc15.h" 308c2ecf20Sopenharmony_ci#include "navi10_ih.h" 318c2ecf20Sopenharmony_ci#include "soc15_common.h" 328c2ecf20Sopenharmony_ci#include "mxgpu_nv.h" 338c2ecf20Sopenharmony_ci 348c2ecf20Sopenharmony_cistatic void xgpu_nv_mailbox_send_ack(struct amdgpu_device *adev) 358c2ecf20Sopenharmony_ci{ 368c2ecf20Sopenharmony_ci WREG8(NV_MAIBOX_CONTROL_RCV_OFFSET_BYTE, 2); 378c2ecf20Sopenharmony_ci} 388c2ecf20Sopenharmony_ci 398c2ecf20Sopenharmony_cistatic void xgpu_nv_mailbox_set_valid(struct amdgpu_device *adev, bool val) 408c2ecf20Sopenharmony_ci{ 418c2ecf20Sopenharmony_ci WREG8(NV_MAIBOX_CONTROL_TRN_OFFSET_BYTE, val ? 1 : 0); 428c2ecf20Sopenharmony_ci} 438c2ecf20Sopenharmony_ci 448c2ecf20Sopenharmony_ci/* 458c2ecf20Sopenharmony_ci * this peek_msg could *only* be called in IRQ routine becuase in IRQ routine 468c2ecf20Sopenharmony_ci * RCV_MSG_VALID filed of BIF_BX_PF_MAILBOX_CONTROL must already be set to 1 478c2ecf20Sopenharmony_ci * by host. 488c2ecf20Sopenharmony_ci * 498c2ecf20Sopenharmony_ci * if called no in IRQ routine, this peek_msg cannot guaranteed to return the 508c2ecf20Sopenharmony_ci * correct value since it doesn't return the RCV_DW0 under the case that 518c2ecf20Sopenharmony_ci * RCV_MSG_VALID is set by host. 528c2ecf20Sopenharmony_ci */ 538c2ecf20Sopenharmony_cistatic enum idh_event xgpu_nv_mailbox_peek_msg(struct amdgpu_device *adev) 548c2ecf20Sopenharmony_ci{ 558c2ecf20Sopenharmony_ci return RREG32_NO_KIQ(mmMAILBOX_MSGBUF_RCV_DW0); 568c2ecf20Sopenharmony_ci} 578c2ecf20Sopenharmony_ci 588c2ecf20Sopenharmony_ci 598c2ecf20Sopenharmony_cistatic int xgpu_nv_mailbox_rcv_msg(struct amdgpu_device *adev, 608c2ecf20Sopenharmony_ci enum idh_event event) 618c2ecf20Sopenharmony_ci{ 628c2ecf20Sopenharmony_ci u32 reg; 638c2ecf20Sopenharmony_ci 648c2ecf20Sopenharmony_ci reg = RREG32_NO_KIQ(mmMAILBOX_MSGBUF_RCV_DW0); 658c2ecf20Sopenharmony_ci if (reg != event) 668c2ecf20Sopenharmony_ci return -ENOENT; 678c2ecf20Sopenharmony_ci 688c2ecf20Sopenharmony_ci xgpu_nv_mailbox_send_ack(adev); 698c2ecf20Sopenharmony_ci 708c2ecf20Sopenharmony_ci return 0; 718c2ecf20Sopenharmony_ci} 728c2ecf20Sopenharmony_ci 738c2ecf20Sopenharmony_cistatic uint8_t xgpu_nv_peek_ack(struct amdgpu_device *adev) 748c2ecf20Sopenharmony_ci{ 758c2ecf20Sopenharmony_ci return RREG8(NV_MAIBOX_CONTROL_TRN_OFFSET_BYTE) & 2; 768c2ecf20Sopenharmony_ci} 778c2ecf20Sopenharmony_ci 788c2ecf20Sopenharmony_cistatic int xgpu_nv_poll_ack(struct amdgpu_device *adev) 798c2ecf20Sopenharmony_ci{ 808c2ecf20Sopenharmony_ci int timeout = NV_MAILBOX_POLL_ACK_TIMEDOUT; 818c2ecf20Sopenharmony_ci u8 reg; 828c2ecf20Sopenharmony_ci 838c2ecf20Sopenharmony_ci do { 848c2ecf20Sopenharmony_ci reg = RREG8(NV_MAIBOX_CONTROL_TRN_OFFSET_BYTE); 858c2ecf20Sopenharmony_ci if (reg & 2) 868c2ecf20Sopenharmony_ci return 0; 878c2ecf20Sopenharmony_ci 888c2ecf20Sopenharmony_ci mdelay(5); 898c2ecf20Sopenharmony_ci timeout -= 5; 908c2ecf20Sopenharmony_ci } while (timeout > 1); 918c2ecf20Sopenharmony_ci 928c2ecf20Sopenharmony_ci pr_err("Doesn't get TRN_MSG_ACK from pf in %d msec\n", NV_MAILBOX_POLL_ACK_TIMEDOUT); 938c2ecf20Sopenharmony_ci 948c2ecf20Sopenharmony_ci return -ETIME; 958c2ecf20Sopenharmony_ci} 968c2ecf20Sopenharmony_ci 978c2ecf20Sopenharmony_cistatic int xgpu_nv_poll_msg(struct amdgpu_device *adev, enum idh_event event) 988c2ecf20Sopenharmony_ci{ 998c2ecf20Sopenharmony_ci int r, timeout = NV_MAILBOX_POLL_MSG_TIMEDOUT; 1008c2ecf20Sopenharmony_ci 1018c2ecf20Sopenharmony_ci do { 1028c2ecf20Sopenharmony_ci r = xgpu_nv_mailbox_rcv_msg(adev, event); 1038c2ecf20Sopenharmony_ci if (!r) 1048c2ecf20Sopenharmony_ci return 0; 1058c2ecf20Sopenharmony_ci 1068c2ecf20Sopenharmony_ci msleep(10); 1078c2ecf20Sopenharmony_ci timeout -= 10; 1088c2ecf20Sopenharmony_ci } while (timeout > 1); 1098c2ecf20Sopenharmony_ci 1108c2ecf20Sopenharmony_ci 1118c2ecf20Sopenharmony_ci return -ETIME; 1128c2ecf20Sopenharmony_ci} 1138c2ecf20Sopenharmony_ci 1148c2ecf20Sopenharmony_cistatic void xgpu_nv_mailbox_trans_msg (struct amdgpu_device *adev, 1158c2ecf20Sopenharmony_ci enum idh_request req, u32 data1, u32 data2, u32 data3) 1168c2ecf20Sopenharmony_ci{ 1178c2ecf20Sopenharmony_ci int r; 1188c2ecf20Sopenharmony_ci uint8_t trn; 1198c2ecf20Sopenharmony_ci 1208c2ecf20Sopenharmony_ci /* IMPORTANT: 1218c2ecf20Sopenharmony_ci * clear TRN_MSG_VALID valid to clear host's RCV_MSG_ACK 1228c2ecf20Sopenharmony_ci * and with host's RCV_MSG_ACK cleared hw automatically clear host's RCV_MSG_ACK 1238c2ecf20Sopenharmony_ci * which lead to VF's TRN_MSG_ACK cleared, otherwise below xgpu_nv_poll_ack() 1248c2ecf20Sopenharmony_ci * will return immediatly 1258c2ecf20Sopenharmony_ci */ 1268c2ecf20Sopenharmony_ci do { 1278c2ecf20Sopenharmony_ci xgpu_nv_mailbox_set_valid(adev, false); 1288c2ecf20Sopenharmony_ci trn = xgpu_nv_peek_ack(adev); 1298c2ecf20Sopenharmony_ci if (trn) { 1308c2ecf20Sopenharmony_ci pr_err("trn=%x ACK should not assert! wait again !\n", trn); 1318c2ecf20Sopenharmony_ci msleep(1); 1328c2ecf20Sopenharmony_ci } 1338c2ecf20Sopenharmony_ci } while (trn); 1348c2ecf20Sopenharmony_ci 1358c2ecf20Sopenharmony_ci WREG32_NO_KIQ(mmMAILBOX_MSGBUF_TRN_DW0, req); 1368c2ecf20Sopenharmony_ci WREG32_NO_KIQ(mmMAILBOX_MSGBUF_TRN_DW1, data1); 1378c2ecf20Sopenharmony_ci WREG32_NO_KIQ(mmMAILBOX_MSGBUF_TRN_DW2, data2); 1388c2ecf20Sopenharmony_ci WREG32_NO_KIQ(mmMAILBOX_MSGBUF_TRN_DW3, data3); 1398c2ecf20Sopenharmony_ci xgpu_nv_mailbox_set_valid(adev, true); 1408c2ecf20Sopenharmony_ci 1418c2ecf20Sopenharmony_ci /* start to poll ack */ 1428c2ecf20Sopenharmony_ci r = xgpu_nv_poll_ack(adev); 1438c2ecf20Sopenharmony_ci if (r) 1448c2ecf20Sopenharmony_ci pr_err("Doesn't get ack from pf, continue\n"); 1458c2ecf20Sopenharmony_ci 1468c2ecf20Sopenharmony_ci xgpu_nv_mailbox_set_valid(adev, false); 1478c2ecf20Sopenharmony_ci} 1488c2ecf20Sopenharmony_ci 1498c2ecf20Sopenharmony_cistatic int xgpu_nv_send_access_requests(struct amdgpu_device *adev, 1508c2ecf20Sopenharmony_ci enum idh_request req) 1518c2ecf20Sopenharmony_ci{ 1528c2ecf20Sopenharmony_ci int r; 1538c2ecf20Sopenharmony_ci enum idh_event event = -1; 1548c2ecf20Sopenharmony_ci 1558c2ecf20Sopenharmony_ci xgpu_nv_mailbox_trans_msg(adev, req, 0, 0, 0); 1568c2ecf20Sopenharmony_ci 1578c2ecf20Sopenharmony_ci switch (req) { 1588c2ecf20Sopenharmony_ci case IDH_REQ_GPU_INIT_ACCESS: 1598c2ecf20Sopenharmony_ci case IDH_REQ_GPU_FINI_ACCESS: 1608c2ecf20Sopenharmony_ci case IDH_REQ_GPU_RESET_ACCESS: 1618c2ecf20Sopenharmony_ci event = IDH_READY_TO_ACCESS_GPU; 1628c2ecf20Sopenharmony_ci break; 1638c2ecf20Sopenharmony_ci case IDH_REQ_GPU_INIT_DATA: 1648c2ecf20Sopenharmony_ci event = IDH_REQ_GPU_INIT_DATA_READY; 1658c2ecf20Sopenharmony_ci break; 1668c2ecf20Sopenharmony_ci default: 1678c2ecf20Sopenharmony_ci break; 1688c2ecf20Sopenharmony_ci } 1698c2ecf20Sopenharmony_ci 1708c2ecf20Sopenharmony_ci if (event != -1) { 1718c2ecf20Sopenharmony_ci r = xgpu_nv_poll_msg(adev, event); 1728c2ecf20Sopenharmony_ci if (r) { 1738c2ecf20Sopenharmony_ci if (req != IDH_REQ_GPU_INIT_DATA) { 1748c2ecf20Sopenharmony_ci pr_err("Doesn't get msg:%d from pf, error=%d\n", event, r); 1758c2ecf20Sopenharmony_ci return r; 1768c2ecf20Sopenharmony_ci } 1778c2ecf20Sopenharmony_ci else /* host doesn't support REQ_GPU_INIT_DATA handshake */ 1788c2ecf20Sopenharmony_ci adev->virt.req_init_data_ver = 0; 1798c2ecf20Sopenharmony_ci } else { 1808c2ecf20Sopenharmony_ci if (req == IDH_REQ_GPU_INIT_DATA) 1818c2ecf20Sopenharmony_ci { 1828c2ecf20Sopenharmony_ci adev->virt.req_init_data_ver = 1838c2ecf20Sopenharmony_ci RREG32_NO_KIQ(mmMAILBOX_MSGBUF_RCV_DW1); 1848c2ecf20Sopenharmony_ci 1858c2ecf20Sopenharmony_ci /* assume V1 in case host doesn't set version number */ 1868c2ecf20Sopenharmony_ci if (adev->virt.req_init_data_ver < 1) 1878c2ecf20Sopenharmony_ci adev->virt.req_init_data_ver = 1; 1888c2ecf20Sopenharmony_ci } 1898c2ecf20Sopenharmony_ci } 1908c2ecf20Sopenharmony_ci 1918c2ecf20Sopenharmony_ci /* Retrieve checksum from mailbox2 */ 1928c2ecf20Sopenharmony_ci if (req == IDH_REQ_GPU_INIT_ACCESS || req == IDH_REQ_GPU_RESET_ACCESS) { 1938c2ecf20Sopenharmony_ci adev->virt.fw_reserve.checksum_key = 1948c2ecf20Sopenharmony_ci RREG32_NO_KIQ(mmMAILBOX_MSGBUF_RCV_DW2); 1958c2ecf20Sopenharmony_ci } 1968c2ecf20Sopenharmony_ci } 1978c2ecf20Sopenharmony_ci 1988c2ecf20Sopenharmony_ci return 0; 1998c2ecf20Sopenharmony_ci} 2008c2ecf20Sopenharmony_ci 2018c2ecf20Sopenharmony_cistatic int xgpu_nv_request_reset(struct amdgpu_device *adev) 2028c2ecf20Sopenharmony_ci{ 2038c2ecf20Sopenharmony_ci return xgpu_nv_send_access_requests(adev, IDH_REQ_GPU_RESET_ACCESS); 2048c2ecf20Sopenharmony_ci} 2058c2ecf20Sopenharmony_ci 2068c2ecf20Sopenharmony_cistatic int xgpu_nv_request_full_gpu_access(struct amdgpu_device *adev, 2078c2ecf20Sopenharmony_ci bool init) 2088c2ecf20Sopenharmony_ci{ 2098c2ecf20Sopenharmony_ci enum idh_request req; 2108c2ecf20Sopenharmony_ci 2118c2ecf20Sopenharmony_ci req = init ? IDH_REQ_GPU_INIT_ACCESS : IDH_REQ_GPU_FINI_ACCESS; 2128c2ecf20Sopenharmony_ci return xgpu_nv_send_access_requests(adev, req); 2138c2ecf20Sopenharmony_ci} 2148c2ecf20Sopenharmony_ci 2158c2ecf20Sopenharmony_cistatic int xgpu_nv_release_full_gpu_access(struct amdgpu_device *adev, 2168c2ecf20Sopenharmony_ci bool init) 2178c2ecf20Sopenharmony_ci{ 2188c2ecf20Sopenharmony_ci enum idh_request req; 2198c2ecf20Sopenharmony_ci int r = 0; 2208c2ecf20Sopenharmony_ci 2218c2ecf20Sopenharmony_ci req = init ? IDH_REL_GPU_INIT_ACCESS : IDH_REL_GPU_FINI_ACCESS; 2228c2ecf20Sopenharmony_ci r = xgpu_nv_send_access_requests(adev, req); 2238c2ecf20Sopenharmony_ci 2248c2ecf20Sopenharmony_ci return r; 2258c2ecf20Sopenharmony_ci} 2268c2ecf20Sopenharmony_ci 2278c2ecf20Sopenharmony_cistatic int xgpu_nv_request_init_data(struct amdgpu_device *adev) 2288c2ecf20Sopenharmony_ci{ 2298c2ecf20Sopenharmony_ci return xgpu_nv_send_access_requests(adev, IDH_REQ_GPU_INIT_DATA); 2308c2ecf20Sopenharmony_ci} 2318c2ecf20Sopenharmony_ci 2328c2ecf20Sopenharmony_cistatic int xgpu_nv_mailbox_ack_irq(struct amdgpu_device *adev, 2338c2ecf20Sopenharmony_ci struct amdgpu_irq_src *source, 2348c2ecf20Sopenharmony_ci struct amdgpu_iv_entry *entry) 2358c2ecf20Sopenharmony_ci{ 2368c2ecf20Sopenharmony_ci DRM_DEBUG("get ack intr and do nothing.\n"); 2378c2ecf20Sopenharmony_ci return 0; 2388c2ecf20Sopenharmony_ci} 2398c2ecf20Sopenharmony_ci 2408c2ecf20Sopenharmony_cistatic int xgpu_nv_set_mailbox_ack_irq(struct amdgpu_device *adev, 2418c2ecf20Sopenharmony_ci struct amdgpu_irq_src *source, 2428c2ecf20Sopenharmony_ci unsigned type, 2438c2ecf20Sopenharmony_ci enum amdgpu_interrupt_state state) 2448c2ecf20Sopenharmony_ci{ 2458c2ecf20Sopenharmony_ci u32 tmp = RREG32_NO_KIQ(mmMAILBOX_INT_CNTL); 2468c2ecf20Sopenharmony_ci 2478c2ecf20Sopenharmony_ci if (state == AMDGPU_IRQ_STATE_ENABLE) 2488c2ecf20Sopenharmony_ci tmp |= 2; 2498c2ecf20Sopenharmony_ci else 2508c2ecf20Sopenharmony_ci tmp &= ~2; 2518c2ecf20Sopenharmony_ci 2528c2ecf20Sopenharmony_ci WREG32_NO_KIQ(mmMAILBOX_INT_CNTL, tmp); 2538c2ecf20Sopenharmony_ci 2548c2ecf20Sopenharmony_ci return 0; 2558c2ecf20Sopenharmony_ci} 2568c2ecf20Sopenharmony_ci 2578c2ecf20Sopenharmony_cistatic void xgpu_nv_mailbox_flr_work(struct work_struct *work) 2588c2ecf20Sopenharmony_ci{ 2598c2ecf20Sopenharmony_ci struct amdgpu_virt *virt = container_of(work, struct amdgpu_virt, flr_work); 2608c2ecf20Sopenharmony_ci struct amdgpu_device *adev = container_of(virt, struct amdgpu_device, virt); 2618c2ecf20Sopenharmony_ci int timeout = NV_MAILBOX_POLL_FLR_TIMEDOUT; 2628c2ecf20Sopenharmony_ci 2638c2ecf20Sopenharmony_ci /* block amdgpu_gpu_recover till msg FLR COMPLETE received, 2648c2ecf20Sopenharmony_ci * otherwise the mailbox msg will be ruined/reseted by 2658c2ecf20Sopenharmony_ci * the VF FLR. 2668c2ecf20Sopenharmony_ci */ 2678c2ecf20Sopenharmony_ci if (!down_read_trylock(&adev->reset_sem)) 2688c2ecf20Sopenharmony_ci return; 2698c2ecf20Sopenharmony_ci 2708c2ecf20Sopenharmony_ci atomic_set(&adev->in_gpu_reset, 1); 2718c2ecf20Sopenharmony_ci 2728c2ecf20Sopenharmony_ci do { 2738c2ecf20Sopenharmony_ci if (xgpu_nv_mailbox_peek_msg(adev) == IDH_FLR_NOTIFICATION_CMPL) 2748c2ecf20Sopenharmony_ci goto flr_done; 2758c2ecf20Sopenharmony_ci 2768c2ecf20Sopenharmony_ci msleep(10); 2778c2ecf20Sopenharmony_ci timeout -= 10; 2788c2ecf20Sopenharmony_ci } while (timeout > 1); 2798c2ecf20Sopenharmony_ci 2808c2ecf20Sopenharmony_ciflr_done: 2818c2ecf20Sopenharmony_ci atomic_set(&adev->in_gpu_reset, 0); 2828c2ecf20Sopenharmony_ci up_read(&adev->reset_sem); 2838c2ecf20Sopenharmony_ci 2848c2ecf20Sopenharmony_ci /* Trigger recovery for world switch failure if no TDR */ 2858c2ecf20Sopenharmony_ci if (amdgpu_device_should_recover_gpu(adev) 2868c2ecf20Sopenharmony_ci && (!amdgpu_device_has_job_running(adev) || 2878c2ecf20Sopenharmony_ci adev->sdma_timeout == MAX_SCHEDULE_TIMEOUT || 2888c2ecf20Sopenharmony_ci adev->gfx_timeout == MAX_SCHEDULE_TIMEOUT || 2898c2ecf20Sopenharmony_ci adev->compute_timeout == MAX_SCHEDULE_TIMEOUT || 2908c2ecf20Sopenharmony_ci adev->video_timeout == MAX_SCHEDULE_TIMEOUT)) 2918c2ecf20Sopenharmony_ci amdgpu_device_gpu_recover(adev, NULL); 2928c2ecf20Sopenharmony_ci} 2938c2ecf20Sopenharmony_ci 2948c2ecf20Sopenharmony_cistatic int xgpu_nv_set_mailbox_rcv_irq(struct amdgpu_device *adev, 2958c2ecf20Sopenharmony_ci struct amdgpu_irq_src *src, 2968c2ecf20Sopenharmony_ci unsigned type, 2978c2ecf20Sopenharmony_ci enum amdgpu_interrupt_state state) 2988c2ecf20Sopenharmony_ci{ 2998c2ecf20Sopenharmony_ci u32 tmp = RREG32_NO_KIQ(mmMAILBOX_INT_CNTL); 3008c2ecf20Sopenharmony_ci 3018c2ecf20Sopenharmony_ci if (state == AMDGPU_IRQ_STATE_ENABLE) 3028c2ecf20Sopenharmony_ci tmp |= 1; 3038c2ecf20Sopenharmony_ci else 3048c2ecf20Sopenharmony_ci tmp &= ~1; 3058c2ecf20Sopenharmony_ci 3068c2ecf20Sopenharmony_ci WREG32_NO_KIQ(mmMAILBOX_INT_CNTL, tmp); 3078c2ecf20Sopenharmony_ci 3088c2ecf20Sopenharmony_ci return 0; 3098c2ecf20Sopenharmony_ci} 3108c2ecf20Sopenharmony_ci 3118c2ecf20Sopenharmony_cistatic int xgpu_nv_mailbox_rcv_irq(struct amdgpu_device *adev, 3128c2ecf20Sopenharmony_ci struct amdgpu_irq_src *source, 3138c2ecf20Sopenharmony_ci struct amdgpu_iv_entry *entry) 3148c2ecf20Sopenharmony_ci{ 3158c2ecf20Sopenharmony_ci enum idh_event event = xgpu_nv_mailbox_peek_msg(adev); 3168c2ecf20Sopenharmony_ci 3178c2ecf20Sopenharmony_ci switch (event) { 3188c2ecf20Sopenharmony_ci case IDH_FLR_NOTIFICATION: 3198c2ecf20Sopenharmony_ci if (amdgpu_sriov_runtime(adev)) 3208c2ecf20Sopenharmony_ci schedule_work(&adev->virt.flr_work); 3218c2ecf20Sopenharmony_ci break; 3228c2ecf20Sopenharmony_ci /* READY_TO_ACCESS_GPU is fetched by kernel polling, IRQ can ignore 3238c2ecf20Sopenharmony_ci * it byfar since that polling thread will handle it, 3248c2ecf20Sopenharmony_ci * other msg like flr complete is not handled here. 3258c2ecf20Sopenharmony_ci */ 3268c2ecf20Sopenharmony_ci case IDH_CLR_MSG_BUF: 3278c2ecf20Sopenharmony_ci case IDH_FLR_NOTIFICATION_CMPL: 3288c2ecf20Sopenharmony_ci case IDH_READY_TO_ACCESS_GPU: 3298c2ecf20Sopenharmony_ci default: 3308c2ecf20Sopenharmony_ci break; 3318c2ecf20Sopenharmony_ci } 3328c2ecf20Sopenharmony_ci 3338c2ecf20Sopenharmony_ci return 0; 3348c2ecf20Sopenharmony_ci} 3358c2ecf20Sopenharmony_ci 3368c2ecf20Sopenharmony_cistatic const struct amdgpu_irq_src_funcs xgpu_nv_mailbox_ack_irq_funcs = { 3378c2ecf20Sopenharmony_ci .set = xgpu_nv_set_mailbox_ack_irq, 3388c2ecf20Sopenharmony_ci .process = xgpu_nv_mailbox_ack_irq, 3398c2ecf20Sopenharmony_ci}; 3408c2ecf20Sopenharmony_ci 3418c2ecf20Sopenharmony_cistatic const struct amdgpu_irq_src_funcs xgpu_nv_mailbox_rcv_irq_funcs = { 3428c2ecf20Sopenharmony_ci .set = xgpu_nv_set_mailbox_rcv_irq, 3438c2ecf20Sopenharmony_ci .process = xgpu_nv_mailbox_rcv_irq, 3448c2ecf20Sopenharmony_ci}; 3458c2ecf20Sopenharmony_ci 3468c2ecf20Sopenharmony_civoid xgpu_nv_mailbox_set_irq_funcs(struct amdgpu_device *adev) 3478c2ecf20Sopenharmony_ci{ 3488c2ecf20Sopenharmony_ci adev->virt.ack_irq.num_types = 1; 3498c2ecf20Sopenharmony_ci adev->virt.ack_irq.funcs = &xgpu_nv_mailbox_ack_irq_funcs; 3508c2ecf20Sopenharmony_ci adev->virt.rcv_irq.num_types = 1; 3518c2ecf20Sopenharmony_ci adev->virt.rcv_irq.funcs = &xgpu_nv_mailbox_rcv_irq_funcs; 3528c2ecf20Sopenharmony_ci} 3538c2ecf20Sopenharmony_ci 3548c2ecf20Sopenharmony_ciint xgpu_nv_mailbox_add_irq_id(struct amdgpu_device *adev) 3558c2ecf20Sopenharmony_ci{ 3568c2ecf20Sopenharmony_ci int r; 3578c2ecf20Sopenharmony_ci 3588c2ecf20Sopenharmony_ci r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_BIF, 135, &adev->virt.rcv_irq); 3598c2ecf20Sopenharmony_ci if (r) 3608c2ecf20Sopenharmony_ci return r; 3618c2ecf20Sopenharmony_ci 3628c2ecf20Sopenharmony_ci r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_BIF, 138, &adev->virt.ack_irq); 3638c2ecf20Sopenharmony_ci if (r) { 3648c2ecf20Sopenharmony_ci amdgpu_irq_put(adev, &adev->virt.rcv_irq, 0); 3658c2ecf20Sopenharmony_ci return r; 3668c2ecf20Sopenharmony_ci } 3678c2ecf20Sopenharmony_ci 3688c2ecf20Sopenharmony_ci return 0; 3698c2ecf20Sopenharmony_ci} 3708c2ecf20Sopenharmony_ci 3718c2ecf20Sopenharmony_ciint xgpu_nv_mailbox_get_irq(struct amdgpu_device *adev) 3728c2ecf20Sopenharmony_ci{ 3738c2ecf20Sopenharmony_ci int r; 3748c2ecf20Sopenharmony_ci 3758c2ecf20Sopenharmony_ci r = amdgpu_irq_get(adev, &adev->virt.rcv_irq, 0); 3768c2ecf20Sopenharmony_ci if (r) 3778c2ecf20Sopenharmony_ci return r; 3788c2ecf20Sopenharmony_ci r = amdgpu_irq_get(adev, &adev->virt.ack_irq, 0); 3798c2ecf20Sopenharmony_ci if (r) { 3808c2ecf20Sopenharmony_ci amdgpu_irq_put(adev, &adev->virt.rcv_irq, 0); 3818c2ecf20Sopenharmony_ci return r; 3828c2ecf20Sopenharmony_ci } 3838c2ecf20Sopenharmony_ci 3848c2ecf20Sopenharmony_ci INIT_WORK(&adev->virt.flr_work, xgpu_nv_mailbox_flr_work); 3858c2ecf20Sopenharmony_ci 3868c2ecf20Sopenharmony_ci return 0; 3878c2ecf20Sopenharmony_ci} 3888c2ecf20Sopenharmony_ci 3898c2ecf20Sopenharmony_civoid xgpu_nv_mailbox_put_irq(struct amdgpu_device *adev) 3908c2ecf20Sopenharmony_ci{ 3918c2ecf20Sopenharmony_ci amdgpu_irq_put(adev, &adev->virt.ack_irq, 0); 3928c2ecf20Sopenharmony_ci amdgpu_irq_put(adev, &adev->virt.rcv_irq, 0); 3938c2ecf20Sopenharmony_ci} 3948c2ecf20Sopenharmony_ci 3958c2ecf20Sopenharmony_ciconst struct amdgpu_virt_ops xgpu_nv_virt_ops = { 3968c2ecf20Sopenharmony_ci .req_full_gpu = xgpu_nv_request_full_gpu_access, 3978c2ecf20Sopenharmony_ci .rel_full_gpu = xgpu_nv_release_full_gpu_access, 3988c2ecf20Sopenharmony_ci .req_init_data = xgpu_nv_request_init_data, 3998c2ecf20Sopenharmony_ci .reset_gpu = xgpu_nv_request_reset, 4008c2ecf20Sopenharmony_ci .wait_reset = NULL, 4018c2ecf20Sopenharmony_ci .trans_msg = xgpu_nv_mailbox_trans_msg, 4028c2ecf20Sopenharmony_ci}; 403