162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci * Copyright 2014 Advanced Micro Devices, Inc.
362306a36Sopenharmony_ci *
462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a
562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"),
662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation
762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense,
862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the
962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions:
1062306a36Sopenharmony_ci *
1162306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in
1262306a36Sopenharmony_ci * all copies or substantial portions of the Software.
1362306a36Sopenharmony_ci *
1462306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1562306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1662306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1762306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
1862306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
1962306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2062306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE.
2162306a36Sopenharmony_ci *
2262306a36Sopenharmony_ci */
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci#include "amdgpu.h"
2562306a36Sopenharmony_ci#include "nbio/nbio_2_3_offset.h"
2662306a36Sopenharmony_ci#include "nbio/nbio_2_3_sh_mask.h"
2762306a36Sopenharmony_ci#include "gc/gc_10_1_0_offset.h"
2862306a36Sopenharmony_ci#include "gc/gc_10_1_0_sh_mask.h"
2962306a36Sopenharmony_ci#include "soc15.h"
3062306a36Sopenharmony_ci#include "navi10_ih.h"
3162306a36Sopenharmony_ci#include "soc15_common.h"
3262306a36Sopenharmony_ci#include "mxgpu_nv.h"
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci#include "amdgpu_reset.h"
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_cistatic void xgpu_nv_mailbox_send_ack(struct amdgpu_device *adev)
3762306a36Sopenharmony_ci{
3862306a36Sopenharmony_ci	WREG8(NV_MAIBOX_CONTROL_RCV_OFFSET_BYTE, 2);
3962306a36Sopenharmony_ci}
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_cistatic void xgpu_nv_mailbox_set_valid(struct amdgpu_device *adev, bool val)
4262306a36Sopenharmony_ci{
4362306a36Sopenharmony_ci	WREG8(NV_MAIBOX_CONTROL_TRN_OFFSET_BYTE, val ? 1 : 0);
4462306a36Sopenharmony_ci}
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci/*
4762306a36Sopenharmony_ci * this peek_msg could *only* be called in IRQ routine becuase in IRQ routine
4862306a36Sopenharmony_ci * RCV_MSG_VALID filed of BIF_BX_PF_MAILBOX_CONTROL must already be set to 1
4962306a36Sopenharmony_ci * by host.
5062306a36Sopenharmony_ci *
5162306a36Sopenharmony_ci * if called no in IRQ routine, this peek_msg cannot guaranteed to return the
5262306a36Sopenharmony_ci * correct value since it doesn't return the RCV_DW0 under the case that
5362306a36Sopenharmony_ci * RCV_MSG_VALID is set by host.
5462306a36Sopenharmony_ci */
5562306a36Sopenharmony_cistatic enum idh_event xgpu_nv_mailbox_peek_msg(struct amdgpu_device *adev)
5662306a36Sopenharmony_ci{
5762306a36Sopenharmony_ci	return RREG32_NO_KIQ(mmMAILBOX_MSGBUF_RCV_DW0);
5862306a36Sopenharmony_ci}
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_cistatic int xgpu_nv_mailbox_rcv_msg(struct amdgpu_device *adev,
6262306a36Sopenharmony_ci				   enum idh_event event)
6362306a36Sopenharmony_ci{
6462306a36Sopenharmony_ci	u32 reg;
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ci	reg = RREG32_NO_KIQ(mmMAILBOX_MSGBUF_RCV_DW0);
6762306a36Sopenharmony_ci	if (reg != event)
6862306a36Sopenharmony_ci		return -ENOENT;
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_ci	xgpu_nv_mailbox_send_ack(adev);
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_ci	return 0;
7362306a36Sopenharmony_ci}
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_cistatic uint8_t xgpu_nv_peek_ack(struct amdgpu_device *adev)
7662306a36Sopenharmony_ci{
7762306a36Sopenharmony_ci	return RREG8(NV_MAIBOX_CONTROL_TRN_OFFSET_BYTE) & 2;
7862306a36Sopenharmony_ci}
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_cistatic int xgpu_nv_poll_ack(struct amdgpu_device *adev)
8162306a36Sopenharmony_ci{
8262306a36Sopenharmony_ci	int timeout  = NV_MAILBOX_POLL_ACK_TIMEDOUT;
8362306a36Sopenharmony_ci	u8 reg;
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ci	do {
8662306a36Sopenharmony_ci		reg = RREG8(NV_MAIBOX_CONTROL_TRN_OFFSET_BYTE);
8762306a36Sopenharmony_ci		if (reg & 2)
8862306a36Sopenharmony_ci			return 0;
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ci		mdelay(5);
9162306a36Sopenharmony_ci		timeout -= 5;
9262306a36Sopenharmony_ci	} while (timeout > 1);
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci	pr_err("Doesn't get TRN_MSG_ACK from pf in %d msec\n", NV_MAILBOX_POLL_ACK_TIMEDOUT);
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci	return -ETIME;
9762306a36Sopenharmony_ci}
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_cistatic int xgpu_nv_poll_msg(struct amdgpu_device *adev, enum idh_event event)
10062306a36Sopenharmony_ci{
10162306a36Sopenharmony_ci	int r;
10262306a36Sopenharmony_ci	uint64_t timeout, now;
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci	now = (uint64_t)ktime_to_ms(ktime_get());
10562306a36Sopenharmony_ci	timeout = now + NV_MAILBOX_POLL_MSG_TIMEDOUT;
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_ci	do {
10862306a36Sopenharmony_ci		r = xgpu_nv_mailbox_rcv_msg(adev, event);
10962306a36Sopenharmony_ci		if (!r)
11062306a36Sopenharmony_ci			return 0;
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_ci		msleep(10);
11362306a36Sopenharmony_ci		now = (uint64_t)ktime_to_ms(ktime_get());
11462306a36Sopenharmony_ci	} while (timeout > now);
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ci	return -ETIME;
11862306a36Sopenharmony_ci}
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_cistatic void xgpu_nv_mailbox_trans_msg (struct amdgpu_device *adev,
12162306a36Sopenharmony_ci	      enum idh_request req, u32 data1, u32 data2, u32 data3)
12262306a36Sopenharmony_ci{
12362306a36Sopenharmony_ci	int r;
12462306a36Sopenharmony_ci	uint8_t trn;
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	/* IMPORTANT:
12762306a36Sopenharmony_ci	 * clear TRN_MSG_VALID valid to clear host's RCV_MSG_ACK
12862306a36Sopenharmony_ci	 * and with host's RCV_MSG_ACK cleared hw automatically clear host's RCV_MSG_ACK
12962306a36Sopenharmony_ci	 * which lead to VF's TRN_MSG_ACK cleared, otherwise below xgpu_nv_poll_ack()
13062306a36Sopenharmony_ci	 * will return immediatly
13162306a36Sopenharmony_ci	 */
13262306a36Sopenharmony_ci	do {
13362306a36Sopenharmony_ci		xgpu_nv_mailbox_set_valid(adev, false);
13462306a36Sopenharmony_ci		trn = xgpu_nv_peek_ack(adev);
13562306a36Sopenharmony_ci		if (trn) {
13662306a36Sopenharmony_ci			pr_err("trn=%x ACK should not assert! wait again !\n", trn);
13762306a36Sopenharmony_ci			msleep(1);
13862306a36Sopenharmony_ci		}
13962306a36Sopenharmony_ci	} while (trn);
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ci	WREG32_NO_KIQ(mmMAILBOX_MSGBUF_TRN_DW0, req);
14262306a36Sopenharmony_ci	WREG32_NO_KIQ(mmMAILBOX_MSGBUF_TRN_DW1, data1);
14362306a36Sopenharmony_ci	WREG32_NO_KIQ(mmMAILBOX_MSGBUF_TRN_DW2, data2);
14462306a36Sopenharmony_ci	WREG32_NO_KIQ(mmMAILBOX_MSGBUF_TRN_DW3, data3);
14562306a36Sopenharmony_ci	xgpu_nv_mailbox_set_valid(adev, true);
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci	/* start to poll ack */
14862306a36Sopenharmony_ci	r = xgpu_nv_poll_ack(adev);
14962306a36Sopenharmony_ci	if (r)
15062306a36Sopenharmony_ci		pr_err("Doesn't get ack from pf, continue\n");
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci	xgpu_nv_mailbox_set_valid(adev, false);
15362306a36Sopenharmony_ci}
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_cistatic int xgpu_nv_send_access_requests(struct amdgpu_device *adev,
15662306a36Sopenharmony_ci					enum idh_request req)
15762306a36Sopenharmony_ci{
15862306a36Sopenharmony_ci	int r, retry = 1;
15962306a36Sopenharmony_ci	enum idh_event event = -1;
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_cisend_request:
16262306a36Sopenharmony_ci	xgpu_nv_mailbox_trans_msg(adev, req, 0, 0, 0);
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci	switch (req) {
16562306a36Sopenharmony_ci	case IDH_REQ_GPU_INIT_ACCESS:
16662306a36Sopenharmony_ci	case IDH_REQ_GPU_FINI_ACCESS:
16762306a36Sopenharmony_ci	case IDH_REQ_GPU_RESET_ACCESS:
16862306a36Sopenharmony_ci		event = IDH_READY_TO_ACCESS_GPU;
16962306a36Sopenharmony_ci		break;
17062306a36Sopenharmony_ci	case IDH_REQ_GPU_INIT_DATA:
17162306a36Sopenharmony_ci		event = IDH_REQ_GPU_INIT_DATA_READY;
17262306a36Sopenharmony_ci		break;
17362306a36Sopenharmony_ci	default:
17462306a36Sopenharmony_ci		break;
17562306a36Sopenharmony_ci	}
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_ci	if (event != -1) {
17862306a36Sopenharmony_ci		r = xgpu_nv_poll_msg(adev, event);
17962306a36Sopenharmony_ci		if (r) {
18062306a36Sopenharmony_ci			if (retry++ < 2)
18162306a36Sopenharmony_ci				goto send_request;
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_ci			if (req != IDH_REQ_GPU_INIT_DATA) {
18462306a36Sopenharmony_ci				pr_err("Doesn't get msg:%d from pf, error=%d\n", event, r);
18562306a36Sopenharmony_ci				return r;
18662306a36Sopenharmony_ci			} else /* host doesn't support REQ_GPU_INIT_DATA handshake */
18762306a36Sopenharmony_ci				adev->virt.req_init_data_ver = 0;
18862306a36Sopenharmony_ci		} else {
18962306a36Sopenharmony_ci			if (req == IDH_REQ_GPU_INIT_DATA) {
19062306a36Sopenharmony_ci				adev->virt.req_init_data_ver =
19162306a36Sopenharmony_ci					RREG32_NO_KIQ(mmMAILBOX_MSGBUF_RCV_DW1);
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci				/* assume V1 in case host doesn't set version number */
19462306a36Sopenharmony_ci				if (adev->virt.req_init_data_ver < 1)
19562306a36Sopenharmony_ci					adev->virt.req_init_data_ver = 1;
19662306a36Sopenharmony_ci			}
19762306a36Sopenharmony_ci		}
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_ci		/* Retrieve checksum from mailbox2 */
20062306a36Sopenharmony_ci		if (req == IDH_REQ_GPU_INIT_ACCESS || req == IDH_REQ_GPU_RESET_ACCESS) {
20162306a36Sopenharmony_ci			adev->virt.fw_reserve.checksum_key =
20262306a36Sopenharmony_ci				RREG32_NO_KIQ(mmMAILBOX_MSGBUF_RCV_DW2);
20362306a36Sopenharmony_ci		}
20462306a36Sopenharmony_ci	}
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_ci	return 0;
20762306a36Sopenharmony_ci}
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_cistatic int xgpu_nv_request_reset(struct amdgpu_device *adev)
21062306a36Sopenharmony_ci{
21162306a36Sopenharmony_ci	int ret, i = 0;
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_ci	while (i < NV_MAILBOX_POLL_MSG_REP_MAX) {
21462306a36Sopenharmony_ci		ret = xgpu_nv_send_access_requests(adev, IDH_REQ_GPU_RESET_ACCESS);
21562306a36Sopenharmony_ci		if (!ret)
21662306a36Sopenharmony_ci			break;
21762306a36Sopenharmony_ci		i++;
21862306a36Sopenharmony_ci	}
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_ci	return ret;
22162306a36Sopenharmony_ci}
22262306a36Sopenharmony_ci
22362306a36Sopenharmony_cistatic int xgpu_nv_request_full_gpu_access(struct amdgpu_device *adev,
22462306a36Sopenharmony_ci					   bool init)
22562306a36Sopenharmony_ci{
22662306a36Sopenharmony_ci	enum idh_request req;
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_ci	req = init ? IDH_REQ_GPU_INIT_ACCESS : IDH_REQ_GPU_FINI_ACCESS;
22962306a36Sopenharmony_ci	return xgpu_nv_send_access_requests(adev, req);
23062306a36Sopenharmony_ci}
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_cistatic int xgpu_nv_release_full_gpu_access(struct amdgpu_device *adev,
23362306a36Sopenharmony_ci					   bool init)
23462306a36Sopenharmony_ci{
23562306a36Sopenharmony_ci	enum idh_request req;
23662306a36Sopenharmony_ci	int r = 0;
23762306a36Sopenharmony_ci
23862306a36Sopenharmony_ci	req = init ? IDH_REL_GPU_INIT_ACCESS : IDH_REL_GPU_FINI_ACCESS;
23962306a36Sopenharmony_ci	r = xgpu_nv_send_access_requests(adev, req);
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_ci	return r;
24262306a36Sopenharmony_ci}
24362306a36Sopenharmony_ci
24462306a36Sopenharmony_cistatic int xgpu_nv_request_init_data(struct amdgpu_device *adev)
24562306a36Sopenharmony_ci{
24662306a36Sopenharmony_ci	return xgpu_nv_send_access_requests(adev, IDH_REQ_GPU_INIT_DATA);
24762306a36Sopenharmony_ci}
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_cistatic int xgpu_nv_mailbox_ack_irq(struct amdgpu_device *adev,
25062306a36Sopenharmony_ci					struct amdgpu_irq_src *source,
25162306a36Sopenharmony_ci					struct amdgpu_iv_entry *entry)
25262306a36Sopenharmony_ci{
25362306a36Sopenharmony_ci	DRM_DEBUG("get ack intr and do nothing.\n");
25462306a36Sopenharmony_ci	return 0;
25562306a36Sopenharmony_ci}
25662306a36Sopenharmony_ci
25762306a36Sopenharmony_cistatic int xgpu_nv_set_mailbox_ack_irq(struct amdgpu_device *adev,
25862306a36Sopenharmony_ci					struct amdgpu_irq_src *source,
25962306a36Sopenharmony_ci					unsigned type,
26062306a36Sopenharmony_ci					enum amdgpu_interrupt_state state)
26162306a36Sopenharmony_ci{
26262306a36Sopenharmony_ci	u32 tmp = RREG32_NO_KIQ(mmMAILBOX_INT_CNTL);
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci	if (state == AMDGPU_IRQ_STATE_ENABLE)
26562306a36Sopenharmony_ci		tmp |= 2;
26662306a36Sopenharmony_ci	else
26762306a36Sopenharmony_ci		tmp &= ~2;
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_ci	WREG32_NO_KIQ(mmMAILBOX_INT_CNTL, tmp);
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_ci	return 0;
27262306a36Sopenharmony_ci}
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_cistatic void xgpu_nv_mailbox_flr_work(struct work_struct *work)
27562306a36Sopenharmony_ci{
27662306a36Sopenharmony_ci	struct amdgpu_virt *virt = container_of(work, struct amdgpu_virt, flr_work);
27762306a36Sopenharmony_ci	struct amdgpu_device *adev = container_of(virt, struct amdgpu_device, virt);
27862306a36Sopenharmony_ci	int timeout = NV_MAILBOX_POLL_FLR_TIMEDOUT;
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_ci	/* block amdgpu_gpu_recover till msg FLR COMPLETE received,
28162306a36Sopenharmony_ci	 * otherwise the mailbox msg will be ruined/reseted by
28262306a36Sopenharmony_ci	 * the VF FLR.
28362306a36Sopenharmony_ci	 */
28462306a36Sopenharmony_ci	if (atomic_cmpxchg(&adev->reset_domain->in_gpu_reset, 0, 1) != 0)
28562306a36Sopenharmony_ci		return;
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_ci	down_write(&adev->reset_domain->sem);
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_ci	amdgpu_virt_fini_data_exchange(adev);
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci	xgpu_nv_mailbox_trans_msg(adev, IDH_READY_TO_RESET, 0, 0, 0);
29262306a36Sopenharmony_ci
29362306a36Sopenharmony_ci	do {
29462306a36Sopenharmony_ci		if (xgpu_nv_mailbox_peek_msg(adev) == IDH_FLR_NOTIFICATION_CMPL)
29562306a36Sopenharmony_ci			goto flr_done;
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_ci		msleep(10);
29862306a36Sopenharmony_ci		timeout -= 10;
29962306a36Sopenharmony_ci	} while (timeout > 1);
30062306a36Sopenharmony_ci
30162306a36Sopenharmony_ciflr_done:
30262306a36Sopenharmony_ci	atomic_set(&adev->reset_domain->in_gpu_reset, 0);
30362306a36Sopenharmony_ci	up_write(&adev->reset_domain->sem);
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci	/* Trigger recovery for world switch failure if no TDR */
30662306a36Sopenharmony_ci	if (amdgpu_device_should_recover_gpu(adev)
30762306a36Sopenharmony_ci		&& (!amdgpu_device_has_job_running(adev) ||
30862306a36Sopenharmony_ci		adev->sdma_timeout == MAX_SCHEDULE_TIMEOUT ||
30962306a36Sopenharmony_ci		adev->gfx_timeout == MAX_SCHEDULE_TIMEOUT ||
31062306a36Sopenharmony_ci		adev->compute_timeout == MAX_SCHEDULE_TIMEOUT ||
31162306a36Sopenharmony_ci		adev->video_timeout == MAX_SCHEDULE_TIMEOUT)) {
31262306a36Sopenharmony_ci		struct amdgpu_reset_context reset_context;
31362306a36Sopenharmony_ci		memset(&reset_context, 0, sizeof(reset_context));
31462306a36Sopenharmony_ci
31562306a36Sopenharmony_ci		reset_context.method = AMD_RESET_METHOD_NONE;
31662306a36Sopenharmony_ci		reset_context.reset_req_dev = adev;
31762306a36Sopenharmony_ci		clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
31862306a36Sopenharmony_ci
31962306a36Sopenharmony_ci		amdgpu_device_gpu_recover(adev, NULL, &reset_context);
32062306a36Sopenharmony_ci	}
32162306a36Sopenharmony_ci}
32262306a36Sopenharmony_ci
32362306a36Sopenharmony_cistatic int xgpu_nv_set_mailbox_rcv_irq(struct amdgpu_device *adev,
32462306a36Sopenharmony_ci				       struct amdgpu_irq_src *src,
32562306a36Sopenharmony_ci				       unsigned type,
32662306a36Sopenharmony_ci				       enum amdgpu_interrupt_state state)
32762306a36Sopenharmony_ci{
32862306a36Sopenharmony_ci	u32 tmp = RREG32_NO_KIQ(mmMAILBOX_INT_CNTL);
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_ci	if (state == AMDGPU_IRQ_STATE_ENABLE)
33162306a36Sopenharmony_ci		tmp |= 1;
33262306a36Sopenharmony_ci	else
33362306a36Sopenharmony_ci		tmp &= ~1;
33462306a36Sopenharmony_ci
33562306a36Sopenharmony_ci	WREG32_NO_KIQ(mmMAILBOX_INT_CNTL, tmp);
33662306a36Sopenharmony_ci
33762306a36Sopenharmony_ci	return 0;
33862306a36Sopenharmony_ci}
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_cistatic int xgpu_nv_mailbox_rcv_irq(struct amdgpu_device *adev,
34162306a36Sopenharmony_ci				   struct amdgpu_irq_src *source,
34262306a36Sopenharmony_ci				   struct amdgpu_iv_entry *entry)
34362306a36Sopenharmony_ci{
34462306a36Sopenharmony_ci	enum idh_event event = xgpu_nv_mailbox_peek_msg(adev);
34562306a36Sopenharmony_ci
34662306a36Sopenharmony_ci	switch (event) {
34762306a36Sopenharmony_ci	case IDH_FLR_NOTIFICATION:
34862306a36Sopenharmony_ci		if (amdgpu_sriov_runtime(adev) && !amdgpu_in_reset(adev))
34962306a36Sopenharmony_ci			WARN_ONCE(!amdgpu_reset_domain_schedule(adev->reset_domain,
35062306a36Sopenharmony_ci				   &adev->virt.flr_work),
35162306a36Sopenharmony_ci				  "Failed to queue work! at %s",
35262306a36Sopenharmony_ci				  __func__);
35362306a36Sopenharmony_ci		break;
35462306a36Sopenharmony_ci		/* READY_TO_ACCESS_GPU is fetched by kernel polling, IRQ can ignore
35562306a36Sopenharmony_ci		 * it byfar since that polling thread will handle it,
35662306a36Sopenharmony_ci		 * other msg like flr complete is not handled here.
35762306a36Sopenharmony_ci		 */
35862306a36Sopenharmony_ci	case IDH_CLR_MSG_BUF:
35962306a36Sopenharmony_ci	case IDH_FLR_NOTIFICATION_CMPL:
36062306a36Sopenharmony_ci	case IDH_READY_TO_ACCESS_GPU:
36162306a36Sopenharmony_ci	default:
36262306a36Sopenharmony_ci		break;
36362306a36Sopenharmony_ci	}
36462306a36Sopenharmony_ci
36562306a36Sopenharmony_ci	return 0;
36662306a36Sopenharmony_ci}
36762306a36Sopenharmony_ci
36862306a36Sopenharmony_cistatic const struct amdgpu_irq_src_funcs xgpu_nv_mailbox_ack_irq_funcs = {
36962306a36Sopenharmony_ci	.set = xgpu_nv_set_mailbox_ack_irq,
37062306a36Sopenharmony_ci	.process = xgpu_nv_mailbox_ack_irq,
37162306a36Sopenharmony_ci};
37262306a36Sopenharmony_ci
37362306a36Sopenharmony_cistatic const struct amdgpu_irq_src_funcs xgpu_nv_mailbox_rcv_irq_funcs = {
37462306a36Sopenharmony_ci	.set = xgpu_nv_set_mailbox_rcv_irq,
37562306a36Sopenharmony_ci	.process = xgpu_nv_mailbox_rcv_irq,
37662306a36Sopenharmony_ci};
37762306a36Sopenharmony_ci
37862306a36Sopenharmony_civoid xgpu_nv_mailbox_set_irq_funcs(struct amdgpu_device *adev)
37962306a36Sopenharmony_ci{
38062306a36Sopenharmony_ci	adev->virt.ack_irq.num_types = 1;
38162306a36Sopenharmony_ci	adev->virt.ack_irq.funcs = &xgpu_nv_mailbox_ack_irq_funcs;
38262306a36Sopenharmony_ci	adev->virt.rcv_irq.num_types = 1;
38362306a36Sopenharmony_ci	adev->virt.rcv_irq.funcs = &xgpu_nv_mailbox_rcv_irq_funcs;
38462306a36Sopenharmony_ci}
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_ciint xgpu_nv_mailbox_add_irq_id(struct amdgpu_device *adev)
38762306a36Sopenharmony_ci{
38862306a36Sopenharmony_ci	int r;
38962306a36Sopenharmony_ci
39062306a36Sopenharmony_ci	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_BIF, 135, &adev->virt.rcv_irq);
39162306a36Sopenharmony_ci	if (r)
39262306a36Sopenharmony_ci		return r;
39362306a36Sopenharmony_ci
39462306a36Sopenharmony_ci	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_BIF, 138, &adev->virt.ack_irq);
39562306a36Sopenharmony_ci	if (r) {
39662306a36Sopenharmony_ci		amdgpu_irq_put(adev, &adev->virt.rcv_irq, 0);
39762306a36Sopenharmony_ci		return r;
39862306a36Sopenharmony_ci	}
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_ci	return 0;
40162306a36Sopenharmony_ci}
40262306a36Sopenharmony_ci
40362306a36Sopenharmony_ciint xgpu_nv_mailbox_get_irq(struct amdgpu_device *adev)
40462306a36Sopenharmony_ci{
40562306a36Sopenharmony_ci	int r;
40662306a36Sopenharmony_ci
40762306a36Sopenharmony_ci	r = amdgpu_irq_get(adev, &adev->virt.rcv_irq, 0);
40862306a36Sopenharmony_ci	if (r)
40962306a36Sopenharmony_ci		return r;
41062306a36Sopenharmony_ci	r = amdgpu_irq_get(adev, &adev->virt.ack_irq, 0);
41162306a36Sopenharmony_ci	if (r) {
41262306a36Sopenharmony_ci		amdgpu_irq_put(adev, &adev->virt.rcv_irq, 0);
41362306a36Sopenharmony_ci		return r;
41462306a36Sopenharmony_ci	}
41562306a36Sopenharmony_ci
41662306a36Sopenharmony_ci	INIT_WORK(&adev->virt.flr_work, xgpu_nv_mailbox_flr_work);
41762306a36Sopenharmony_ci
41862306a36Sopenharmony_ci	return 0;
41962306a36Sopenharmony_ci}
42062306a36Sopenharmony_ci
42162306a36Sopenharmony_civoid xgpu_nv_mailbox_put_irq(struct amdgpu_device *adev)
42262306a36Sopenharmony_ci{
42362306a36Sopenharmony_ci	amdgpu_irq_put(adev, &adev->virt.ack_irq, 0);
42462306a36Sopenharmony_ci	amdgpu_irq_put(adev, &adev->virt.rcv_irq, 0);
42562306a36Sopenharmony_ci}
42662306a36Sopenharmony_ci
42762306a36Sopenharmony_cistatic void xgpu_nv_ras_poison_handler(struct amdgpu_device *adev)
42862306a36Sopenharmony_ci{
42962306a36Sopenharmony_ci	xgpu_nv_send_access_requests(adev, IDH_RAS_POISON);
43062306a36Sopenharmony_ci}
43162306a36Sopenharmony_ci
43262306a36Sopenharmony_ciconst struct amdgpu_virt_ops xgpu_nv_virt_ops = {
43362306a36Sopenharmony_ci	.req_full_gpu	= xgpu_nv_request_full_gpu_access,
43462306a36Sopenharmony_ci	.rel_full_gpu	= xgpu_nv_release_full_gpu_access,
43562306a36Sopenharmony_ci	.req_init_data  = xgpu_nv_request_init_data,
43662306a36Sopenharmony_ci	.reset_gpu = xgpu_nv_request_reset,
43762306a36Sopenharmony_ci	.wait_reset = NULL,
43862306a36Sopenharmony_ci	.trans_msg = xgpu_nv_mailbox_trans_msg,
43962306a36Sopenharmony_ci	.ras_poison_handler = xgpu_nv_ras_poison_handler,
44062306a36Sopenharmony_ci};
441