162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * Copyright 2020 Advanced Micro Devices, Inc. 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation 762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 1062306a36Sopenharmony_ci * 1162306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 1262306a36Sopenharmony_ci * all copies or substantial portions of the Software. 1362306a36Sopenharmony_ci * 1462306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1562306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1662306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1762306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 1862306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 1962306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 2062306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 2162306a36Sopenharmony_ci * 2262306a36Sopenharmony_ci */ 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci#include <linux/pci.h> 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci#include "amdgpu.h" 2762306a36Sopenharmony_ci#include "amdgpu_ih.h" 2862306a36Sopenharmony_ci#include "soc15.h" 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci#include "oss/osssys_4_2_0_offset.h" 3162306a36Sopenharmony_ci#include "oss/osssys_4_2_0_sh_mask.h" 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci#include "soc15_common.h" 3462306a36Sopenharmony_ci#include "vega20_ih.h" 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci#define MAX_REARM_RETRY 10 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci#define mmIH_CHICKEN_ALDEBARAN 0x18d 3962306a36Sopenharmony_ci#define mmIH_CHICKEN_ALDEBARAN_BASE_IDX 0 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci#define mmIH_RETRY_INT_CAM_CNTL_ALDEBARAN 0x00ea 4262306a36Sopenharmony_ci#define mmIH_RETRY_INT_CAM_CNTL_ALDEBARAN_BASE_IDX 0 4362306a36Sopenharmony_ci#define IH_RETRY_INT_CAM_CNTL_ALDEBARAN__ENABLE__SHIFT 0x10 4462306a36Sopenharmony_ci#define IH_RETRY_INT_CAM_CNTL_ALDEBARAN__ENABLE_MASK 0x00010000L 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_cistatic void vega20_ih_set_interrupt_funcs(struct amdgpu_device *adev); 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci/** 4962306a36Sopenharmony_ci * vega20_ih_init_register_offset - Initialize register offset for ih rings 5062306a36Sopenharmony_ci * 5162306a36Sopenharmony_ci * @adev: amdgpu_device pointer 5262306a36Sopenharmony_ci * 5362306a36Sopenharmony_ci * Initialize register offset ih rings (VEGA20). 5462306a36Sopenharmony_ci */ 5562306a36Sopenharmony_cistatic void vega20_ih_init_register_offset(struct amdgpu_device *adev) 5662306a36Sopenharmony_ci{ 5762306a36Sopenharmony_ci struct amdgpu_ih_regs *ih_regs; 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci if (adev->irq.ih.ring_size) { 6062306a36Sopenharmony_ci ih_regs = &adev->irq.ih.ih_regs; 6162306a36Sopenharmony_ci ih_regs->ih_rb_base = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_BASE); 6262306a36Sopenharmony_ci ih_regs->ih_rb_base_hi = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_BASE_HI); 6362306a36Sopenharmony_ci ih_regs->ih_rb_cntl = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_CNTL); 6462306a36Sopenharmony_ci ih_regs->ih_rb_wptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_WPTR); 6562306a36Sopenharmony_ci ih_regs->ih_rb_rptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_RPTR); 6662306a36Sopenharmony_ci ih_regs->ih_doorbell_rptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_DOORBELL_RPTR); 6762306a36Sopenharmony_ci ih_regs->ih_rb_wptr_addr_lo = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_WPTR_ADDR_LO); 6862306a36Sopenharmony_ci ih_regs->ih_rb_wptr_addr_hi = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_WPTR_ADDR_HI); 6962306a36Sopenharmony_ci ih_regs->psp_reg_id = PSP_REG_IH_RB_CNTL; 7062306a36Sopenharmony_ci } 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci if (adev->irq.ih1.ring_size) { 7362306a36Sopenharmony_ci ih_regs = &adev->irq.ih1.ih_regs; 7462306a36Sopenharmony_ci ih_regs->ih_rb_base = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_BASE_RING1); 7562306a36Sopenharmony_ci ih_regs->ih_rb_base_hi = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_BASE_HI_RING1); 7662306a36Sopenharmony_ci ih_regs->ih_rb_cntl = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_CNTL_RING1); 7762306a36Sopenharmony_ci ih_regs->ih_rb_wptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_WPTR_RING1); 7862306a36Sopenharmony_ci ih_regs->ih_rb_rptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_RPTR_RING1); 7962306a36Sopenharmony_ci ih_regs->ih_doorbell_rptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_DOORBELL_RPTR_RING1); 8062306a36Sopenharmony_ci ih_regs->psp_reg_id = PSP_REG_IH_RB_CNTL_RING1; 8162306a36Sopenharmony_ci } 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci if (adev->irq.ih2.ring_size) { 8462306a36Sopenharmony_ci ih_regs = &adev->irq.ih2.ih_regs; 8562306a36Sopenharmony_ci ih_regs->ih_rb_base = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_BASE_RING2); 8662306a36Sopenharmony_ci ih_regs->ih_rb_base_hi = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_BASE_HI_RING2); 8762306a36Sopenharmony_ci ih_regs->ih_rb_cntl = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_CNTL_RING2); 8862306a36Sopenharmony_ci ih_regs->ih_rb_wptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_WPTR_RING2); 8962306a36Sopenharmony_ci ih_regs->ih_rb_rptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_RPTR_RING2); 9062306a36Sopenharmony_ci ih_regs->ih_doorbell_rptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_DOORBELL_RPTR_RING2); 9162306a36Sopenharmony_ci ih_regs->psp_reg_id = PSP_REG_IH_RB_CNTL_RING2; 9262306a36Sopenharmony_ci } 9362306a36Sopenharmony_ci} 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci/** 9662306a36Sopenharmony_ci * vega20_ih_toggle_ring_interrupts - toggle the interrupt ring buffer 9762306a36Sopenharmony_ci * 9862306a36Sopenharmony_ci * @adev: amdgpu_device pointer 9962306a36Sopenharmony_ci * @ih: amdgpu_ih_ring pointer 10062306a36Sopenharmony_ci * @enable: true - enable the interrupts, false - disable the interrupts 10162306a36Sopenharmony_ci * 10262306a36Sopenharmony_ci * Toggle the interrupt ring buffer (VEGA20) 10362306a36Sopenharmony_ci */ 10462306a36Sopenharmony_cistatic int vega20_ih_toggle_ring_interrupts(struct amdgpu_device *adev, 10562306a36Sopenharmony_ci struct amdgpu_ih_ring *ih, 10662306a36Sopenharmony_ci bool enable) 10762306a36Sopenharmony_ci{ 10862306a36Sopenharmony_ci struct amdgpu_ih_regs *ih_regs; 10962306a36Sopenharmony_ci uint32_t tmp; 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_ci ih_regs = &ih->ih_regs; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci tmp = RREG32(ih_regs->ih_rb_cntl); 11462306a36Sopenharmony_ci tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, RB_ENABLE, (enable ? 1 : 0)); 11562306a36Sopenharmony_ci tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, RB_GPU_TS_ENABLE, 1); 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci /* enable_intr field is only valid in ring0 */ 11862306a36Sopenharmony_ci if (ih == &adev->irq.ih) 11962306a36Sopenharmony_ci tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, ENABLE_INTR, (enable ? 1 : 0)); 12062306a36Sopenharmony_ci if (amdgpu_sriov_vf(adev)) { 12162306a36Sopenharmony_ci if (psp_reg_program(&adev->psp, ih_regs->psp_reg_id, tmp)) { 12262306a36Sopenharmony_ci dev_err(adev->dev, "PSP program IH_RB_CNTL failed!\n"); 12362306a36Sopenharmony_ci return -ETIMEDOUT; 12462306a36Sopenharmony_ci } 12562306a36Sopenharmony_ci } else { 12662306a36Sopenharmony_ci WREG32(ih_regs->ih_rb_cntl, tmp); 12762306a36Sopenharmony_ci } 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci if (enable) { 13062306a36Sopenharmony_ci ih->enabled = true; 13162306a36Sopenharmony_ci } else { 13262306a36Sopenharmony_ci /* set rptr, wptr to 0 */ 13362306a36Sopenharmony_ci WREG32(ih_regs->ih_rb_rptr, 0); 13462306a36Sopenharmony_ci WREG32(ih_regs->ih_rb_wptr, 0); 13562306a36Sopenharmony_ci ih->enabled = false; 13662306a36Sopenharmony_ci ih->rptr = 0; 13762306a36Sopenharmony_ci } 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci return 0; 14062306a36Sopenharmony_ci} 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci/** 14362306a36Sopenharmony_ci * vega20_ih_toggle_interrupts - Toggle all the available interrupt ring buffers 14462306a36Sopenharmony_ci * 14562306a36Sopenharmony_ci * @adev: amdgpu_device pointer 14662306a36Sopenharmony_ci * @enable: enable or disable interrupt ring buffers 14762306a36Sopenharmony_ci * 14862306a36Sopenharmony_ci * Toggle all the available interrupt ring buffers (VEGA20). 14962306a36Sopenharmony_ci */ 15062306a36Sopenharmony_cistatic int vega20_ih_toggle_interrupts(struct amdgpu_device *adev, bool enable) 15162306a36Sopenharmony_ci{ 15262306a36Sopenharmony_ci struct amdgpu_ih_ring *ih[] = {&adev->irq.ih, &adev->irq.ih1, &adev->irq.ih2}; 15362306a36Sopenharmony_ci int i; 15462306a36Sopenharmony_ci int r; 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(ih); i++) { 15762306a36Sopenharmony_ci if (ih[i]->ring_size) { 15862306a36Sopenharmony_ci r = vega20_ih_toggle_ring_interrupts(adev, ih[i], enable); 15962306a36Sopenharmony_ci if (r) 16062306a36Sopenharmony_ci return r; 16162306a36Sopenharmony_ci } 16262306a36Sopenharmony_ci } 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci return 0; 16562306a36Sopenharmony_ci} 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_cistatic uint32_t vega20_ih_rb_cntl(struct amdgpu_ih_ring *ih, uint32_t ih_rb_cntl) 16862306a36Sopenharmony_ci{ 16962306a36Sopenharmony_ci int rb_bufsz = order_base_2(ih->ring_size / 4); 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, 17262306a36Sopenharmony_ci MC_SPACE, ih->use_bus_addr ? 1 : 4); 17362306a36Sopenharmony_ci ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, 17462306a36Sopenharmony_ci WPTR_OVERFLOW_CLEAR, 1); 17562306a36Sopenharmony_ci ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, 17662306a36Sopenharmony_ci WPTR_OVERFLOW_ENABLE, 1); 17762306a36Sopenharmony_ci ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_SIZE, rb_bufsz); 17862306a36Sopenharmony_ci /* Ring Buffer write pointer writeback. If enabled, IH_RB_WPTR register 17962306a36Sopenharmony_ci * value is written to memory 18062306a36Sopenharmony_ci */ 18162306a36Sopenharmony_ci ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, 18262306a36Sopenharmony_ci WPTR_WRITEBACK_ENABLE, 1); 18362306a36Sopenharmony_ci ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, MC_SNOOP, 1); 18462306a36Sopenharmony_ci ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, MC_RO, 0); 18562306a36Sopenharmony_ci ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, MC_VMID, 0); 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci return ih_rb_cntl; 18862306a36Sopenharmony_ci} 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_cistatic uint32_t vega20_ih_doorbell_rptr(struct amdgpu_ih_ring *ih) 19162306a36Sopenharmony_ci{ 19262306a36Sopenharmony_ci u32 ih_doorbell_rtpr = 0; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci if (ih->use_doorbell) { 19562306a36Sopenharmony_ci ih_doorbell_rtpr = REG_SET_FIELD(ih_doorbell_rtpr, 19662306a36Sopenharmony_ci IH_DOORBELL_RPTR, OFFSET, 19762306a36Sopenharmony_ci ih->doorbell_index); 19862306a36Sopenharmony_ci ih_doorbell_rtpr = REG_SET_FIELD(ih_doorbell_rtpr, 19962306a36Sopenharmony_ci IH_DOORBELL_RPTR, 20062306a36Sopenharmony_ci ENABLE, 1); 20162306a36Sopenharmony_ci } else { 20262306a36Sopenharmony_ci ih_doorbell_rtpr = REG_SET_FIELD(ih_doorbell_rtpr, 20362306a36Sopenharmony_ci IH_DOORBELL_RPTR, 20462306a36Sopenharmony_ci ENABLE, 0); 20562306a36Sopenharmony_ci } 20662306a36Sopenharmony_ci return ih_doorbell_rtpr; 20762306a36Sopenharmony_ci} 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci/** 21062306a36Sopenharmony_ci * vega20_ih_enable_ring - enable an ih ring buffer 21162306a36Sopenharmony_ci * 21262306a36Sopenharmony_ci * @adev: amdgpu_device pointer 21362306a36Sopenharmony_ci * @ih: amdgpu_ih_ring pointer 21462306a36Sopenharmony_ci * 21562306a36Sopenharmony_ci * Enable an ih ring buffer (VEGA20) 21662306a36Sopenharmony_ci */ 21762306a36Sopenharmony_cistatic int vega20_ih_enable_ring(struct amdgpu_device *adev, 21862306a36Sopenharmony_ci struct amdgpu_ih_ring *ih) 21962306a36Sopenharmony_ci{ 22062306a36Sopenharmony_ci struct amdgpu_ih_regs *ih_regs; 22162306a36Sopenharmony_ci uint32_t tmp; 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_ci ih_regs = &ih->ih_regs; 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci /* Ring Buffer base. [39:8] of 40-bit address of the beginning of the ring buffer*/ 22662306a36Sopenharmony_ci WREG32(ih_regs->ih_rb_base, ih->gpu_addr >> 8); 22762306a36Sopenharmony_ci WREG32(ih_regs->ih_rb_base_hi, (ih->gpu_addr >> 40) & 0xff); 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci tmp = RREG32(ih_regs->ih_rb_cntl); 23062306a36Sopenharmony_ci tmp = vega20_ih_rb_cntl(ih, tmp); 23162306a36Sopenharmony_ci if (ih == &adev->irq.ih) 23262306a36Sopenharmony_ci tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, RPTR_REARM, !!adev->irq.msi_enabled); 23362306a36Sopenharmony_ci if (ih == &adev->irq.ih1) 23462306a36Sopenharmony_ci tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, RB_FULL_DRAIN_ENABLE, 1); 23562306a36Sopenharmony_ci if (amdgpu_sriov_vf(adev)) { 23662306a36Sopenharmony_ci if (psp_reg_program(&adev->psp, ih_regs->psp_reg_id, tmp)) { 23762306a36Sopenharmony_ci dev_err(adev->dev, "PSP program IH_RB_CNTL failed!\n"); 23862306a36Sopenharmony_ci return -ETIMEDOUT; 23962306a36Sopenharmony_ci } 24062306a36Sopenharmony_ci } else { 24162306a36Sopenharmony_ci WREG32(ih_regs->ih_rb_cntl, tmp); 24262306a36Sopenharmony_ci } 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_ci if (ih == &adev->irq.ih) { 24562306a36Sopenharmony_ci /* set the ih ring 0 writeback address whether it's enabled or not */ 24662306a36Sopenharmony_ci WREG32(ih_regs->ih_rb_wptr_addr_lo, lower_32_bits(ih->wptr_addr)); 24762306a36Sopenharmony_ci WREG32(ih_regs->ih_rb_wptr_addr_hi, upper_32_bits(ih->wptr_addr) & 0xFFFF); 24862306a36Sopenharmony_ci } 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_ci /* set rptr, wptr to 0 */ 25162306a36Sopenharmony_ci WREG32(ih_regs->ih_rb_wptr, 0); 25262306a36Sopenharmony_ci WREG32(ih_regs->ih_rb_rptr, 0); 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_ci WREG32(ih_regs->ih_doorbell_rptr, vega20_ih_doorbell_rptr(ih)); 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_ci return 0; 25762306a36Sopenharmony_ci} 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_cistatic uint32_t vega20_setup_retry_doorbell(u32 doorbell_index) 26062306a36Sopenharmony_ci{ 26162306a36Sopenharmony_ci u32 val = 0; 26262306a36Sopenharmony_ci 26362306a36Sopenharmony_ci val = REG_SET_FIELD(val, IH_DOORBELL_RPTR, OFFSET, doorbell_index); 26462306a36Sopenharmony_ci val = REG_SET_FIELD(val, IH_DOORBELL_RPTR, ENABLE, 1); 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_ci return val; 26762306a36Sopenharmony_ci} 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_ci/** 27062306a36Sopenharmony_ci * vega20_ih_irq_init - init and enable the interrupt ring 27162306a36Sopenharmony_ci * 27262306a36Sopenharmony_ci * @adev: amdgpu_device pointer 27362306a36Sopenharmony_ci * 27462306a36Sopenharmony_ci * Allocate a ring buffer for the interrupt controller, 27562306a36Sopenharmony_ci * enable the RLC, disable interrupts, enable the IH 27662306a36Sopenharmony_ci * ring buffer and enable it (VI). 27762306a36Sopenharmony_ci * Called at device load and reume. 27862306a36Sopenharmony_ci * Returns 0 for success, errors for failure. 27962306a36Sopenharmony_ci */ 28062306a36Sopenharmony_cistatic int vega20_ih_irq_init(struct amdgpu_device *adev) 28162306a36Sopenharmony_ci{ 28262306a36Sopenharmony_ci struct amdgpu_ih_ring *ih[] = {&adev->irq.ih, &adev->irq.ih1, &adev->irq.ih2}; 28362306a36Sopenharmony_ci u32 ih_chicken; 28462306a36Sopenharmony_ci int ret; 28562306a36Sopenharmony_ci int i; 28662306a36Sopenharmony_ci 28762306a36Sopenharmony_ci /* disable irqs */ 28862306a36Sopenharmony_ci ret = vega20_ih_toggle_interrupts(adev, false); 28962306a36Sopenharmony_ci if (ret) 29062306a36Sopenharmony_ci return ret; 29162306a36Sopenharmony_ci 29262306a36Sopenharmony_ci adev->nbio.funcs->ih_control(adev); 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_ci if ((adev->ip_versions[OSSSYS_HWIP][0] == IP_VERSION(4, 2, 1)) && 29562306a36Sopenharmony_ci adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) { 29662306a36Sopenharmony_ci ih_chicken = RREG32_SOC15(OSSSYS, 0, mmIH_CHICKEN); 29762306a36Sopenharmony_ci if (adev->irq.ih.use_bus_addr) { 29862306a36Sopenharmony_ci ih_chicken = REG_SET_FIELD(ih_chicken, IH_CHICKEN, 29962306a36Sopenharmony_ci MC_SPACE_GPA_ENABLE, 1); 30062306a36Sopenharmony_ci } 30162306a36Sopenharmony_ci WREG32_SOC15(OSSSYS, 0, mmIH_CHICKEN, ih_chicken); 30262306a36Sopenharmony_ci } 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_ci /* psp firmware won't program IH_CHICKEN for aldebaran 30562306a36Sopenharmony_ci * driver needs to program it properly according to 30662306a36Sopenharmony_ci * MC_SPACE type in IH_RB_CNTL */ 30762306a36Sopenharmony_ci if ((adev->ip_versions[OSSSYS_HWIP][0] == IP_VERSION(4, 4, 0)) || 30862306a36Sopenharmony_ci (adev->ip_versions[OSSSYS_HWIP][0] == IP_VERSION(4, 4, 2))) { 30962306a36Sopenharmony_ci ih_chicken = RREG32_SOC15(OSSSYS, 0, mmIH_CHICKEN_ALDEBARAN); 31062306a36Sopenharmony_ci if (adev->irq.ih.use_bus_addr) { 31162306a36Sopenharmony_ci ih_chicken = REG_SET_FIELD(ih_chicken, IH_CHICKEN, 31262306a36Sopenharmony_ci MC_SPACE_GPA_ENABLE, 1); 31362306a36Sopenharmony_ci } 31462306a36Sopenharmony_ci WREG32_SOC15(OSSSYS, 0, mmIH_CHICKEN_ALDEBARAN, ih_chicken); 31562306a36Sopenharmony_ci } 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(ih); i++) { 31862306a36Sopenharmony_ci if (ih[i]->ring_size) { 31962306a36Sopenharmony_ci ret = vega20_ih_enable_ring(adev, ih[i]); 32062306a36Sopenharmony_ci if (ret) 32162306a36Sopenharmony_ci return ret; 32262306a36Sopenharmony_ci } 32362306a36Sopenharmony_ci } 32462306a36Sopenharmony_ci 32562306a36Sopenharmony_ci if (!amdgpu_sriov_vf(adev)) 32662306a36Sopenharmony_ci adev->nbio.funcs->ih_doorbell_range(adev, adev->irq.ih.use_doorbell, 32762306a36Sopenharmony_ci adev->irq.ih.doorbell_index); 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_ci pci_set_master(adev->pdev); 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_ci /* Allocate the doorbell for IH Retry CAM */ 33262306a36Sopenharmony_ci adev->irq.retry_cam_doorbell_index = (adev->doorbell_index.ih + 3) << 1; 33362306a36Sopenharmony_ci WREG32_SOC15(OSSSYS, 0, mmIH_DOORBELL_RETRY_CAM, 33462306a36Sopenharmony_ci vega20_setup_retry_doorbell(adev->irq.retry_cam_doorbell_index)); 33562306a36Sopenharmony_ci 33662306a36Sopenharmony_ci /* Enable IH Retry CAM */ 33762306a36Sopenharmony_ci if (adev->ip_versions[OSSSYS_HWIP][0] == IP_VERSION(4, 4, 0) || 33862306a36Sopenharmony_ci adev->ip_versions[OSSSYS_HWIP][0] == IP_VERSION(4, 4, 2)) 33962306a36Sopenharmony_ci WREG32_FIELD15(OSSSYS, 0, IH_RETRY_INT_CAM_CNTL_ALDEBARAN, 34062306a36Sopenharmony_ci ENABLE, 1); 34162306a36Sopenharmony_ci else 34262306a36Sopenharmony_ci WREG32_FIELD15(OSSSYS, 0, IH_RETRY_INT_CAM_CNTL, ENABLE, 1); 34362306a36Sopenharmony_ci 34462306a36Sopenharmony_ci adev->irq.retry_cam_enabled = true; 34562306a36Sopenharmony_ci 34662306a36Sopenharmony_ci /* enable interrupts */ 34762306a36Sopenharmony_ci ret = vega20_ih_toggle_interrupts(adev, true); 34862306a36Sopenharmony_ci if (ret) 34962306a36Sopenharmony_ci return ret; 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_ci if (adev->irq.ih_soft.ring_size) 35262306a36Sopenharmony_ci adev->irq.ih_soft.enabled = true; 35362306a36Sopenharmony_ci 35462306a36Sopenharmony_ci return 0; 35562306a36Sopenharmony_ci} 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_ci/** 35862306a36Sopenharmony_ci * vega20_ih_irq_disable - disable interrupts 35962306a36Sopenharmony_ci * 36062306a36Sopenharmony_ci * @adev: amdgpu_device pointer 36162306a36Sopenharmony_ci * 36262306a36Sopenharmony_ci * Disable interrupts on the hw (VEGA20). 36362306a36Sopenharmony_ci */ 36462306a36Sopenharmony_cistatic void vega20_ih_irq_disable(struct amdgpu_device *adev) 36562306a36Sopenharmony_ci{ 36662306a36Sopenharmony_ci vega20_ih_toggle_interrupts(adev, false); 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_ci /* Wait and acknowledge irq */ 36962306a36Sopenharmony_ci mdelay(1); 37062306a36Sopenharmony_ci} 37162306a36Sopenharmony_ci 37262306a36Sopenharmony_ci/** 37362306a36Sopenharmony_ci * vega20_ih_get_wptr - get the IH ring buffer wptr 37462306a36Sopenharmony_ci * 37562306a36Sopenharmony_ci * @adev: amdgpu_device pointer 37662306a36Sopenharmony_ci * @ih: amdgpu_ih_ring pointer 37762306a36Sopenharmony_ci * 37862306a36Sopenharmony_ci * Get the IH ring buffer wptr from either the register 37962306a36Sopenharmony_ci * or the writeback memory buffer (VEGA20). Also check for 38062306a36Sopenharmony_ci * ring buffer overflow and deal with it. 38162306a36Sopenharmony_ci * Returns the value of the wptr. 38262306a36Sopenharmony_ci */ 38362306a36Sopenharmony_cistatic u32 vega20_ih_get_wptr(struct amdgpu_device *adev, 38462306a36Sopenharmony_ci struct amdgpu_ih_ring *ih) 38562306a36Sopenharmony_ci{ 38662306a36Sopenharmony_ci u32 wptr, tmp; 38762306a36Sopenharmony_ci struct amdgpu_ih_regs *ih_regs; 38862306a36Sopenharmony_ci 38962306a36Sopenharmony_ci if (ih == &adev->irq.ih || ih == &adev->irq.ih_soft) { 39062306a36Sopenharmony_ci /* Only ring0 supports writeback. On other rings fall back 39162306a36Sopenharmony_ci * to register-based code with overflow checking below. 39262306a36Sopenharmony_ci * ih_soft ring doesn't have any backing hardware registers, 39362306a36Sopenharmony_ci * update wptr and return. 39462306a36Sopenharmony_ci */ 39562306a36Sopenharmony_ci wptr = le32_to_cpu(*ih->wptr_cpu); 39662306a36Sopenharmony_ci 39762306a36Sopenharmony_ci if (!REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW)) 39862306a36Sopenharmony_ci goto out; 39962306a36Sopenharmony_ci } 40062306a36Sopenharmony_ci 40162306a36Sopenharmony_ci ih_regs = &ih->ih_regs; 40262306a36Sopenharmony_ci 40362306a36Sopenharmony_ci /* Double check that the overflow wasn't already cleared. */ 40462306a36Sopenharmony_ci wptr = RREG32_NO_KIQ(ih_regs->ih_rb_wptr); 40562306a36Sopenharmony_ci if (!REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW)) 40662306a36Sopenharmony_ci goto out; 40762306a36Sopenharmony_ci 40862306a36Sopenharmony_ci wptr = REG_SET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW, 0); 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_ci /* When a ring buffer overflow happen start parsing interrupt 41162306a36Sopenharmony_ci * from the last not overwritten vector (wptr + 32). Hopefully 41262306a36Sopenharmony_ci * this should allow us to catchup. 41362306a36Sopenharmony_ci */ 41462306a36Sopenharmony_ci tmp = (wptr + 32) & ih->ptr_mask; 41562306a36Sopenharmony_ci dev_warn(adev->dev, "IH ring buffer overflow " 41662306a36Sopenharmony_ci "(0x%08X, 0x%08X, 0x%08X)\n", 41762306a36Sopenharmony_ci wptr, ih->rptr, tmp); 41862306a36Sopenharmony_ci ih->rptr = tmp; 41962306a36Sopenharmony_ci 42062306a36Sopenharmony_ci tmp = RREG32_NO_KIQ(ih_regs->ih_rb_cntl); 42162306a36Sopenharmony_ci tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, WPTR_OVERFLOW_CLEAR, 1); 42262306a36Sopenharmony_ci WREG32_NO_KIQ(ih_regs->ih_rb_cntl, tmp); 42362306a36Sopenharmony_ci 42462306a36Sopenharmony_ci /* Unset the CLEAR_OVERFLOW bit immediately so new overflows 42562306a36Sopenharmony_ci * can be detected. 42662306a36Sopenharmony_ci */ 42762306a36Sopenharmony_ci tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, WPTR_OVERFLOW_CLEAR, 0); 42862306a36Sopenharmony_ci WREG32_NO_KIQ(ih_regs->ih_rb_cntl, tmp); 42962306a36Sopenharmony_ci 43062306a36Sopenharmony_ciout: 43162306a36Sopenharmony_ci return (wptr & ih->ptr_mask); 43262306a36Sopenharmony_ci} 43362306a36Sopenharmony_ci 43462306a36Sopenharmony_ci/** 43562306a36Sopenharmony_ci * vega20_ih_irq_rearm - rearm IRQ if lost 43662306a36Sopenharmony_ci * 43762306a36Sopenharmony_ci * @adev: amdgpu_device pointer 43862306a36Sopenharmony_ci * @ih: amdgpu_ih_ring pointer 43962306a36Sopenharmony_ci * 44062306a36Sopenharmony_ci */ 44162306a36Sopenharmony_cistatic void vega20_ih_irq_rearm(struct amdgpu_device *adev, 44262306a36Sopenharmony_ci struct amdgpu_ih_ring *ih) 44362306a36Sopenharmony_ci{ 44462306a36Sopenharmony_ci uint32_t v = 0; 44562306a36Sopenharmony_ci uint32_t i = 0; 44662306a36Sopenharmony_ci struct amdgpu_ih_regs *ih_regs; 44762306a36Sopenharmony_ci 44862306a36Sopenharmony_ci ih_regs = &ih->ih_regs; 44962306a36Sopenharmony_ci 45062306a36Sopenharmony_ci /* Rearm IRQ / re-wwrite doorbell if doorbell write is lost */ 45162306a36Sopenharmony_ci for (i = 0; i < MAX_REARM_RETRY; i++) { 45262306a36Sopenharmony_ci v = RREG32_NO_KIQ(ih_regs->ih_rb_rptr); 45362306a36Sopenharmony_ci if ((v < ih->ring_size) && (v != ih->rptr)) 45462306a36Sopenharmony_ci WDOORBELL32(ih->doorbell_index, ih->rptr); 45562306a36Sopenharmony_ci else 45662306a36Sopenharmony_ci break; 45762306a36Sopenharmony_ci } 45862306a36Sopenharmony_ci} 45962306a36Sopenharmony_ci 46062306a36Sopenharmony_ci/** 46162306a36Sopenharmony_ci * vega20_ih_set_rptr - set the IH ring buffer rptr 46262306a36Sopenharmony_ci * 46362306a36Sopenharmony_ci * @adev: amdgpu_device pointer 46462306a36Sopenharmony_ci * @ih: amdgpu_ih_ring pointer 46562306a36Sopenharmony_ci * 46662306a36Sopenharmony_ci * Set the IH ring buffer rptr. 46762306a36Sopenharmony_ci */ 46862306a36Sopenharmony_cistatic void vega20_ih_set_rptr(struct amdgpu_device *adev, 46962306a36Sopenharmony_ci struct amdgpu_ih_ring *ih) 47062306a36Sopenharmony_ci{ 47162306a36Sopenharmony_ci struct amdgpu_ih_regs *ih_regs; 47262306a36Sopenharmony_ci 47362306a36Sopenharmony_ci if (ih == &adev->irq.ih_soft) 47462306a36Sopenharmony_ci return; 47562306a36Sopenharmony_ci 47662306a36Sopenharmony_ci if (ih->use_doorbell) { 47762306a36Sopenharmony_ci /* XXX check if swapping is necessary on BE */ 47862306a36Sopenharmony_ci *ih->rptr_cpu = ih->rptr; 47962306a36Sopenharmony_ci WDOORBELL32(ih->doorbell_index, ih->rptr); 48062306a36Sopenharmony_ci 48162306a36Sopenharmony_ci if (amdgpu_sriov_vf(adev)) 48262306a36Sopenharmony_ci vega20_ih_irq_rearm(adev, ih); 48362306a36Sopenharmony_ci } else { 48462306a36Sopenharmony_ci ih_regs = &ih->ih_regs; 48562306a36Sopenharmony_ci WREG32(ih_regs->ih_rb_rptr, ih->rptr); 48662306a36Sopenharmony_ci } 48762306a36Sopenharmony_ci} 48862306a36Sopenharmony_ci 48962306a36Sopenharmony_ci/** 49062306a36Sopenharmony_ci * vega20_ih_self_irq - dispatch work for ring 1 and 2 49162306a36Sopenharmony_ci * 49262306a36Sopenharmony_ci * @adev: amdgpu_device pointer 49362306a36Sopenharmony_ci * @source: irq source 49462306a36Sopenharmony_ci * @entry: IV with WPTR update 49562306a36Sopenharmony_ci * 49662306a36Sopenharmony_ci * Update the WPTR from the IV and schedule work to handle the entries. 49762306a36Sopenharmony_ci */ 49862306a36Sopenharmony_cistatic int vega20_ih_self_irq(struct amdgpu_device *adev, 49962306a36Sopenharmony_ci struct amdgpu_irq_src *source, 50062306a36Sopenharmony_ci struct amdgpu_iv_entry *entry) 50162306a36Sopenharmony_ci{ 50262306a36Sopenharmony_ci switch (entry->ring_id) { 50362306a36Sopenharmony_ci case 1: 50462306a36Sopenharmony_ci schedule_work(&adev->irq.ih1_work); 50562306a36Sopenharmony_ci break; 50662306a36Sopenharmony_ci case 2: 50762306a36Sopenharmony_ci schedule_work(&adev->irq.ih2_work); 50862306a36Sopenharmony_ci break; 50962306a36Sopenharmony_ci default: 51062306a36Sopenharmony_ci break; 51162306a36Sopenharmony_ci } 51262306a36Sopenharmony_ci return 0; 51362306a36Sopenharmony_ci} 51462306a36Sopenharmony_ci 51562306a36Sopenharmony_cistatic const struct amdgpu_irq_src_funcs vega20_ih_self_irq_funcs = { 51662306a36Sopenharmony_ci .process = vega20_ih_self_irq, 51762306a36Sopenharmony_ci}; 51862306a36Sopenharmony_ci 51962306a36Sopenharmony_cistatic void vega20_ih_set_self_irq_funcs(struct amdgpu_device *adev) 52062306a36Sopenharmony_ci{ 52162306a36Sopenharmony_ci adev->irq.self_irq.num_types = 0; 52262306a36Sopenharmony_ci adev->irq.self_irq.funcs = &vega20_ih_self_irq_funcs; 52362306a36Sopenharmony_ci} 52462306a36Sopenharmony_ci 52562306a36Sopenharmony_cistatic int vega20_ih_early_init(void *handle) 52662306a36Sopenharmony_ci{ 52762306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 52862306a36Sopenharmony_ci 52962306a36Sopenharmony_ci vega20_ih_set_interrupt_funcs(adev); 53062306a36Sopenharmony_ci vega20_ih_set_self_irq_funcs(adev); 53162306a36Sopenharmony_ci return 0; 53262306a36Sopenharmony_ci} 53362306a36Sopenharmony_ci 53462306a36Sopenharmony_cistatic int vega20_ih_sw_init(void *handle) 53562306a36Sopenharmony_ci{ 53662306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 53762306a36Sopenharmony_ci bool use_bus_addr = true; 53862306a36Sopenharmony_ci int r; 53962306a36Sopenharmony_ci 54062306a36Sopenharmony_ci r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_IH, 0, 54162306a36Sopenharmony_ci &adev->irq.self_irq); 54262306a36Sopenharmony_ci if (r) 54362306a36Sopenharmony_ci return r; 54462306a36Sopenharmony_ci 54562306a36Sopenharmony_ci if ((adev->flags & AMD_IS_APU) && 54662306a36Sopenharmony_ci (adev->ip_versions[OSSSYS_HWIP][0] == IP_VERSION(4, 4, 2))) 54762306a36Sopenharmony_ci use_bus_addr = false; 54862306a36Sopenharmony_ci 54962306a36Sopenharmony_ci r = amdgpu_ih_ring_init(adev, &adev->irq.ih, IH_RING_SIZE, use_bus_addr); 55062306a36Sopenharmony_ci if (r) 55162306a36Sopenharmony_ci return r; 55262306a36Sopenharmony_ci 55362306a36Sopenharmony_ci adev->irq.ih.use_doorbell = true; 55462306a36Sopenharmony_ci adev->irq.ih.doorbell_index = adev->doorbell_index.ih << 1; 55562306a36Sopenharmony_ci 55662306a36Sopenharmony_ci r = amdgpu_ih_ring_init(adev, &adev->irq.ih1, PAGE_SIZE, use_bus_addr); 55762306a36Sopenharmony_ci if (r) 55862306a36Sopenharmony_ci return r; 55962306a36Sopenharmony_ci 56062306a36Sopenharmony_ci adev->irq.ih1.use_doorbell = true; 56162306a36Sopenharmony_ci adev->irq.ih1.doorbell_index = (adev->doorbell_index.ih + 1) << 1; 56262306a36Sopenharmony_ci 56362306a36Sopenharmony_ci if (adev->ip_versions[OSSSYS_HWIP][0] != IP_VERSION(4, 4, 2)) { 56462306a36Sopenharmony_ci r = amdgpu_ih_ring_init(adev, &adev->irq.ih2, PAGE_SIZE, true); 56562306a36Sopenharmony_ci if (r) 56662306a36Sopenharmony_ci return r; 56762306a36Sopenharmony_ci 56862306a36Sopenharmony_ci adev->irq.ih2.use_doorbell = true; 56962306a36Sopenharmony_ci adev->irq.ih2.doorbell_index = (adev->doorbell_index.ih + 2) << 1; 57062306a36Sopenharmony_ci } 57162306a36Sopenharmony_ci 57262306a36Sopenharmony_ci /* initialize ih control registers offset */ 57362306a36Sopenharmony_ci vega20_ih_init_register_offset(adev); 57462306a36Sopenharmony_ci 57562306a36Sopenharmony_ci r = amdgpu_ih_ring_init(adev, &adev->irq.ih_soft, IH_SW_RING_SIZE, use_bus_addr); 57662306a36Sopenharmony_ci if (r) 57762306a36Sopenharmony_ci return r; 57862306a36Sopenharmony_ci 57962306a36Sopenharmony_ci r = amdgpu_irq_init(adev); 58062306a36Sopenharmony_ci 58162306a36Sopenharmony_ci return r; 58262306a36Sopenharmony_ci} 58362306a36Sopenharmony_ci 58462306a36Sopenharmony_cistatic int vega20_ih_sw_fini(void *handle) 58562306a36Sopenharmony_ci{ 58662306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 58762306a36Sopenharmony_ci 58862306a36Sopenharmony_ci amdgpu_irq_fini_sw(adev); 58962306a36Sopenharmony_ci 59062306a36Sopenharmony_ci return 0; 59162306a36Sopenharmony_ci} 59262306a36Sopenharmony_ci 59362306a36Sopenharmony_cistatic int vega20_ih_hw_init(void *handle) 59462306a36Sopenharmony_ci{ 59562306a36Sopenharmony_ci int r; 59662306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 59762306a36Sopenharmony_ci 59862306a36Sopenharmony_ci r = vega20_ih_irq_init(adev); 59962306a36Sopenharmony_ci if (r) 60062306a36Sopenharmony_ci return r; 60162306a36Sopenharmony_ci 60262306a36Sopenharmony_ci return 0; 60362306a36Sopenharmony_ci} 60462306a36Sopenharmony_ci 60562306a36Sopenharmony_cistatic int vega20_ih_hw_fini(void *handle) 60662306a36Sopenharmony_ci{ 60762306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 60862306a36Sopenharmony_ci 60962306a36Sopenharmony_ci vega20_ih_irq_disable(adev); 61062306a36Sopenharmony_ci 61162306a36Sopenharmony_ci return 0; 61262306a36Sopenharmony_ci} 61362306a36Sopenharmony_ci 61462306a36Sopenharmony_cistatic int vega20_ih_suspend(void *handle) 61562306a36Sopenharmony_ci{ 61662306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 61762306a36Sopenharmony_ci 61862306a36Sopenharmony_ci return vega20_ih_hw_fini(adev); 61962306a36Sopenharmony_ci} 62062306a36Sopenharmony_ci 62162306a36Sopenharmony_cistatic int vega20_ih_resume(void *handle) 62262306a36Sopenharmony_ci{ 62362306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 62462306a36Sopenharmony_ci 62562306a36Sopenharmony_ci return vega20_ih_hw_init(adev); 62662306a36Sopenharmony_ci} 62762306a36Sopenharmony_ci 62862306a36Sopenharmony_cistatic bool vega20_ih_is_idle(void *handle) 62962306a36Sopenharmony_ci{ 63062306a36Sopenharmony_ci /* todo */ 63162306a36Sopenharmony_ci return true; 63262306a36Sopenharmony_ci} 63362306a36Sopenharmony_ci 63462306a36Sopenharmony_cistatic int vega20_ih_wait_for_idle(void *handle) 63562306a36Sopenharmony_ci{ 63662306a36Sopenharmony_ci /* todo */ 63762306a36Sopenharmony_ci return -ETIMEDOUT; 63862306a36Sopenharmony_ci} 63962306a36Sopenharmony_ci 64062306a36Sopenharmony_cistatic int vega20_ih_soft_reset(void *handle) 64162306a36Sopenharmony_ci{ 64262306a36Sopenharmony_ci /* todo */ 64362306a36Sopenharmony_ci 64462306a36Sopenharmony_ci return 0; 64562306a36Sopenharmony_ci} 64662306a36Sopenharmony_ci 64762306a36Sopenharmony_cistatic void vega20_ih_update_clockgating_state(struct amdgpu_device *adev, 64862306a36Sopenharmony_ci bool enable) 64962306a36Sopenharmony_ci{ 65062306a36Sopenharmony_ci uint32_t data, def, field_val; 65162306a36Sopenharmony_ci 65262306a36Sopenharmony_ci if (adev->cg_flags & AMD_CG_SUPPORT_IH_CG) { 65362306a36Sopenharmony_ci def = data = RREG32_SOC15(OSSSYS, 0, mmIH_CLK_CTRL); 65462306a36Sopenharmony_ci field_val = enable ? 0 : 1; 65562306a36Sopenharmony_ci data = REG_SET_FIELD(data, IH_CLK_CTRL, 65662306a36Sopenharmony_ci IH_RETRY_INT_CAM_MEM_CLK_SOFT_OVERRIDE, field_val); 65762306a36Sopenharmony_ci data = REG_SET_FIELD(data, IH_CLK_CTRL, 65862306a36Sopenharmony_ci IH_BUFFER_MEM_CLK_SOFT_OVERRIDE, field_val); 65962306a36Sopenharmony_ci data = REG_SET_FIELD(data, IH_CLK_CTRL, 66062306a36Sopenharmony_ci DBUS_MUX_CLK_SOFT_OVERRIDE, field_val); 66162306a36Sopenharmony_ci data = REG_SET_FIELD(data, IH_CLK_CTRL, 66262306a36Sopenharmony_ci OSSSYS_SHARE_CLK_SOFT_OVERRIDE, field_val); 66362306a36Sopenharmony_ci data = REG_SET_FIELD(data, IH_CLK_CTRL, 66462306a36Sopenharmony_ci LIMIT_SMN_CLK_SOFT_OVERRIDE, field_val); 66562306a36Sopenharmony_ci data = REG_SET_FIELD(data, IH_CLK_CTRL, 66662306a36Sopenharmony_ci DYN_CLK_SOFT_OVERRIDE, field_val); 66762306a36Sopenharmony_ci data = REG_SET_FIELD(data, IH_CLK_CTRL, 66862306a36Sopenharmony_ci REG_CLK_SOFT_OVERRIDE, field_val); 66962306a36Sopenharmony_ci if (def != data) 67062306a36Sopenharmony_ci WREG32_SOC15(OSSSYS, 0, mmIH_CLK_CTRL, data); 67162306a36Sopenharmony_ci } 67262306a36Sopenharmony_ci} 67362306a36Sopenharmony_ci 67462306a36Sopenharmony_cistatic int vega20_ih_set_clockgating_state(void *handle, 67562306a36Sopenharmony_ci enum amd_clockgating_state state) 67662306a36Sopenharmony_ci{ 67762306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 67862306a36Sopenharmony_ci 67962306a36Sopenharmony_ci vega20_ih_update_clockgating_state(adev, 68062306a36Sopenharmony_ci state == AMD_CG_STATE_GATE); 68162306a36Sopenharmony_ci return 0; 68262306a36Sopenharmony_ci 68362306a36Sopenharmony_ci} 68462306a36Sopenharmony_ci 68562306a36Sopenharmony_cistatic int vega20_ih_set_powergating_state(void *handle, 68662306a36Sopenharmony_ci enum amd_powergating_state state) 68762306a36Sopenharmony_ci{ 68862306a36Sopenharmony_ci return 0; 68962306a36Sopenharmony_ci} 69062306a36Sopenharmony_ci 69162306a36Sopenharmony_ciconst struct amd_ip_funcs vega20_ih_ip_funcs = { 69262306a36Sopenharmony_ci .name = "vega20_ih", 69362306a36Sopenharmony_ci .early_init = vega20_ih_early_init, 69462306a36Sopenharmony_ci .late_init = NULL, 69562306a36Sopenharmony_ci .sw_init = vega20_ih_sw_init, 69662306a36Sopenharmony_ci .sw_fini = vega20_ih_sw_fini, 69762306a36Sopenharmony_ci .hw_init = vega20_ih_hw_init, 69862306a36Sopenharmony_ci .hw_fini = vega20_ih_hw_fini, 69962306a36Sopenharmony_ci .suspend = vega20_ih_suspend, 70062306a36Sopenharmony_ci .resume = vega20_ih_resume, 70162306a36Sopenharmony_ci .is_idle = vega20_ih_is_idle, 70262306a36Sopenharmony_ci .wait_for_idle = vega20_ih_wait_for_idle, 70362306a36Sopenharmony_ci .soft_reset = vega20_ih_soft_reset, 70462306a36Sopenharmony_ci .set_clockgating_state = vega20_ih_set_clockgating_state, 70562306a36Sopenharmony_ci .set_powergating_state = vega20_ih_set_powergating_state, 70662306a36Sopenharmony_ci}; 70762306a36Sopenharmony_ci 70862306a36Sopenharmony_cistatic const struct amdgpu_ih_funcs vega20_ih_funcs = { 70962306a36Sopenharmony_ci .get_wptr = vega20_ih_get_wptr, 71062306a36Sopenharmony_ci .decode_iv = amdgpu_ih_decode_iv_helper, 71162306a36Sopenharmony_ci .decode_iv_ts = amdgpu_ih_decode_iv_ts_helper, 71262306a36Sopenharmony_ci .set_rptr = vega20_ih_set_rptr 71362306a36Sopenharmony_ci}; 71462306a36Sopenharmony_ci 71562306a36Sopenharmony_cistatic void vega20_ih_set_interrupt_funcs(struct amdgpu_device *adev) 71662306a36Sopenharmony_ci{ 71762306a36Sopenharmony_ci adev->irq.ih_funcs = &vega20_ih_funcs; 71862306a36Sopenharmony_ci} 71962306a36Sopenharmony_ci 72062306a36Sopenharmony_ciconst struct amdgpu_ip_block_version vega20_ih_ip_block = { 72162306a36Sopenharmony_ci .type = AMD_IP_BLOCK_TYPE_IH, 72262306a36Sopenharmony_ci .major = 4, 72362306a36Sopenharmony_ci .minor = 2, 72462306a36Sopenharmony_ci .rev = 0, 72562306a36Sopenharmony_ci .funcs = &vega20_ih_ip_funcs, 72662306a36Sopenharmony_ci}; 727