162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * Copyright 2019 Advanced Micro Devices, Inc. 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation 762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 1062306a36Sopenharmony_ci * 1162306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 1262306a36Sopenharmony_ci * all copies or substantial portions of the Software. 1362306a36Sopenharmony_ci * 1462306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1562306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1662306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1762306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 1862306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 1962306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 2062306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 2162306a36Sopenharmony_ci * 2262306a36Sopenharmony_ci */ 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci#include <linux/pci.h> 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci#include "amdgpu.h" 2762306a36Sopenharmony_ci#include "amdgpu_ih.h" 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci#include "oss/osssys_5_0_0_offset.h" 3062306a36Sopenharmony_ci#include "oss/osssys_5_0_0_sh_mask.h" 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci#include "soc15_common.h" 3362306a36Sopenharmony_ci#include "navi10_ih.h" 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci#define MAX_REARM_RETRY 10 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci#define mmIH_CHICKEN_Sienna_Cichlid 0x018d 3862306a36Sopenharmony_ci#define mmIH_CHICKEN_Sienna_Cichlid_BASE_IDX 0 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_cistatic void navi10_ih_set_interrupt_funcs(struct amdgpu_device *adev); 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci/** 4362306a36Sopenharmony_ci * navi10_ih_init_register_offset - Initialize register offset for ih rings 4462306a36Sopenharmony_ci * 4562306a36Sopenharmony_ci * @adev: amdgpu_device pointer 4662306a36Sopenharmony_ci * 4762306a36Sopenharmony_ci * Initialize register offset ih rings (NAVI10). 4862306a36Sopenharmony_ci */ 4962306a36Sopenharmony_cistatic void navi10_ih_init_register_offset(struct amdgpu_device *adev) 5062306a36Sopenharmony_ci{ 5162306a36Sopenharmony_ci struct amdgpu_ih_regs *ih_regs; 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci if (adev->irq.ih.ring_size) { 5462306a36Sopenharmony_ci ih_regs = &adev->irq.ih.ih_regs; 5562306a36Sopenharmony_ci ih_regs->ih_rb_base = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_BASE); 5662306a36Sopenharmony_ci ih_regs->ih_rb_base_hi = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_BASE_HI); 5762306a36Sopenharmony_ci ih_regs->ih_rb_cntl = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_CNTL); 5862306a36Sopenharmony_ci ih_regs->ih_rb_wptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_WPTR); 5962306a36Sopenharmony_ci ih_regs->ih_rb_rptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_RPTR); 6062306a36Sopenharmony_ci ih_regs->ih_doorbell_rptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_DOORBELL_RPTR); 6162306a36Sopenharmony_ci ih_regs->ih_rb_wptr_addr_lo = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_WPTR_ADDR_LO); 6262306a36Sopenharmony_ci ih_regs->ih_rb_wptr_addr_hi = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_WPTR_ADDR_HI); 6362306a36Sopenharmony_ci ih_regs->psp_reg_id = PSP_REG_IH_RB_CNTL; 6462306a36Sopenharmony_ci } 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci if (adev->irq.ih1.ring_size) { 6762306a36Sopenharmony_ci ih_regs = &adev->irq.ih1.ih_regs; 6862306a36Sopenharmony_ci ih_regs->ih_rb_base = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_BASE_RING1); 6962306a36Sopenharmony_ci ih_regs->ih_rb_base_hi = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_BASE_HI_RING1); 7062306a36Sopenharmony_ci ih_regs->ih_rb_cntl = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_CNTL_RING1); 7162306a36Sopenharmony_ci ih_regs->ih_rb_wptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_WPTR_RING1); 7262306a36Sopenharmony_ci ih_regs->ih_rb_rptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_RPTR_RING1); 7362306a36Sopenharmony_ci ih_regs->ih_doorbell_rptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_DOORBELL_RPTR_RING1); 7462306a36Sopenharmony_ci ih_regs->psp_reg_id = PSP_REG_IH_RB_CNTL_RING1; 7562306a36Sopenharmony_ci } 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci if (adev->irq.ih2.ring_size) { 7862306a36Sopenharmony_ci ih_regs = &adev->irq.ih2.ih_regs; 7962306a36Sopenharmony_ci ih_regs->ih_rb_base = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_BASE_RING2); 8062306a36Sopenharmony_ci ih_regs->ih_rb_base_hi = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_BASE_HI_RING2); 8162306a36Sopenharmony_ci ih_regs->ih_rb_cntl = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_CNTL_RING2); 8262306a36Sopenharmony_ci ih_regs->ih_rb_wptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_WPTR_RING2); 8362306a36Sopenharmony_ci ih_regs->ih_rb_rptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_RPTR_RING2); 8462306a36Sopenharmony_ci ih_regs->ih_doorbell_rptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_DOORBELL_RPTR_RING2); 8562306a36Sopenharmony_ci ih_regs->psp_reg_id = PSP_REG_IH_RB_CNTL_RING2; 8662306a36Sopenharmony_ci } 8762306a36Sopenharmony_ci} 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci/** 9062306a36Sopenharmony_ci * force_update_wptr_for_self_int - Force update the wptr for self interrupt 9162306a36Sopenharmony_ci * 9262306a36Sopenharmony_ci * @adev: amdgpu_device pointer 9362306a36Sopenharmony_ci * @threshold: threshold to trigger the wptr reporting 9462306a36Sopenharmony_ci * @timeout: timeout to trigger the wptr reporting 9562306a36Sopenharmony_ci * @enabled: Enable/disable timeout flush mechanism 9662306a36Sopenharmony_ci * 9762306a36Sopenharmony_ci * threshold input range: 0 ~ 15, default 0, 9862306a36Sopenharmony_ci * real_threshold = 2^threshold 9962306a36Sopenharmony_ci * timeout input range: 0 ~ 20, default 8, 10062306a36Sopenharmony_ci * real_timeout = (2^timeout) * 1024 / (socclk_freq) 10162306a36Sopenharmony_ci * 10262306a36Sopenharmony_ci * Force update wptr for self interrupt ( >= SIENNA_CICHLID). 10362306a36Sopenharmony_ci */ 10462306a36Sopenharmony_cistatic void 10562306a36Sopenharmony_ciforce_update_wptr_for_self_int(struct amdgpu_device *adev, 10662306a36Sopenharmony_ci u32 threshold, u32 timeout, bool enabled) 10762306a36Sopenharmony_ci{ 10862306a36Sopenharmony_ci u32 ih_cntl, ih_rb_cntl; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci if (adev->ip_versions[OSSSYS_HWIP][0] < IP_VERSION(5, 0, 3)) 11162306a36Sopenharmony_ci return; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci ih_cntl = RREG32_SOC15(OSSSYS, 0, mmIH_CNTL2); 11462306a36Sopenharmony_ci ih_rb_cntl = RREG32_SOC15(OSSSYS, 0, mmIH_RB_CNTL_RING1); 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci ih_cntl = REG_SET_FIELD(ih_cntl, IH_CNTL2, 11762306a36Sopenharmony_ci SELF_IV_FORCE_WPTR_UPDATE_TIMEOUT, timeout); 11862306a36Sopenharmony_ci ih_cntl = REG_SET_FIELD(ih_cntl, IH_CNTL2, 11962306a36Sopenharmony_ci SELF_IV_FORCE_WPTR_UPDATE_ENABLE, enabled); 12062306a36Sopenharmony_ci ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL_RING1, 12162306a36Sopenharmony_ci RB_USED_INT_THRESHOLD, threshold); 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci if (amdgpu_sriov_vf(adev) && amdgpu_sriov_reg_indirect_ih(adev)) { 12462306a36Sopenharmony_ci if (psp_reg_program(&adev->psp, PSP_REG_IH_RB_CNTL_RING1, ih_rb_cntl)) 12562306a36Sopenharmony_ci return; 12662306a36Sopenharmony_ci } else { 12762306a36Sopenharmony_ci WREG32_SOC15(OSSSYS, 0, mmIH_RB_CNTL_RING1, ih_rb_cntl); 12862306a36Sopenharmony_ci } 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci ih_rb_cntl = RREG32_SOC15(OSSSYS, 0, mmIH_RB_CNTL_RING2); 13162306a36Sopenharmony_ci ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL_RING2, 13262306a36Sopenharmony_ci RB_USED_INT_THRESHOLD, threshold); 13362306a36Sopenharmony_ci if (amdgpu_sriov_vf(adev) && amdgpu_sriov_reg_indirect_ih(adev)) { 13462306a36Sopenharmony_ci if (psp_reg_program(&adev->psp, PSP_REG_IH_RB_CNTL_RING2, ih_rb_cntl)) 13562306a36Sopenharmony_ci return; 13662306a36Sopenharmony_ci } else { 13762306a36Sopenharmony_ci WREG32_SOC15(OSSSYS, 0, mmIH_RB_CNTL_RING2, ih_rb_cntl); 13862306a36Sopenharmony_ci } 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci WREG32_SOC15(OSSSYS, 0, mmIH_CNTL2, ih_cntl); 14162306a36Sopenharmony_ci} 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci/** 14462306a36Sopenharmony_ci * navi10_ih_toggle_ring_interrupts - toggle the interrupt ring buffer 14562306a36Sopenharmony_ci * 14662306a36Sopenharmony_ci * @adev: amdgpu_device pointer 14762306a36Sopenharmony_ci * @ih: amdgpu_ih_ring pointet 14862306a36Sopenharmony_ci * @enable: true - enable the interrupts, false - disable the interrupts 14962306a36Sopenharmony_ci * 15062306a36Sopenharmony_ci * Toggle the interrupt ring buffer (NAVI10) 15162306a36Sopenharmony_ci */ 15262306a36Sopenharmony_cistatic int navi10_ih_toggle_ring_interrupts(struct amdgpu_device *adev, 15362306a36Sopenharmony_ci struct amdgpu_ih_ring *ih, 15462306a36Sopenharmony_ci bool enable) 15562306a36Sopenharmony_ci{ 15662306a36Sopenharmony_ci struct amdgpu_ih_regs *ih_regs; 15762306a36Sopenharmony_ci uint32_t tmp; 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ci ih_regs = &ih->ih_regs; 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_ci tmp = RREG32(ih_regs->ih_rb_cntl); 16262306a36Sopenharmony_ci tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, RB_ENABLE, (enable ? 1 : 0)); 16362306a36Sopenharmony_ci tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, RB_GPU_TS_ENABLE, 1); 16462306a36Sopenharmony_ci /* enable_intr field is only valid in ring0 */ 16562306a36Sopenharmony_ci if (ih == &adev->irq.ih) 16662306a36Sopenharmony_ci tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, ENABLE_INTR, (enable ? 1 : 0)); 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci if (amdgpu_sriov_vf(adev) && amdgpu_sriov_reg_indirect_ih(adev)) { 16962306a36Sopenharmony_ci if (psp_reg_program(&adev->psp, ih_regs->psp_reg_id, tmp)) 17062306a36Sopenharmony_ci return -ETIMEDOUT; 17162306a36Sopenharmony_ci } else { 17262306a36Sopenharmony_ci WREG32(ih_regs->ih_rb_cntl, tmp); 17362306a36Sopenharmony_ci } 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci if (enable) { 17662306a36Sopenharmony_ci ih->enabled = true; 17762306a36Sopenharmony_ci } else { 17862306a36Sopenharmony_ci /* set rptr, wptr to 0 */ 17962306a36Sopenharmony_ci WREG32(ih_regs->ih_rb_rptr, 0); 18062306a36Sopenharmony_ci WREG32(ih_regs->ih_rb_wptr, 0); 18162306a36Sopenharmony_ci ih->enabled = false; 18262306a36Sopenharmony_ci ih->rptr = 0; 18362306a36Sopenharmony_ci } 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci return 0; 18662306a36Sopenharmony_ci} 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci/** 18962306a36Sopenharmony_ci * navi10_ih_toggle_interrupts - Toggle all the available interrupt ring buffers 19062306a36Sopenharmony_ci * 19162306a36Sopenharmony_ci * @adev: amdgpu_device pointer 19262306a36Sopenharmony_ci * @enable: enable or disable interrupt ring buffers 19362306a36Sopenharmony_ci * 19462306a36Sopenharmony_ci * Toggle all the available interrupt ring buffers (NAVI10). 19562306a36Sopenharmony_ci */ 19662306a36Sopenharmony_cistatic int navi10_ih_toggle_interrupts(struct amdgpu_device *adev, bool enable) 19762306a36Sopenharmony_ci{ 19862306a36Sopenharmony_ci struct amdgpu_ih_ring *ih[] = {&adev->irq.ih, &adev->irq.ih1, &adev->irq.ih2}; 19962306a36Sopenharmony_ci int i; 20062306a36Sopenharmony_ci int r; 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(ih); i++) { 20362306a36Sopenharmony_ci if (ih[i]->ring_size) { 20462306a36Sopenharmony_ci r = navi10_ih_toggle_ring_interrupts(adev, ih[i], enable); 20562306a36Sopenharmony_ci if (r) 20662306a36Sopenharmony_ci return r; 20762306a36Sopenharmony_ci } 20862306a36Sopenharmony_ci } 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci return 0; 21162306a36Sopenharmony_ci} 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_cistatic uint32_t navi10_ih_rb_cntl(struct amdgpu_ih_ring *ih, uint32_t ih_rb_cntl) 21462306a36Sopenharmony_ci{ 21562306a36Sopenharmony_ci int rb_bufsz = order_base_2(ih->ring_size / 4); 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, 21862306a36Sopenharmony_ci MC_SPACE, ih->use_bus_addr ? 1 : 4); 21962306a36Sopenharmony_ci ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, 22062306a36Sopenharmony_ci WPTR_OVERFLOW_CLEAR, 1); 22162306a36Sopenharmony_ci ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, 22262306a36Sopenharmony_ci WPTR_OVERFLOW_ENABLE, 1); 22362306a36Sopenharmony_ci ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_SIZE, rb_bufsz); 22462306a36Sopenharmony_ci /* Ring Buffer write pointer writeback. If enabled, IH_RB_WPTR register 22562306a36Sopenharmony_ci * value is written to memory 22662306a36Sopenharmony_ci */ 22762306a36Sopenharmony_ci ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, 22862306a36Sopenharmony_ci WPTR_WRITEBACK_ENABLE, 1); 22962306a36Sopenharmony_ci ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, MC_SNOOP, 1); 23062306a36Sopenharmony_ci ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, MC_RO, 0); 23162306a36Sopenharmony_ci ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, MC_VMID, 0); 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ci return ih_rb_cntl; 23462306a36Sopenharmony_ci} 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_cistatic uint32_t navi10_ih_doorbell_rptr(struct amdgpu_ih_ring *ih) 23762306a36Sopenharmony_ci{ 23862306a36Sopenharmony_ci u32 ih_doorbell_rtpr = 0; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci if (ih->use_doorbell) { 24162306a36Sopenharmony_ci ih_doorbell_rtpr = REG_SET_FIELD(ih_doorbell_rtpr, 24262306a36Sopenharmony_ci IH_DOORBELL_RPTR, OFFSET, 24362306a36Sopenharmony_ci ih->doorbell_index); 24462306a36Sopenharmony_ci ih_doorbell_rtpr = REG_SET_FIELD(ih_doorbell_rtpr, 24562306a36Sopenharmony_ci IH_DOORBELL_RPTR, 24662306a36Sopenharmony_ci ENABLE, 1); 24762306a36Sopenharmony_ci } else { 24862306a36Sopenharmony_ci ih_doorbell_rtpr = REG_SET_FIELD(ih_doorbell_rtpr, 24962306a36Sopenharmony_ci IH_DOORBELL_RPTR, 25062306a36Sopenharmony_ci ENABLE, 0); 25162306a36Sopenharmony_ci } 25262306a36Sopenharmony_ci return ih_doorbell_rtpr; 25362306a36Sopenharmony_ci} 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_ci/** 25662306a36Sopenharmony_ci * navi10_ih_enable_ring - enable an ih ring buffer 25762306a36Sopenharmony_ci * 25862306a36Sopenharmony_ci * @adev: amdgpu_device pointer 25962306a36Sopenharmony_ci * @ih: amdgpu_ih_ring pointer 26062306a36Sopenharmony_ci * 26162306a36Sopenharmony_ci * Enable an ih ring buffer (NAVI10) 26262306a36Sopenharmony_ci */ 26362306a36Sopenharmony_cistatic int navi10_ih_enable_ring(struct amdgpu_device *adev, 26462306a36Sopenharmony_ci struct amdgpu_ih_ring *ih) 26562306a36Sopenharmony_ci{ 26662306a36Sopenharmony_ci struct amdgpu_ih_regs *ih_regs; 26762306a36Sopenharmony_ci uint32_t tmp; 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_ci ih_regs = &ih->ih_regs; 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci /* Ring Buffer base. [39:8] of 40-bit address of the beginning of the ring buffer*/ 27262306a36Sopenharmony_ci WREG32(ih_regs->ih_rb_base, ih->gpu_addr >> 8); 27362306a36Sopenharmony_ci WREG32(ih_regs->ih_rb_base_hi, (ih->gpu_addr >> 40) & 0xff); 27462306a36Sopenharmony_ci 27562306a36Sopenharmony_ci tmp = RREG32(ih_regs->ih_rb_cntl); 27662306a36Sopenharmony_ci tmp = navi10_ih_rb_cntl(ih, tmp); 27762306a36Sopenharmony_ci if (ih == &adev->irq.ih) 27862306a36Sopenharmony_ci tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, RPTR_REARM, !!adev->irq.msi_enabled); 27962306a36Sopenharmony_ci if (ih == &adev->irq.ih1) 28062306a36Sopenharmony_ci tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, RB_FULL_DRAIN_ENABLE, 1); 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_ci if (amdgpu_sriov_vf(adev) && amdgpu_sriov_reg_indirect_ih(adev)) { 28362306a36Sopenharmony_ci if (psp_reg_program(&adev->psp, ih_regs->psp_reg_id, tmp)) { 28462306a36Sopenharmony_ci DRM_ERROR("PSP program IH_RB_CNTL failed!\n"); 28562306a36Sopenharmony_ci return -ETIMEDOUT; 28662306a36Sopenharmony_ci } 28762306a36Sopenharmony_ci } else { 28862306a36Sopenharmony_ci WREG32(ih_regs->ih_rb_cntl, tmp); 28962306a36Sopenharmony_ci } 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci if (ih == &adev->irq.ih) { 29262306a36Sopenharmony_ci /* set the ih ring 0 writeback address whether it's enabled or not */ 29362306a36Sopenharmony_ci WREG32(ih_regs->ih_rb_wptr_addr_lo, lower_32_bits(ih->wptr_addr)); 29462306a36Sopenharmony_ci WREG32(ih_regs->ih_rb_wptr_addr_hi, upper_32_bits(ih->wptr_addr) & 0xFFFF); 29562306a36Sopenharmony_ci } 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ci /* set rptr, wptr to 0 */ 29862306a36Sopenharmony_ci WREG32(ih_regs->ih_rb_wptr, 0); 29962306a36Sopenharmony_ci WREG32(ih_regs->ih_rb_rptr, 0); 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci WREG32(ih_regs->ih_doorbell_rptr, navi10_ih_doorbell_rptr(ih)); 30262306a36Sopenharmony_ci 30362306a36Sopenharmony_ci return 0; 30462306a36Sopenharmony_ci} 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_ci/** 30762306a36Sopenharmony_ci * navi10_ih_irq_init - init and enable the interrupt ring 30862306a36Sopenharmony_ci * 30962306a36Sopenharmony_ci * @adev: amdgpu_device pointer 31062306a36Sopenharmony_ci * 31162306a36Sopenharmony_ci * Allocate a ring buffer for the interrupt controller, 31262306a36Sopenharmony_ci * enable the RLC, disable interrupts, enable the IH 31362306a36Sopenharmony_ci * ring buffer and enable it (NAVI). 31462306a36Sopenharmony_ci * Called at device load and reume. 31562306a36Sopenharmony_ci * Returns 0 for success, errors for failure. 31662306a36Sopenharmony_ci */ 31762306a36Sopenharmony_cistatic int navi10_ih_irq_init(struct amdgpu_device *adev) 31862306a36Sopenharmony_ci{ 31962306a36Sopenharmony_ci struct amdgpu_ih_ring *ih[] = {&adev->irq.ih, &adev->irq.ih1, &adev->irq.ih2}; 32062306a36Sopenharmony_ci u32 ih_chicken; 32162306a36Sopenharmony_ci int ret; 32262306a36Sopenharmony_ci int i; 32362306a36Sopenharmony_ci 32462306a36Sopenharmony_ci /* disable irqs */ 32562306a36Sopenharmony_ci ret = navi10_ih_toggle_interrupts(adev, false); 32662306a36Sopenharmony_ci if (ret) 32762306a36Sopenharmony_ci return ret; 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_ci adev->nbio.funcs->ih_control(adev); 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_ci if (unlikely(adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT)) { 33262306a36Sopenharmony_ci if (ih[0]->use_bus_addr) { 33362306a36Sopenharmony_ci switch (adev->ip_versions[OSSSYS_HWIP][0]) { 33462306a36Sopenharmony_ci case IP_VERSION(5, 0, 3): 33562306a36Sopenharmony_ci case IP_VERSION(5, 2, 0): 33662306a36Sopenharmony_ci case IP_VERSION(5, 2, 1): 33762306a36Sopenharmony_ci ih_chicken = RREG32_SOC15(OSSSYS, 0, mmIH_CHICKEN_Sienna_Cichlid); 33862306a36Sopenharmony_ci ih_chicken = REG_SET_FIELD(ih_chicken, 33962306a36Sopenharmony_ci IH_CHICKEN, MC_SPACE_GPA_ENABLE, 1); 34062306a36Sopenharmony_ci WREG32_SOC15(OSSSYS, 0, mmIH_CHICKEN_Sienna_Cichlid, ih_chicken); 34162306a36Sopenharmony_ci break; 34262306a36Sopenharmony_ci default: 34362306a36Sopenharmony_ci ih_chicken = RREG32_SOC15(OSSSYS, 0, mmIH_CHICKEN); 34462306a36Sopenharmony_ci ih_chicken = REG_SET_FIELD(ih_chicken, 34562306a36Sopenharmony_ci IH_CHICKEN, MC_SPACE_GPA_ENABLE, 1); 34662306a36Sopenharmony_ci WREG32_SOC15(OSSSYS, 0, mmIH_CHICKEN, ih_chicken); 34762306a36Sopenharmony_ci break; 34862306a36Sopenharmony_ci } 34962306a36Sopenharmony_ci } 35062306a36Sopenharmony_ci } 35162306a36Sopenharmony_ci 35262306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(ih); i++) { 35362306a36Sopenharmony_ci if (ih[i]->ring_size) { 35462306a36Sopenharmony_ci ret = navi10_ih_enable_ring(adev, ih[i]); 35562306a36Sopenharmony_ci if (ret) 35662306a36Sopenharmony_ci return ret; 35762306a36Sopenharmony_ci } 35862306a36Sopenharmony_ci } 35962306a36Sopenharmony_ci 36062306a36Sopenharmony_ci /* update doorbell range for ih ring 0*/ 36162306a36Sopenharmony_ci adev->nbio.funcs->ih_doorbell_range(adev, ih[0]->use_doorbell, 36262306a36Sopenharmony_ci ih[0]->doorbell_index); 36362306a36Sopenharmony_ci 36462306a36Sopenharmony_ci pci_set_master(adev->pdev); 36562306a36Sopenharmony_ci 36662306a36Sopenharmony_ci /* enable interrupts */ 36762306a36Sopenharmony_ci ret = navi10_ih_toggle_interrupts(adev, true); 36862306a36Sopenharmony_ci if (ret) 36962306a36Sopenharmony_ci return ret; 37062306a36Sopenharmony_ci /* enable wptr force update for self int */ 37162306a36Sopenharmony_ci force_update_wptr_for_self_int(adev, 0, 8, true); 37262306a36Sopenharmony_ci 37362306a36Sopenharmony_ci if (adev->irq.ih_soft.ring_size) 37462306a36Sopenharmony_ci adev->irq.ih_soft.enabled = true; 37562306a36Sopenharmony_ci 37662306a36Sopenharmony_ci return 0; 37762306a36Sopenharmony_ci} 37862306a36Sopenharmony_ci 37962306a36Sopenharmony_ci/** 38062306a36Sopenharmony_ci * navi10_ih_irq_disable - disable interrupts 38162306a36Sopenharmony_ci * 38262306a36Sopenharmony_ci * @adev: amdgpu_device pointer 38362306a36Sopenharmony_ci * 38462306a36Sopenharmony_ci * Disable interrupts on the hw (NAVI10). 38562306a36Sopenharmony_ci */ 38662306a36Sopenharmony_cistatic void navi10_ih_irq_disable(struct amdgpu_device *adev) 38762306a36Sopenharmony_ci{ 38862306a36Sopenharmony_ci force_update_wptr_for_self_int(adev, 0, 8, false); 38962306a36Sopenharmony_ci navi10_ih_toggle_interrupts(adev, false); 39062306a36Sopenharmony_ci 39162306a36Sopenharmony_ci /* Wait and acknowledge irq */ 39262306a36Sopenharmony_ci mdelay(1); 39362306a36Sopenharmony_ci} 39462306a36Sopenharmony_ci 39562306a36Sopenharmony_ci/** 39662306a36Sopenharmony_ci * navi10_ih_get_wptr - get the IH ring buffer wptr 39762306a36Sopenharmony_ci * 39862306a36Sopenharmony_ci * @adev: amdgpu_device pointer 39962306a36Sopenharmony_ci * @ih: IH ring buffer to fetch wptr 40062306a36Sopenharmony_ci * 40162306a36Sopenharmony_ci * Get the IH ring buffer wptr from either the register 40262306a36Sopenharmony_ci * or the writeback memory buffer (NAVI10). Also check for 40362306a36Sopenharmony_ci * ring buffer overflow and deal with it. 40462306a36Sopenharmony_ci * Returns the value of the wptr. 40562306a36Sopenharmony_ci */ 40662306a36Sopenharmony_cistatic u32 navi10_ih_get_wptr(struct amdgpu_device *adev, 40762306a36Sopenharmony_ci struct amdgpu_ih_ring *ih) 40862306a36Sopenharmony_ci{ 40962306a36Sopenharmony_ci u32 wptr, tmp; 41062306a36Sopenharmony_ci struct amdgpu_ih_regs *ih_regs; 41162306a36Sopenharmony_ci 41262306a36Sopenharmony_ci if (ih == &adev->irq.ih || ih == &adev->irq.ih_soft) { 41362306a36Sopenharmony_ci /* Only ring0 supports writeback. On other rings fall back 41462306a36Sopenharmony_ci * to register-based code with overflow checking below. 41562306a36Sopenharmony_ci * ih_soft ring doesn't have any backing hardware registers, 41662306a36Sopenharmony_ci * update wptr and return. 41762306a36Sopenharmony_ci */ 41862306a36Sopenharmony_ci wptr = le32_to_cpu(*ih->wptr_cpu); 41962306a36Sopenharmony_ci 42062306a36Sopenharmony_ci if (!REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW)) 42162306a36Sopenharmony_ci goto out; 42262306a36Sopenharmony_ci } 42362306a36Sopenharmony_ci 42462306a36Sopenharmony_ci ih_regs = &ih->ih_regs; 42562306a36Sopenharmony_ci 42662306a36Sopenharmony_ci /* Double check that the overflow wasn't already cleared. */ 42762306a36Sopenharmony_ci wptr = RREG32_NO_KIQ(ih_regs->ih_rb_wptr); 42862306a36Sopenharmony_ci if (!REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW)) 42962306a36Sopenharmony_ci goto out; 43062306a36Sopenharmony_ci wptr = REG_SET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW, 0); 43162306a36Sopenharmony_ci 43262306a36Sopenharmony_ci /* When a ring buffer overflow happen start parsing interrupt 43362306a36Sopenharmony_ci * from the last not overwritten vector (wptr + 32). Hopefully 43462306a36Sopenharmony_ci * this should allow us to catch up. 43562306a36Sopenharmony_ci */ 43662306a36Sopenharmony_ci tmp = (wptr + 32) & ih->ptr_mask; 43762306a36Sopenharmony_ci dev_warn(adev->dev, "IH ring buffer overflow " 43862306a36Sopenharmony_ci "(0x%08X, 0x%08X, 0x%08X)\n", 43962306a36Sopenharmony_ci wptr, ih->rptr, tmp); 44062306a36Sopenharmony_ci ih->rptr = tmp; 44162306a36Sopenharmony_ci 44262306a36Sopenharmony_ci tmp = RREG32_NO_KIQ(ih_regs->ih_rb_cntl); 44362306a36Sopenharmony_ci tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, WPTR_OVERFLOW_CLEAR, 1); 44462306a36Sopenharmony_ci WREG32_NO_KIQ(ih_regs->ih_rb_cntl, tmp); 44562306a36Sopenharmony_ci 44662306a36Sopenharmony_ci /* Unset the CLEAR_OVERFLOW bit immediately so new overflows 44762306a36Sopenharmony_ci * can be detected. 44862306a36Sopenharmony_ci */ 44962306a36Sopenharmony_ci tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, WPTR_OVERFLOW_CLEAR, 0); 45062306a36Sopenharmony_ci WREG32_NO_KIQ(ih_regs->ih_rb_cntl, tmp); 45162306a36Sopenharmony_ciout: 45262306a36Sopenharmony_ci return (wptr & ih->ptr_mask); 45362306a36Sopenharmony_ci} 45462306a36Sopenharmony_ci 45562306a36Sopenharmony_ci/** 45662306a36Sopenharmony_ci * navi10_ih_irq_rearm - rearm IRQ if lost 45762306a36Sopenharmony_ci * 45862306a36Sopenharmony_ci * @adev: amdgpu_device pointer 45962306a36Sopenharmony_ci * @ih: IH ring to match 46062306a36Sopenharmony_ci * 46162306a36Sopenharmony_ci */ 46262306a36Sopenharmony_cistatic void navi10_ih_irq_rearm(struct amdgpu_device *adev, 46362306a36Sopenharmony_ci struct amdgpu_ih_ring *ih) 46462306a36Sopenharmony_ci{ 46562306a36Sopenharmony_ci uint32_t v = 0; 46662306a36Sopenharmony_ci uint32_t i = 0; 46762306a36Sopenharmony_ci struct amdgpu_ih_regs *ih_regs; 46862306a36Sopenharmony_ci 46962306a36Sopenharmony_ci ih_regs = &ih->ih_regs; 47062306a36Sopenharmony_ci 47162306a36Sopenharmony_ci /* Rearm IRQ / re-write doorbell if doorbell write is lost */ 47262306a36Sopenharmony_ci for (i = 0; i < MAX_REARM_RETRY; i++) { 47362306a36Sopenharmony_ci v = RREG32_NO_KIQ(ih_regs->ih_rb_rptr); 47462306a36Sopenharmony_ci if ((v < ih->ring_size) && (v != ih->rptr)) 47562306a36Sopenharmony_ci WDOORBELL32(ih->doorbell_index, ih->rptr); 47662306a36Sopenharmony_ci else 47762306a36Sopenharmony_ci break; 47862306a36Sopenharmony_ci } 47962306a36Sopenharmony_ci} 48062306a36Sopenharmony_ci 48162306a36Sopenharmony_ci/** 48262306a36Sopenharmony_ci * navi10_ih_set_rptr - set the IH ring buffer rptr 48362306a36Sopenharmony_ci * 48462306a36Sopenharmony_ci * @adev: amdgpu_device pointer 48562306a36Sopenharmony_ci * 48662306a36Sopenharmony_ci * @ih: IH ring buffer to set rptr 48762306a36Sopenharmony_ci * Set the IH ring buffer rptr. 48862306a36Sopenharmony_ci */ 48962306a36Sopenharmony_cistatic void navi10_ih_set_rptr(struct amdgpu_device *adev, 49062306a36Sopenharmony_ci struct amdgpu_ih_ring *ih) 49162306a36Sopenharmony_ci{ 49262306a36Sopenharmony_ci struct amdgpu_ih_regs *ih_regs; 49362306a36Sopenharmony_ci 49462306a36Sopenharmony_ci if (ih == &adev->irq.ih_soft) 49562306a36Sopenharmony_ci return; 49662306a36Sopenharmony_ci 49762306a36Sopenharmony_ci if (ih->use_doorbell) { 49862306a36Sopenharmony_ci /* XXX check if swapping is necessary on BE */ 49962306a36Sopenharmony_ci *ih->rptr_cpu = ih->rptr; 50062306a36Sopenharmony_ci WDOORBELL32(ih->doorbell_index, ih->rptr); 50162306a36Sopenharmony_ci 50262306a36Sopenharmony_ci if (amdgpu_sriov_vf(adev)) 50362306a36Sopenharmony_ci navi10_ih_irq_rearm(adev, ih); 50462306a36Sopenharmony_ci } else { 50562306a36Sopenharmony_ci ih_regs = &ih->ih_regs; 50662306a36Sopenharmony_ci WREG32(ih_regs->ih_rb_rptr, ih->rptr); 50762306a36Sopenharmony_ci } 50862306a36Sopenharmony_ci} 50962306a36Sopenharmony_ci 51062306a36Sopenharmony_ci/** 51162306a36Sopenharmony_ci * navi10_ih_self_irq - dispatch work for ring 1 and 2 51262306a36Sopenharmony_ci * 51362306a36Sopenharmony_ci * @adev: amdgpu_device pointer 51462306a36Sopenharmony_ci * @source: irq source 51562306a36Sopenharmony_ci * @entry: IV with WPTR update 51662306a36Sopenharmony_ci * 51762306a36Sopenharmony_ci * Update the WPTR from the IV and schedule work to handle the entries. 51862306a36Sopenharmony_ci */ 51962306a36Sopenharmony_cistatic int navi10_ih_self_irq(struct amdgpu_device *adev, 52062306a36Sopenharmony_ci struct amdgpu_irq_src *source, 52162306a36Sopenharmony_ci struct amdgpu_iv_entry *entry) 52262306a36Sopenharmony_ci{ 52362306a36Sopenharmony_ci switch (entry->ring_id) { 52462306a36Sopenharmony_ci case 1: 52562306a36Sopenharmony_ci schedule_work(&adev->irq.ih1_work); 52662306a36Sopenharmony_ci break; 52762306a36Sopenharmony_ci case 2: 52862306a36Sopenharmony_ci schedule_work(&adev->irq.ih2_work); 52962306a36Sopenharmony_ci break; 53062306a36Sopenharmony_ci default: break; 53162306a36Sopenharmony_ci } 53262306a36Sopenharmony_ci return 0; 53362306a36Sopenharmony_ci} 53462306a36Sopenharmony_ci 53562306a36Sopenharmony_cistatic const struct amdgpu_irq_src_funcs navi10_ih_self_irq_funcs = { 53662306a36Sopenharmony_ci .process = navi10_ih_self_irq, 53762306a36Sopenharmony_ci}; 53862306a36Sopenharmony_ci 53962306a36Sopenharmony_cistatic void navi10_ih_set_self_irq_funcs(struct amdgpu_device *adev) 54062306a36Sopenharmony_ci{ 54162306a36Sopenharmony_ci adev->irq.self_irq.num_types = 0; 54262306a36Sopenharmony_ci adev->irq.self_irq.funcs = &navi10_ih_self_irq_funcs; 54362306a36Sopenharmony_ci} 54462306a36Sopenharmony_ci 54562306a36Sopenharmony_cistatic int navi10_ih_early_init(void *handle) 54662306a36Sopenharmony_ci{ 54762306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 54862306a36Sopenharmony_ci 54962306a36Sopenharmony_ci navi10_ih_set_interrupt_funcs(adev); 55062306a36Sopenharmony_ci navi10_ih_set_self_irq_funcs(adev); 55162306a36Sopenharmony_ci return 0; 55262306a36Sopenharmony_ci} 55362306a36Sopenharmony_ci 55462306a36Sopenharmony_cistatic int navi10_ih_sw_init(void *handle) 55562306a36Sopenharmony_ci{ 55662306a36Sopenharmony_ci int r; 55762306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 55862306a36Sopenharmony_ci bool use_bus_addr; 55962306a36Sopenharmony_ci 56062306a36Sopenharmony_ci r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_IH, 0, 56162306a36Sopenharmony_ci &adev->irq.self_irq); 56262306a36Sopenharmony_ci 56362306a36Sopenharmony_ci if (r) 56462306a36Sopenharmony_ci return r; 56562306a36Sopenharmony_ci 56662306a36Sopenharmony_ci /* use gpu virtual address for ih ring 56762306a36Sopenharmony_ci * until ih_checken is programmed to allow 56862306a36Sopenharmony_ci * use bus address for ih ring by psp bl */ 56962306a36Sopenharmony_ci if ((adev->flags & AMD_IS_APU) || 57062306a36Sopenharmony_ci (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)) 57162306a36Sopenharmony_ci use_bus_addr = false; 57262306a36Sopenharmony_ci else 57362306a36Sopenharmony_ci use_bus_addr = true; 57462306a36Sopenharmony_ci r = amdgpu_ih_ring_init(adev, &adev->irq.ih, IH_RING_SIZE, use_bus_addr); 57562306a36Sopenharmony_ci if (r) 57662306a36Sopenharmony_ci return r; 57762306a36Sopenharmony_ci 57862306a36Sopenharmony_ci adev->irq.ih.use_doorbell = true; 57962306a36Sopenharmony_ci adev->irq.ih.doorbell_index = adev->doorbell_index.ih << 1; 58062306a36Sopenharmony_ci 58162306a36Sopenharmony_ci adev->irq.ih1.ring_size = 0; 58262306a36Sopenharmony_ci adev->irq.ih2.ring_size = 0; 58362306a36Sopenharmony_ci 58462306a36Sopenharmony_ci /* initialize ih control registers offset */ 58562306a36Sopenharmony_ci navi10_ih_init_register_offset(adev); 58662306a36Sopenharmony_ci 58762306a36Sopenharmony_ci r = amdgpu_ih_ring_init(adev, &adev->irq.ih_soft, IH_SW_RING_SIZE, true); 58862306a36Sopenharmony_ci if (r) 58962306a36Sopenharmony_ci return r; 59062306a36Sopenharmony_ci 59162306a36Sopenharmony_ci r = amdgpu_irq_init(adev); 59262306a36Sopenharmony_ci 59362306a36Sopenharmony_ci return r; 59462306a36Sopenharmony_ci} 59562306a36Sopenharmony_ci 59662306a36Sopenharmony_cistatic int navi10_ih_sw_fini(void *handle) 59762306a36Sopenharmony_ci{ 59862306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 59962306a36Sopenharmony_ci 60062306a36Sopenharmony_ci amdgpu_irq_fini_sw(adev); 60162306a36Sopenharmony_ci 60262306a36Sopenharmony_ci return 0; 60362306a36Sopenharmony_ci} 60462306a36Sopenharmony_ci 60562306a36Sopenharmony_cistatic int navi10_ih_hw_init(void *handle) 60662306a36Sopenharmony_ci{ 60762306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 60862306a36Sopenharmony_ci 60962306a36Sopenharmony_ci return navi10_ih_irq_init(adev); 61062306a36Sopenharmony_ci} 61162306a36Sopenharmony_ci 61262306a36Sopenharmony_cistatic int navi10_ih_hw_fini(void *handle) 61362306a36Sopenharmony_ci{ 61462306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 61562306a36Sopenharmony_ci 61662306a36Sopenharmony_ci navi10_ih_irq_disable(adev); 61762306a36Sopenharmony_ci 61862306a36Sopenharmony_ci return 0; 61962306a36Sopenharmony_ci} 62062306a36Sopenharmony_ci 62162306a36Sopenharmony_cistatic int navi10_ih_suspend(void *handle) 62262306a36Sopenharmony_ci{ 62362306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 62462306a36Sopenharmony_ci 62562306a36Sopenharmony_ci return navi10_ih_hw_fini(adev); 62662306a36Sopenharmony_ci} 62762306a36Sopenharmony_ci 62862306a36Sopenharmony_cistatic int navi10_ih_resume(void *handle) 62962306a36Sopenharmony_ci{ 63062306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 63162306a36Sopenharmony_ci 63262306a36Sopenharmony_ci return navi10_ih_hw_init(adev); 63362306a36Sopenharmony_ci} 63462306a36Sopenharmony_ci 63562306a36Sopenharmony_cistatic bool navi10_ih_is_idle(void *handle) 63662306a36Sopenharmony_ci{ 63762306a36Sopenharmony_ci /* todo */ 63862306a36Sopenharmony_ci return true; 63962306a36Sopenharmony_ci} 64062306a36Sopenharmony_ci 64162306a36Sopenharmony_cistatic int navi10_ih_wait_for_idle(void *handle) 64262306a36Sopenharmony_ci{ 64362306a36Sopenharmony_ci /* todo */ 64462306a36Sopenharmony_ci return -ETIMEDOUT; 64562306a36Sopenharmony_ci} 64662306a36Sopenharmony_ci 64762306a36Sopenharmony_cistatic int navi10_ih_soft_reset(void *handle) 64862306a36Sopenharmony_ci{ 64962306a36Sopenharmony_ci /* todo */ 65062306a36Sopenharmony_ci return 0; 65162306a36Sopenharmony_ci} 65262306a36Sopenharmony_ci 65362306a36Sopenharmony_cistatic void navi10_ih_update_clockgating_state(struct amdgpu_device *adev, 65462306a36Sopenharmony_ci bool enable) 65562306a36Sopenharmony_ci{ 65662306a36Sopenharmony_ci uint32_t data, def, field_val; 65762306a36Sopenharmony_ci 65862306a36Sopenharmony_ci if (adev->cg_flags & AMD_CG_SUPPORT_IH_CG) { 65962306a36Sopenharmony_ci def = data = RREG32_SOC15(OSSSYS, 0, mmIH_CLK_CTRL); 66062306a36Sopenharmony_ci field_val = enable ? 0 : 1; 66162306a36Sopenharmony_ci data = REG_SET_FIELD(data, IH_CLK_CTRL, 66262306a36Sopenharmony_ci DBUS_MUX_CLK_SOFT_OVERRIDE, field_val); 66362306a36Sopenharmony_ci data = REG_SET_FIELD(data, IH_CLK_CTRL, 66462306a36Sopenharmony_ci OSSSYS_SHARE_CLK_SOFT_OVERRIDE, field_val); 66562306a36Sopenharmony_ci data = REG_SET_FIELD(data, IH_CLK_CTRL, 66662306a36Sopenharmony_ci LIMIT_SMN_CLK_SOFT_OVERRIDE, field_val); 66762306a36Sopenharmony_ci data = REG_SET_FIELD(data, IH_CLK_CTRL, 66862306a36Sopenharmony_ci DYN_CLK_SOFT_OVERRIDE, field_val); 66962306a36Sopenharmony_ci data = REG_SET_FIELD(data, IH_CLK_CTRL, 67062306a36Sopenharmony_ci REG_CLK_SOFT_OVERRIDE, field_val); 67162306a36Sopenharmony_ci if (def != data) 67262306a36Sopenharmony_ci WREG32_SOC15(OSSSYS, 0, mmIH_CLK_CTRL, data); 67362306a36Sopenharmony_ci } 67462306a36Sopenharmony_ci 67562306a36Sopenharmony_ci return; 67662306a36Sopenharmony_ci} 67762306a36Sopenharmony_ci 67862306a36Sopenharmony_cistatic int navi10_ih_set_clockgating_state(void *handle, 67962306a36Sopenharmony_ci enum amd_clockgating_state state) 68062306a36Sopenharmony_ci{ 68162306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 68262306a36Sopenharmony_ci 68362306a36Sopenharmony_ci navi10_ih_update_clockgating_state(adev, 68462306a36Sopenharmony_ci state == AMD_CG_STATE_GATE); 68562306a36Sopenharmony_ci return 0; 68662306a36Sopenharmony_ci} 68762306a36Sopenharmony_ci 68862306a36Sopenharmony_cistatic int navi10_ih_set_powergating_state(void *handle, 68962306a36Sopenharmony_ci enum amd_powergating_state state) 69062306a36Sopenharmony_ci{ 69162306a36Sopenharmony_ci return 0; 69262306a36Sopenharmony_ci} 69362306a36Sopenharmony_ci 69462306a36Sopenharmony_cistatic void navi10_ih_get_clockgating_state(void *handle, u64 *flags) 69562306a36Sopenharmony_ci{ 69662306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 69762306a36Sopenharmony_ci 69862306a36Sopenharmony_ci if (!RREG32_SOC15(OSSSYS, 0, mmIH_CLK_CTRL)) 69962306a36Sopenharmony_ci *flags |= AMD_CG_SUPPORT_IH_CG; 70062306a36Sopenharmony_ci 70162306a36Sopenharmony_ci return; 70262306a36Sopenharmony_ci} 70362306a36Sopenharmony_ci 70462306a36Sopenharmony_cistatic const struct amd_ip_funcs navi10_ih_ip_funcs = { 70562306a36Sopenharmony_ci .name = "navi10_ih", 70662306a36Sopenharmony_ci .early_init = navi10_ih_early_init, 70762306a36Sopenharmony_ci .late_init = NULL, 70862306a36Sopenharmony_ci .sw_init = navi10_ih_sw_init, 70962306a36Sopenharmony_ci .sw_fini = navi10_ih_sw_fini, 71062306a36Sopenharmony_ci .hw_init = navi10_ih_hw_init, 71162306a36Sopenharmony_ci .hw_fini = navi10_ih_hw_fini, 71262306a36Sopenharmony_ci .suspend = navi10_ih_suspend, 71362306a36Sopenharmony_ci .resume = navi10_ih_resume, 71462306a36Sopenharmony_ci .is_idle = navi10_ih_is_idle, 71562306a36Sopenharmony_ci .wait_for_idle = navi10_ih_wait_for_idle, 71662306a36Sopenharmony_ci .soft_reset = navi10_ih_soft_reset, 71762306a36Sopenharmony_ci .set_clockgating_state = navi10_ih_set_clockgating_state, 71862306a36Sopenharmony_ci .set_powergating_state = navi10_ih_set_powergating_state, 71962306a36Sopenharmony_ci .get_clockgating_state = navi10_ih_get_clockgating_state, 72062306a36Sopenharmony_ci}; 72162306a36Sopenharmony_ci 72262306a36Sopenharmony_cistatic const struct amdgpu_ih_funcs navi10_ih_funcs = { 72362306a36Sopenharmony_ci .get_wptr = navi10_ih_get_wptr, 72462306a36Sopenharmony_ci .decode_iv = amdgpu_ih_decode_iv_helper, 72562306a36Sopenharmony_ci .decode_iv_ts = amdgpu_ih_decode_iv_ts_helper, 72662306a36Sopenharmony_ci .set_rptr = navi10_ih_set_rptr 72762306a36Sopenharmony_ci}; 72862306a36Sopenharmony_ci 72962306a36Sopenharmony_cistatic void navi10_ih_set_interrupt_funcs(struct amdgpu_device *adev) 73062306a36Sopenharmony_ci{ 73162306a36Sopenharmony_ci if (adev->irq.ih_funcs == NULL) 73262306a36Sopenharmony_ci adev->irq.ih_funcs = &navi10_ih_funcs; 73362306a36Sopenharmony_ci} 73462306a36Sopenharmony_ci 73562306a36Sopenharmony_ciconst struct amdgpu_ip_block_version navi10_ih_ip_block = 73662306a36Sopenharmony_ci{ 73762306a36Sopenharmony_ci .type = AMD_IP_BLOCK_TYPE_IH, 73862306a36Sopenharmony_ci .major = 5, 73962306a36Sopenharmony_ci .minor = 0, 74062306a36Sopenharmony_ci .rev = 0, 74162306a36Sopenharmony_ci .funcs = &navi10_ih_ip_funcs, 74262306a36Sopenharmony_ci}; 743