Home
Sort by
last modified time
|
relevance
|
path
Repository(s)
applications
arkcompiler
base
build
commonlibrary
developtools
device
docs
domains
drivers
foundation
ide
interface
kernel
napi_generator
productdefine
test
third_party
vendor
select all
invert selection
clear
Full Search
Search through all text tokens(words,strings,identifiers,numbers) in index.
Definition
Only finds symbol definitions(where e.g a variable(function,...) is defined).
Symbol
Only finds symbol(e.g. methods classes,function,variables).
File Path
Path of the source file(use "/").If you want just exact path,enclose it in "".Source files end with: .jar/.bz2/.a/.h/.java...
History
History log comments.
Type
Any
Bzip(2)
C
Clojure
C#
C++
ELF
Erlang
Image file
Fortran
Golang
GZIP
Haskell
Jar
Java
Java class
JavaScript
Lisp
Lua
Pascal
Perl
PHP
Plain Text
PL/SQL
Python
Rust
Scala
Shell script
SQL
Tar
Tcl
Troff
UUEncoded
Visual Basic
XML
Zip
Type of analyzer used to filter file types include with selected(e.g. just C sources).
Help
Searched
refs:HFSR
(Results
1 - 9
of
9
) sorted by relevance
/third_party/cmsis/CMSIS/Core/Include/
H
A
D
core_cm4.h
464
__IOM uint32_t
HFSR
; /*!< Offset: 0x02C (R/W) HardFault Status Register */
member
696
#define SCB_HFSR_DEBUGEVT_Pos 31U /*!< SCB
HFSR
: DEBUGEVT Position */
697
#define SCB_HFSR_DEBUGEVT_Msk (1UL << SCB_HFSR_DEBUGEVT_Pos) /*!< SCB
HFSR
: DEBUGEVT Mask */
699
#define SCB_HFSR_FORCED_Pos 30U /*!< SCB
HFSR
: FORCED Position */
700
#define SCB_HFSR_FORCED_Msk (1UL << SCB_HFSR_FORCED_Pos) /*!< SCB
HFSR
: FORCED Mask */
702
#define SCB_HFSR_VECTTBL_Pos 1U /*!< SCB
HFSR
: VECTTBL Position */
703
#define SCB_HFSR_VECTTBL_Msk (1UL << SCB_HFSR_VECTTBL_Pos) /*!< SCB
HFSR
: VECTTBL Mask */
H
A
D
core_sc300.h
391
__IOM uint32_t
HFSR
; /*!< Offset: 0x02C (R/W) HardFault Status Register */
member
620
#define SCB_HFSR_DEBUGEVT_Pos 31U /*!< SCB
HFSR
: DEBUGEVT Position */
621
#define SCB_HFSR_DEBUGEVT_Msk (1UL << SCB_HFSR_DEBUGEVT_Pos) /*!< SCB
HFSR
: DEBUGEVT Mask */
623
#define SCB_HFSR_FORCED_Pos 30U /*!< SCB
HFSR
: FORCED Position */
624
#define SCB_HFSR_FORCED_Msk (1UL << SCB_HFSR_FORCED_Pos) /*!< SCB
HFSR
: FORCED Mask */
626
#define SCB_HFSR_VECTTBL_Pos 1U /*!< SCB
HFSR
: VECTTBL Position */
627
#define SCB_HFSR_VECTTBL_Msk (1UL << SCB_HFSR_VECTTBL_Pos) /*!< SCB
HFSR
: VECTTBL Mask */
H
A
D
core_cm3.h
391
__IOM uint32_t
HFSR
; /*!< Offset: 0x02C (R/W) HardFault Status Register */
member
625
#define SCB_HFSR_DEBUGEVT_Pos 31U /*!< SCB
HFSR
: DEBUGEVT Position */
626
#define SCB_HFSR_DEBUGEVT_Msk (1UL << SCB_HFSR_DEBUGEVT_Pos) /*!< SCB
HFSR
: DEBUGEVT Mask */
628
#define SCB_HFSR_FORCED_Pos 30U /*!< SCB
HFSR
: FORCED Position */
629
#define SCB_HFSR_FORCED_Msk (1UL << SCB_HFSR_FORCED_Pos) /*!< SCB
HFSR
: FORCED Mask */
631
#define SCB_HFSR_VECTTBL_Pos 1U /*!< SCB
HFSR
: VECTTBL Position */
632
#define SCB_HFSR_VECTTBL_Msk (1UL << SCB_HFSR_VECTTBL_Pos) /*!< SCB
HFSR
: VECTTBL Mask */
H
A
D
core_cm35p.h
532
__IOM uint32_t
HFSR
; /*!< Offset: 0x02C (R/W) HardFault Status Register */
member
832
#define SCB_HFSR_DEBUGEVT_Pos 31U /*!< SCB
HFSR
: DEBUGEVT Position */
833
#define SCB_HFSR_DEBUGEVT_Msk (1UL << SCB_HFSR_DEBUGEVT_Pos) /*!< SCB
HFSR
: DEBUGEVT Mask */
835
#define SCB_HFSR_FORCED_Pos 30U /*!< SCB
HFSR
: FORCED Position */
836
#define SCB_HFSR_FORCED_Msk (1UL << SCB_HFSR_FORCED_Pos) /*!< SCB
HFSR
: FORCED Mask */
838
#define SCB_HFSR_VECTTBL_Pos 1U /*!< SCB
HFSR
: VECTTBL Position */
839
#define SCB_HFSR_VECTTBL_Msk (1UL << SCB_HFSR_VECTTBL_Pos) /*!< SCB
HFSR
: VECTTBL Mask */
H
A
D
core_cm33.h
532
__IOM uint32_t
HFSR
; /*!< Offset: 0x02C (R/W) HardFault Status Register */
member
832
#define SCB_HFSR_DEBUGEVT_Pos 31U /*!< SCB
HFSR
: DEBUGEVT Position */
833
#define SCB_HFSR_DEBUGEVT_Msk (1UL << SCB_HFSR_DEBUGEVT_Pos) /*!< SCB
HFSR
: DEBUGEVT Mask */
835
#define SCB_HFSR_FORCED_Pos 30U /*!< SCB
HFSR
: FORCED Position */
836
#define SCB_HFSR_FORCED_Msk (1UL << SCB_HFSR_FORCED_Pos) /*!< SCB
HFSR
: FORCED Mask */
838
#define SCB_HFSR_VECTTBL_Pos 1U /*!< SCB
HFSR
: VECTTBL Position */
839
#define SCB_HFSR_VECTTBL_Msk (1UL << SCB_HFSR_VECTTBL_Pos) /*!< SCB
HFSR
: VECTTBL Mask */
H
A
D
core_cm7.h
479
__IOM uint32_t
HFSR
; /*!< Offset: 0x02C (R/W) HardFault Status Register */
member
748
#define SCB_HFSR_DEBUGEVT_Pos 31U /*!< SCB
HFSR
: DEBUGEVT Position */
749
#define SCB_HFSR_DEBUGEVT_Msk (1UL << SCB_HFSR_DEBUGEVT_Pos) /*!< SCB
HFSR
: DEBUGEVT Mask */
751
#define SCB_HFSR_FORCED_Pos 30U /*!< SCB
HFSR
: FORCED Position */
752
#define SCB_HFSR_FORCED_Msk (1UL << SCB_HFSR_FORCED_Pos) /*!< SCB
HFSR
: FORCED Mask */
754
#define SCB_HFSR_VECTTBL_Pos 1U /*!< SCB
HFSR
: VECTTBL Position */
755
#define SCB_HFSR_VECTTBL_Msk (1UL << SCB_HFSR_VECTTBL_Pos) /*!< SCB
HFSR
: VECTTBL Mask */
H
A
D
core_starmc1.h
543
__IOM uint32_t
HFSR
; /*!< Offset: 0x02C (R/W) HardFault Status Register */
member
850
#define SCB_HFSR_DEBUGEVT_Pos 31U /*!< SCB
HFSR
: DEBUGEVT Position */
851
#define SCB_HFSR_DEBUGEVT_Msk (1UL << SCB_HFSR_DEBUGEVT_Pos) /*!< SCB
HFSR
: DEBUGEVT Mask */
853
#define SCB_HFSR_FORCED_Pos 30U /*!< SCB
HFSR
: FORCED Position */
854
#define SCB_HFSR_FORCED_Msk (1UL << SCB_HFSR_FORCED_Pos) /*!< SCB
HFSR
: FORCED Mask */
856
#define SCB_HFSR_VECTTBL_Pos 1U /*!< SCB
HFSR
: VECTTBL Position */
857
#define SCB_HFSR_VECTTBL_Msk (1UL << SCB_HFSR_VECTTBL_Pos) /*!< SCB
HFSR
: VECTTBL Mask */
H
A
D
core_cm85.h
563
__IOM uint32_t
HFSR
; /*!< Offset: 0x02C (R/W) HardFault Status Register */
member
873
#define SCB_HFSR_DEBUGEVT_Pos 31U /*!< SCB
HFSR
: DEBUGEVT Position */
874
#define SCB_HFSR_DEBUGEVT_Msk (1UL << SCB_HFSR_DEBUGEVT_Pos) /*!< SCB
HFSR
: DEBUGEVT Mask */
876
#define SCB_HFSR_FORCED_Pos 30U /*!< SCB
HFSR
: FORCED Position */
877
#define SCB_HFSR_FORCED_Msk (1UL << SCB_HFSR_FORCED_Pos) /*!< SCB
HFSR
: FORCED Mask */
879
#define SCB_HFSR_VECTTBL_Pos 1U /*!< SCB
HFSR
: VECTTBL Position */
880
#define SCB_HFSR_VECTTBL_Msk (1UL << SCB_HFSR_VECTTBL_Pos) /*!< SCB
HFSR
: VECTTBL Mask */
H
A
D
core_cm55.h
542
__IOM uint32_t
HFSR
; /*!< Offset: 0x02C (R/W) HardFault Status Register */
member
852
#define SCB_HFSR_DEBUGEVT_Pos 31U /*!< SCB
HFSR
: DEBUGEVT Position */
853
#define SCB_HFSR_DEBUGEVT_Msk (1UL << SCB_HFSR_DEBUGEVT_Pos) /*!< SCB
HFSR
: DEBUGEVT Mask */
855
#define SCB_HFSR_FORCED_Pos 30U /*!< SCB
HFSR
: FORCED Position */
856
#define SCB_HFSR_FORCED_Msk (1UL << SCB_HFSR_FORCED_Pos) /*!< SCB
HFSR
: FORCED Mask */
858
#define SCB_HFSR_VECTTBL_Pos 1U /*!< SCB
HFSR
: VECTTBL Position */
859
#define SCB_HFSR_VECTTBL_Msk (1UL << SCB_HFSR_VECTTBL_Pos) /*!< SCB
HFSR
: VECTTBL Mask */
Completed in 68 milliseconds