Home
Sort by
last modified time
|
relevance
|
path
Repository(s)
applications
arkcompiler
base
build
commonlibrary
developtools
device
docs
domains
drivers
foundation
ide
interface
kernel
napi_generator
productdefine
test
third_party
vendor
select all
invert selection
clear
Full Search
Search through all text tokens(words,strings,identifiers,numbers) in index.
Definition
Only finds symbol definitions(where e.g a variable(function,...) is defined).
Symbol
Only finds symbol(e.g. methods classes,function,variables).
File Path
Path of the source file(use "/").If you want just exact path,enclose it in "".Source files end with: .jar/.bz2/.a/.h/.java...
History
History log comments.
Type
Any
Bzip(2)
C
Clojure
C#
C++
ELF
Erlang
Image file
Fortran
Golang
GZIP
Haskell
Jar
Java
Java class
JavaScript
Lisp
Lua
Pascal
Perl
PHP
Plain Text
PL/SQL
Python
Rust
Scala
Shell script
SQL
Tar
Tcl
Troff
UUEncoded
Visual Basic
XML
Zip
Type of analyzer used to filter file types include with selected(e.g. just C sources).
Help
Searched
refs:MVFR0
(Results
1 - 9
of
9
) sorted by relevance
/third_party/vixl/src/aarch32/
H
A
D
instructions-aarch32.cc
371
case
MVFR0
:
in GetName()
372
return "
MVFR0
";
in GetName()
H
A
D
instructions-aarch32.h
906
MVFR0
= 0x7,
921
case
MVFR0
:
/third_party/cmsis/CMSIS/Core/Include/
H
A
D
core_cm4.h
1312
__IM uint32_t
MVFR0
; /*!< Offset: 0x010 (R/ ) Media and VFP Feature Register 0 */
member
1363
#define FPU_MVFR0_FPRound_Pos 28U /*!<
MVFR0
: Rounding modes bits Position */
1364
#define FPU_MVFR0_FPRound_Msk (0xFUL << FPU_MVFR0_FPRound_Pos) /*!<
MVFR0
: Rounding modes bits Mask */
1366
#define FPU_MVFR0_FPShortvec_Pos 24U /*!<
MVFR0
: Short vectors bits Position */
1367
#define FPU_MVFR0_FPShortvec_Msk (0xFUL << FPU_MVFR0_FPShortvec_Pos) /*!<
MVFR0
: Short vectors bits Mask */
1369
#define FPU_MVFR0_FPSqrt_Pos 20U /*!<
MVFR0
: Square root bits Position */
1370
#define FPU_MVFR0_FPSqrt_Msk (0xFUL << FPU_MVFR0_FPSqrt_Pos) /*!<
MVFR0
: Square root bits Mask */
1372
#define FPU_MVFR0_FPDivide_Pos 16U /*!<
MVFR0
: Divide bits Position */
1373
#define FPU_MVFR0_FPDivide_Msk (0xFUL << FPU_MVFR0_FPDivide_Pos) /*!<
MVFR0
: Divide bits Mask */
1375
#define FPU_MVFR0_FPExceptrap_Pos 12U /*!<
MVFR0
[all...]
H
A
D
core_cm35p.h
554
__IM uint32_t
MVFR0
; /*!< Offset: 0x240 (R/ ) Media and VFP Feature Register 0 */
member
1657
__IM uint32_t
MVFR0
; /*!< Offset: 0x010 (R/ ) Media and VFP Feature Register 0 */
member
1732
#define FPU_MVFR0_FPRound_Pos 28U /*!<
MVFR0
: Rounding modes bits Position */
1733
#define FPU_MVFR0_FPRound_Msk (0xFUL << FPU_MVFR0_FPRound_Pos) /*!<
MVFR0
: Rounding modes bits Mask */
1735
#define FPU_MVFR0_FPShortvec_Pos 24U /*!<
MVFR0
: Short vectors bits Position */
1736
#define FPU_MVFR0_FPShortvec_Msk (0xFUL << FPU_MVFR0_FPShortvec_Pos) /*!<
MVFR0
: Short vectors bits Mask */
1738
#define FPU_MVFR0_FPSqrt_Pos 20U /*!<
MVFR0
: Square root bits Position */
1739
#define FPU_MVFR0_FPSqrt_Msk (0xFUL << FPU_MVFR0_FPSqrt_Pos) /*!<
MVFR0
: Square root bits Mask */
1741
#define FPU_MVFR0_FPDivide_Pos 16U /*!<
MVFR0
: Divide bits Position */
1742
#define FPU_MVFR0_FPDivide_Msk (0xFUL << FPU_MVFR0_FPDivide_Pos) /*!<
MVFR0
[all...]
H
A
D
core_cm33.h
554
__IM uint32_t
MVFR0
; /*!< Offset: 0x240 (R/ ) Media and VFP Feature Register 0 */
member
1657
__IM uint32_t
MVFR0
; /*!< Offset: 0x010 (R/ ) Media and VFP Feature Register 0 */
member
1732
#define FPU_MVFR0_FPRound_Pos 28U /*!<
MVFR0
: Rounding modes bits Position */
1733
#define FPU_MVFR0_FPRound_Msk (0xFUL << FPU_MVFR0_FPRound_Pos) /*!<
MVFR0
: Rounding modes bits Mask */
1735
#define FPU_MVFR0_FPShortvec_Pos 24U /*!<
MVFR0
: Short vectors bits Position */
1736
#define FPU_MVFR0_FPShortvec_Msk (0xFUL << FPU_MVFR0_FPShortvec_Pos) /*!<
MVFR0
: Short vectors bits Mask */
1738
#define FPU_MVFR0_FPSqrt_Pos 20U /*!<
MVFR0
: Square root bits Position */
1739
#define FPU_MVFR0_FPSqrt_Msk (0xFUL << FPU_MVFR0_FPSqrt_Pos) /*!<
MVFR0
: Square root bits Mask */
1741
#define FPU_MVFR0_FPDivide_Pos 16U /*!<
MVFR0
: Divide bits Position */
1742
#define FPU_MVFR0_FPDivide_Msk (0xFUL << FPU_MVFR0_FPDivide_Pos) /*!<
MVFR0
[all...]
H
A
D
core_cm7.h
498
__IM uint32_t
MVFR0
; /*!< Offset: 0x240 (R/ ) Media and VFP Feature Register 0 */
member
1531
__IM uint32_t
MVFR0
; /*!< Offset: 0x010 (R/ ) Media and VFP Feature Register 0 */
member
1582
#define FPU_MVFR0_FPRound_Pos 28U /*!<
MVFR0
: Rounding modes bits Position */
1583
#define FPU_MVFR0_FPRound_Msk (0xFUL << FPU_MVFR0_FPRound_Pos) /*!<
MVFR0
: Rounding modes bits Mask */
1585
#define FPU_MVFR0_FPShortvec_Pos 24U /*!<
MVFR0
: Short vectors bits Position */
1586
#define FPU_MVFR0_FPShortvec_Msk (0xFUL << FPU_MVFR0_FPShortvec_Pos) /*!<
MVFR0
: Short vectors bits Mask */
1588
#define FPU_MVFR0_FPSqrt_Pos 20U /*!<
MVFR0
: Square root bits Position */
1589
#define FPU_MVFR0_FPSqrt_Msk (0xFUL << FPU_MVFR0_FPSqrt_Pos) /*!<
MVFR0
: Square root bits Mask */
1591
#define FPU_MVFR0_FPDivide_Pos 16U /*!<
MVFR0
: Divide bits Position */
1592
#define FPU_MVFR0_FPDivide_Msk (0xFUL << FPU_MVFR0_FPDivide_Pos) /*!<
MVFR0
[all...]
H
A
D
core_starmc1.h
566
__IM uint32_t
MVFR0
; /*!< Offset: 0x240 (R/ ) Media and VFP Feature Register 0 */
member
1751
__IM uint32_t
MVFR0
; /*!< Offset: 0x010 (R/ ) Media and VFP Feature Register 0 */
member
1826
#define FPU_MVFR0_FPRound_Pos 28U /*!<
MVFR0
: Rounding modes bits Position */
1827
#define FPU_MVFR0_FPRound_Msk (0xFUL << FPU_MVFR0_FPRound_Pos) /*!<
MVFR0
: Rounding modes bits Mask */
1829
#define FPU_MVFR0_FPShortvec_Pos 24U /*!<
MVFR0
: Short vectors bits Position */
1830
#define FPU_MVFR0_FPShortvec_Msk (0xFUL << FPU_MVFR0_FPShortvec_Pos) /*!<
MVFR0
: Short vectors bits Mask */
1832
#define FPU_MVFR0_FPSqrt_Pos 20U /*!<
MVFR0
: Square root bits Position */
1833
#define FPU_MVFR0_FPSqrt_Msk (0xFUL << FPU_MVFR0_FPSqrt_Pos) /*!<
MVFR0
: Square root bits Mask */
1835
#define FPU_MVFR0_FPDivide_Pos 16U /*!<
MVFR0
: Divide bits Position */
1836
#define FPU_MVFR0_FPDivide_Msk (0xFUL << FPU_MVFR0_FPDivide_Pos) /*!<
MVFR0
[all...]
H
A
D
core_cm85.h
586
__IM uint32_t
MVFR0
; /*!< Offset: 0x240 (R/ ) Media and VFP Feature Register 0 */
member
3133
__IM uint32_t
MVFR0
; /*!< Offset: 0x010 (R/ ) Media and VFP Feature Register 0 */
member
3214
#define FPU_MVFR0_FPRound_Pos 28U /*!<
MVFR0
: Rounding modes bits Position */
3215
#define FPU_MVFR0_FPRound_Msk (0xFUL << FPU_MVFR0_FPRound_Pos) /*!<
MVFR0
: Rounding modes bits Mask */
3217
#define FPU_MVFR0_FPSqrt_Pos 20U /*!<
MVFR0
: Square root bits Position */
3218
#define FPU_MVFR0_FPSqrt_Msk (0xFUL << FPU_MVFR0_FPSqrt_Pos) /*!<
MVFR0
: Square root bits Mask */
3220
#define FPU_MVFR0_FPDivide_Pos 16U /*!<
MVFR0
: Divide bits Position */
3221
#define FPU_MVFR0_FPDivide_Msk (0xFUL << FPU_MVFR0_FPDivide_Pos) /*!<
MVFR0
: Divide bits Mask */
3223
#define FPU_MVFR0_FPDP_Pos 8U /*!<
MVFR0
: Double-precision bits Position */
3224
#define FPU_MVFR0_FPDP_Msk (0xFUL << FPU_MVFR0_FPDP_Pos) /*!<
MVFR0
[all...]
H
A
D
core_cm55.h
565
__IM uint32_t
MVFR0
; /*!< Offset: 0x240 (R/ ) Media and VFP Feature Register 0 */
member
3109
__IM uint32_t
MVFR0
; /*!< Offset: 0x010 (R/ ) Media and VFP Feature Register 0 */
member
3190
#define FPU_MVFR0_FPRound_Pos 28U /*!<
MVFR0
: Rounding modes bits Position */
3191
#define FPU_MVFR0_FPRound_Msk (0xFUL << FPU_MVFR0_FPRound_Pos) /*!<
MVFR0
: Rounding modes bits Mask */
3193
#define FPU_MVFR0_FPSqrt_Pos 20U /*!<
MVFR0
: Square root bits Position */
3194
#define FPU_MVFR0_FPSqrt_Msk (0xFUL << FPU_MVFR0_FPSqrt_Pos) /*!<
MVFR0
: Square root bits Mask */
3196
#define FPU_MVFR0_FPDivide_Pos 16U /*!<
MVFR0
: Divide bits Position */
3197
#define FPU_MVFR0_FPDivide_Msk (0xFUL << FPU_MVFR0_FPDivide_Pos) /*!<
MVFR0
: Divide bits Mask */
3199
#define FPU_MVFR0_FPDP_Pos 8U /*!<
MVFR0
: Double-precision bits Position */
3200
#define FPU_MVFR0_FPDP_Msk (0xFUL << FPU_MVFR0_FPDP_Pos) /*!<
MVFR0
[all...]
Completed in 53 milliseconds