Home
last modified time | relevance | path

Searched refs:APMU_DISP0 (Results 1 - 9 of 9) sorted by relevance

/kernel/linux/linux-5.10/drivers/clk/mmp/
H A Dclk-mmp2.c49 #define APMU_DISP0 0x4c macro
363 apmu_base + APMU_DISP0, 6, 2, 0, &clk_lock); in mmp2_clk_init()
367 CLK_SET_RATE_PARENT, apmu_base + APMU_DISP0, in mmp2_clk_init()
372 apmu_base + APMU_DISP0, 0x1b, &clk_lock); in mmp2_clk_init()
376 apmu_base + APMU_DISP0, 15, 5, 0, &clk_lock); in mmp2_clk_init()
380 apmu_base + APMU_DISP0, 0x1024, &clk_lock); in mmp2_clk_init()
H A Dclk-of-mmp2.c60 #define APMU_DISP0 0x4c macro
336 {MMP2_CLK_DISP0_MUX, "disp0_mux", disp_parent_names, ARRAY_SIZE(disp_parent_names), CLK_SET_RATE_PARENT, APMU_DISP0, 6, 2, 0, &disp0_lock},
350 {0, "disp0_div", "disp0_mux", CLK_SET_RATE_PARENT, APMU_DISP0, 8, 4, CLK_DIVIDER_ONE_BASED, &disp0_lock},
351 {0, "disp0_sphy_div", "disp0_mux", CLK_SET_RATE_PARENT, APMU_DISP0, 15, 5, 0, &disp0_lock},
371 {MMP2_CLK_DISP0, "disp0_clk", "disp0_div", CLK_SET_RATE_PARENT, APMU_DISP0, 0x12, 0x12, 0x0, 0, &disp0_lock},
372 {MMP2_CLK_DISP0_LCDC, "disp0_lcdc_clk", "disp0_mux", CLK_SET_RATE_PARENT, APMU_DISP0, 0x09, 0x09, 0x0, 0, &disp0_lock},
373 {MMP2_CLK_DISP0_SPHY, "disp0_sphy_clk", "disp0_sphy_div", CLK_SET_RATE_PARENT, APMU_DISP0, 0x1024, 0x1024, 0x0, 0, &disp0_lock},
H A Dclk-pxa910.c41 #define APMU_DISP0 0x4c macro
293 apmu_base + APMU_DISP0, 6, 1, 0, &clk_lock); in pxa910_clk_init()
297 apmu_base + APMU_DISP0, 0x1b, &clk_lock); in pxa910_clk_init()
H A Dclk-of-pxa168.c46 #define APMU_DISP0 0x4c macro
192 {0, "disp0_mux", disp_parent_names, ARRAY_SIZE(disp_parent_names), CLK_SET_RATE_PARENT, APMU_DISP0, 6, 1, 0, &disp0_lock},
208 {PXA168_CLK_DISP0, "disp0_clk", "disp0_mux", CLK_SET_RATE_PARENT, APMU_DISP0, 0x1b, 0x1b, 0x0, 0, &disp0_lock},
H A Dclk-pxa168.c43 #define APMU_DISP0 0x4c macro
318 apmu_base + APMU_DISP0, 6, 1, 0, &clk_lock); in pxa168_clk_init()
322 apmu_base + APMU_DISP0, 0x1b, &clk_lock); in pxa168_clk_init()
326 apmu_base + APMU_DISP0, 0x24, &clk_lock); in pxa168_clk_init()
H A Dclk-of-pxa910.c45 #define APMU_DISP0 0x4c macro
198 {0, "disp0_mux", disp_parent_names, ARRAY_SIZE(disp_parent_names), CLK_SET_RATE_PARENT, APMU_DISP0, 6, 1, 0, &disp0_lock},
214 {PXA910_CLK_DISP0, "disp0_clk", "disp0_mux", CLK_SET_RATE_PARENT, APMU_DISP0, 0x1b, 0x1b, 0x0, 0, &disp0_lock},
/kernel/linux/linux-6.6/drivers/clk/mmp/
H A Dclk-of-mmp2.c57 #define APMU_DISP0 0x4c macro
335 {MMP2_CLK_DISP0_MUX, "disp0_mux", disp_parent_names, ARRAY_SIZE(disp_parent_names), CLK_SET_RATE_PARENT, APMU_DISP0, 6, 2, 0, &disp0_lock},
349 {0, "disp0_div", "disp0_mux", CLK_SET_RATE_PARENT, APMU_DISP0, 8, 4, CLK_DIVIDER_ONE_BASED, &disp0_lock},
350 {0, "disp0_sphy_div", "disp0_mux", CLK_SET_RATE_PARENT, APMU_DISP0, 15, 5, 0, &disp0_lock},
370 {MMP2_CLK_DISP0, "disp0_clk", "disp0_div", CLK_SET_RATE_PARENT, APMU_DISP0, 0x12, 0x12, 0x0, 0, &disp0_lock},
371 {MMP2_CLK_DISP0_LCDC, "disp0_lcdc_clk", "disp0_mux", CLK_SET_RATE_PARENT, APMU_DISP0, 0x09, 0x09, 0x0, 0, &disp0_lock},
372 {MMP2_CLK_DISP0_SPHY, "disp0_sphy_clk", "disp0_sphy_div", CLK_SET_RATE_PARENT, APMU_DISP0, 0x1024, 0x1024, 0x0, 0, &disp0_lock},
H A Dclk-of-pxa168.c44 #define APMU_DISP0 0x4c macro
238 {0, "disp0_mux", disp_parent_names, ARRAY_SIZE(disp_parent_names), CLK_SET_RATE_PARENT, APMU_DISP0, 6, 1, 0, &disp0_lock},
258 {PXA168_CLK_DISP0, "disp0_clk", "disp0_mux", CLK_SET_RATE_PARENT, APMU_DISP0, 0x1b, 0x1b, 0x0, 0, &disp0_lock},
H A Dclk-of-pxa910.c42 #define APMU_DISP0 0x4c macro
197 {0, "disp0_mux", disp_parent_names, ARRAY_SIZE(disp_parent_names), CLK_SET_RATE_PARENT, APMU_DISP0, 6, 1, 0, &disp0_lock},
213 {PXA910_CLK_DISP0, "disp0_clk", "disp0_mux", CLK_SET_RATE_PARENT, APMU_DISP0, 0x1b, 0x1b, 0x0, 0, &disp0_lock},

Completed in 6 milliseconds