162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * mmp2 clock framework source file 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2012 Marvell 662306a36Sopenharmony_ci * Chao Xie <xiechao.mail@gmail.com> 762306a36Sopenharmony_ci * Copyright (C) 2020 Lubomir Rintel <lkundrak@v3.sk> 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include <linux/module.h> 1162306a36Sopenharmony_ci#include <linux/kernel.h> 1262306a36Sopenharmony_ci#include <linux/spinlock.h> 1362306a36Sopenharmony_ci#include <linux/io.h> 1462306a36Sopenharmony_ci#include <linux/delay.h> 1562306a36Sopenharmony_ci#include <linux/err.h> 1662306a36Sopenharmony_ci#include <linux/of_address.h> 1762306a36Sopenharmony_ci#include <linux/clk.h> 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#include <dt-bindings/clock/marvell,mmp2.h> 2062306a36Sopenharmony_ci#include <dt-bindings/power/marvell,mmp2.h> 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci#include "clk.h" 2362306a36Sopenharmony_ci#include "reset.h" 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci#define APBC_RTC 0x0 2662306a36Sopenharmony_ci#define APBC_TWSI0 0x4 2762306a36Sopenharmony_ci#define APBC_TWSI1 0x8 2862306a36Sopenharmony_ci#define APBC_TWSI2 0xc 2962306a36Sopenharmony_ci#define APBC_TWSI3 0x10 3062306a36Sopenharmony_ci#define APBC_TWSI4 0x7c 3162306a36Sopenharmony_ci#define APBC_TWSI5 0x80 3262306a36Sopenharmony_ci#define APBC_KPC 0x18 3362306a36Sopenharmony_ci#define APBC_TIMER 0x24 3462306a36Sopenharmony_ci#define APBC_UART0 0x2c 3562306a36Sopenharmony_ci#define APBC_UART1 0x30 3662306a36Sopenharmony_ci#define APBC_UART2 0x34 3762306a36Sopenharmony_ci#define APBC_UART3 0x88 3862306a36Sopenharmony_ci#define APBC_GPIO 0x38 3962306a36Sopenharmony_ci#define APBC_PWM0 0x3c 4062306a36Sopenharmony_ci#define APBC_PWM1 0x40 4162306a36Sopenharmony_ci#define APBC_PWM2 0x44 4262306a36Sopenharmony_ci#define APBC_PWM3 0x48 4362306a36Sopenharmony_ci#define APBC_SSP0 0x50 4462306a36Sopenharmony_ci#define APBC_SSP1 0x54 4562306a36Sopenharmony_ci#define APBC_SSP2 0x58 4662306a36Sopenharmony_ci#define APBC_SSP3 0x5c 4762306a36Sopenharmony_ci#define APBC_THERMAL0 0x90 4862306a36Sopenharmony_ci#define APBC_THERMAL1 0x98 4962306a36Sopenharmony_ci#define APBC_THERMAL2 0x9c 5062306a36Sopenharmony_ci#define APBC_THERMAL3 0xa0 5162306a36Sopenharmony_ci#define APMU_SDH0 0x54 5262306a36Sopenharmony_ci#define APMU_SDH1 0x58 5362306a36Sopenharmony_ci#define APMU_SDH2 0xe8 5462306a36Sopenharmony_ci#define APMU_SDH3 0xec 5562306a36Sopenharmony_ci#define APMU_SDH4 0x15c 5662306a36Sopenharmony_ci#define APMU_USB 0x5c 5762306a36Sopenharmony_ci#define APMU_DISP0 0x4c 5862306a36Sopenharmony_ci#define APMU_DISP1 0x110 5962306a36Sopenharmony_ci#define APMU_CCIC0 0x50 6062306a36Sopenharmony_ci#define APMU_CCIC1 0xf4 6162306a36Sopenharmony_ci#define APMU_USBHSIC0 0xf8 6262306a36Sopenharmony_ci#define APMU_USBHSIC1 0xfc 6362306a36Sopenharmony_ci#define APMU_GPU 0xcc 6462306a36Sopenharmony_ci#define APMU_AUDIO 0x10c 6562306a36Sopenharmony_ci#define APMU_CAMERA 0x1fc 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci#define MPMU_FCCR 0x8 6862306a36Sopenharmony_ci#define MPMU_POSR 0x10 6962306a36Sopenharmony_ci#define MPMU_UART_PLL 0x14 7062306a36Sopenharmony_ci#define MPMU_PLL2_CR 0x34 7162306a36Sopenharmony_ci#define MPMU_I2S0_PLL 0x40 7262306a36Sopenharmony_ci#define MPMU_I2S1_PLL 0x44 7362306a36Sopenharmony_ci#define MPMU_ACGR 0x1024 7462306a36Sopenharmony_ci/* MMP3 specific below */ 7562306a36Sopenharmony_ci#define MPMU_PLL3_CR 0x50 7662306a36Sopenharmony_ci#define MPMU_PLL3_CTRL1 0x58 7762306a36Sopenharmony_ci#define MPMU_PLL1_CTRL 0x5c 7862306a36Sopenharmony_ci#define MPMU_PLL_DIFF_CTRL 0x68 7962306a36Sopenharmony_ci#define MPMU_PLL2_CTRL1 0x414 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci#define NR_CLKS 200 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_cienum mmp2_clk_model { 8462306a36Sopenharmony_ci CLK_MODEL_MMP2, 8562306a36Sopenharmony_ci CLK_MODEL_MMP3, 8662306a36Sopenharmony_ci}; 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_cistruct mmp2_clk_unit { 8962306a36Sopenharmony_ci struct mmp_clk_unit unit; 9062306a36Sopenharmony_ci enum mmp2_clk_model model; 9162306a36Sopenharmony_ci struct genpd_onecell_data pd_data; 9262306a36Sopenharmony_ci struct generic_pm_domain *pm_domains[MMP2_NR_POWER_DOMAINS]; 9362306a36Sopenharmony_ci void __iomem *mpmu_base; 9462306a36Sopenharmony_ci void __iomem *apmu_base; 9562306a36Sopenharmony_ci void __iomem *apbc_base; 9662306a36Sopenharmony_ci}; 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_cistatic struct mmp_param_fixed_rate_clk fixed_rate_clks[] = { 9962306a36Sopenharmony_ci {MMP2_CLK_CLK32, "clk32", NULL, 0, 32768}, 10062306a36Sopenharmony_ci {MMP2_CLK_VCTCXO, "vctcxo", NULL, 0, 26000000}, 10162306a36Sopenharmony_ci {MMP2_CLK_USB_PLL, "usb_pll", NULL, 0, 480000000}, 10262306a36Sopenharmony_ci {0, "i2s_pll", NULL, 0, 99666667}, 10362306a36Sopenharmony_ci}; 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_cistatic struct mmp_param_pll_clk pll_clks[] = { 10662306a36Sopenharmony_ci {MMP2_CLK_PLL1, "pll1", 797330000, MPMU_FCCR, 0x4000, MPMU_POSR, 0}, 10762306a36Sopenharmony_ci {MMP2_CLK_PLL2, "pll2", 0, MPMU_PLL2_CR, 0x0300, MPMU_PLL2_CR, 10}, 10862306a36Sopenharmony_ci}; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_cistatic struct mmp_param_pll_clk mmp3_pll_clks[] = { 11162306a36Sopenharmony_ci {MMP2_CLK_PLL2, "pll1", 797330000, MPMU_FCCR, 0x4000, MPMU_POSR, 0, 26000000, MPMU_PLL1_CTRL, 25}, 11262306a36Sopenharmony_ci {MMP2_CLK_PLL2, "pll2", 0, MPMU_PLL2_CR, 0x0300, MPMU_PLL2_CR, 10, 26000000, MPMU_PLL2_CTRL1, 25}, 11362306a36Sopenharmony_ci {MMP3_CLK_PLL1_P, "pll1_p", 0, MPMU_PLL_DIFF_CTRL, 0x0010, 0, 0, 797330000, MPMU_PLL_DIFF_CTRL, 0}, 11462306a36Sopenharmony_ci {MMP3_CLK_PLL2_P, "pll2_p", 0, MPMU_PLL_DIFF_CTRL, 0x0100, MPMU_PLL2_CR, 10, 26000000, MPMU_PLL_DIFF_CTRL, 5}, 11562306a36Sopenharmony_ci {MMP3_CLK_PLL3, "pll3", 0, MPMU_PLL3_CR, 0x0300, MPMU_PLL3_CR, 10, 26000000, MPMU_PLL3_CTRL1, 25}, 11662306a36Sopenharmony_ci}; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_cistatic struct mmp_param_fixed_factor_clk fixed_factor_clks[] = { 11962306a36Sopenharmony_ci {MMP2_CLK_PLL1_2, "pll1_2", "pll1", 1, 2, 0}, 12062306a36Sopenharmony_ci {MMP2_CLK_PLL1_4, "pll1_4", "pll1_2", 1, 2, 0}, 12162306a36Sopenharmony_ci {MMP2_CLK_PLL1_8, "pll1_8", "pll1_4", 1, 2, 0}, 12262306a36Sopenharmony_ci {MMP2_CLK_PLL1_16, "pll1_16", "pll1_8", 1, 2, 0}, 12362306a36Sopenharmony_ci {MMP2_CLK_PLL1_20, "pll1_20", "pll1_4", 1, 5, 0}, 12462306a36Sopenharmony_ci {MMP2_CLK_PLL1_3, "pll1_3", "pll1", 1, 3, 0}, 12562306a36Sopenharmony_ci {MMP2_CLK_PLL1_6, "pll1_6", "pll1_3", 1, 2, 0}, 12662306a36Sopenharmony_ci {MMP2_CLK_PLL1_12, "pll1_12", "pll1_6", 1, 2, 0}, 12762306a36Sopenharmony_ci {MMP2_CLK_PLL2_2, "pll2_2", "pll2", 1, 2, 0}, 12862306a36Sopenharmony_ci {MMP2_CLK_PLL2_4, "pll2_4", "pll2_2", 1, 2, 0}, 12962306a36Sopenharmony_ci {MMP2_CLK_PLL2_8, "pll2_8", "pll2_4", 1, 2, 0}, 13062306a36Sopenharmony_ci {MMP2_CLK_PLL2_16, "pll2_16", "pll2_8", 1, 2, 0}, 13162306a36Sopenharmony_ci {MMP2_CLK_PLL2_3, "pll2_3", "pll2", 1, 3, 0}, 13262306a36Sopenharmony_ci {MMP2_CLK_PLL2_6, "pll2_6", "pll2_3", 1, 2, 0}, 13362306a36Sopenharmony_ci {MMP2_CLK_PLL2_12, "pll2_12", "pll2_6", 1, 2, 0}, 13462306a36Sopenharmony_ci {MMP2_CLK_VCTCXO_2, "vctcxo_2", "vctcxo", 1, 2, 0}, 13562306a36Sopenharmony_ci {MMP2_CLK_VCTCXO_4, "vctcxo_4", "vctcxo_2", 1, 2, 0}, 13662306a36Sopenharmony_ci}; 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_cistatic struct mmp_clk_factor_masks uart_factor_masks = { 13962306a36Sopenharmony_ci .factor = 2, 14062306a36Sopenharmony_ci .num_mask = 0x1fff, 14162306a36Sopenharmony_ci .den_mask = 0x1fff, 14262306a36Sopenharmony_ci .num_shift = 16, 14362306a36Sopenharmony_ci .den_shift = 0, 14462306a36Sopenharmony_ci}; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_cistatic struct mmp_clk_factor_tbl uart_factor_tbl[] = { 14762306a36Sopenharmony_ci {.num = 8125, .den = 1536}, /*14.745MHZ */ 14862306a36Sopenharmony_ci {.num = 3521, .den = 689}, /*19.23MHZ */ 14962306a36Sopenharmony_ci}; 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_cistatic struct mmp_clk_factor_masks i2s_factor_masks = { 15262306a36Sopenharmony_ci .factor = 2, 15362306a36Sopenharmony_ci .num_mask = 0x7fff, 15462306a36Sopenharmony_ci .den_mask = 0x1fff, 15562306a36Sopenharmony_ci .num_shift = 0, 15662306a36Sopenharmony_ci .den_shift = 15, 15762306a36Sopenharmony_ci .enable_mask = 0xd0000000, 15862306a36Sopenharmony_ci}; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_cistatic struct mmp_clk_factor_tbl i2s_factor_tbl[] = { 16162306a36Sopenharmony_ci {.num = 24868, .den = 511}, /* 2.0480 MHz */ 16262306a36Sopenharmony_ci {.num = 28003, .den = 793}, /* 2.8224 MHz */ 16362306a36Sopenharmony_ci {.num = 24941, .den = 1025}, /* 4.0960 MHz */ 16462306a36Sopenharmony_ci {.num = 28003, .den = 1586}, /* 5.6448 MHz */ 16562306a36Sopenharmony_ci {.num = 31158, .den = 2561}, /* 8.1920 MHz */ 16662306a36Sopenharmony_ci {.num = 16288, .den = 1845}, /* 11.2896 MHz */ 16762306a36Sopenharmony_ci {.num = 20772, .den = 2561}, /* 12.2880 MHz */ 16862306a36Sopenharmony_ci {.num = 8144, .den = 1845}, /* 22.5792 MHz */ 16962306a36Sopenharmony_ci {.num = 10386, .den = 2561}, /* 24.5760 MHz */ 17062306a36Sopenharmony_ci}; 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_cistatic DEFINE_SPINLOCK(acgr_lock); 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_cistatic struct mmp_param_gate_clk mpmu_gate_clks[] = { 17562306a36Sopenharmony_ci {MMP2_CLK_I2S0, "i2s0_clk", "i2s0_pll", CLK_SET_RATE_PARENT, MPMU_ACGR, 0x200000, 0x200000, 0x0, 0, &acgr_lock}, 17662306a36Sopenharmony_ci {MMP2_CLK_I2S1, "i2s1_clk", "i2s1_pll", CLK_SET_RATE_PARENT, MPMU_ACGR, 0x100000, 0x100000, 0x0, 0, &acgr_lock}, 17762306a36Sopenharmony_ci}; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_cistatic void mmp2_main_clk_init(struct mmp2_clk_unit *pxa_unit) 18062306a36Sopenharmony_ci{ 18162306a36Sopenharmony_ci struct clk *clk; 18262306a36Sopenharmony_ci struct mmp_clk_unit *unit = &pxa_unit->unit; 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_ci mmp_register_fixed_rate_clks(unit, fixed_rate_clks, 18562306a36Sopenharmony_ci ARRAY_SIZE(fixed_rate_clks)); 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci if (pxa_unit->model == CLK_MODEL_MMP3) { 18862306a36Sopenharmony_ci mmp_register_pll_clks(unit, mmp3_pll_clks, 18962306a36Sopenharmony_ci pxa_unit->mpmu_base, 19062306a36Sopenharmony_ci ARRAY_SIZE(mmp3_pll_clks)); 19162306a36Sopenharmony_ci } else { 19262306a36Sopenharmony_ci mmp_register_pll_clks(unit, pll_clks, 19362306a36Sopenharmony_ci pxa_unit->mpmu_base, 19462306a36Sopenharmony_ci ARRAY_SIZE(pll_clks)); 19562306a36Sopenharmony_ci } 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci mmp_register_fixed_factor_clks(unit, fixed_factor_clks, 19862306a36Sopenharmony_ci ARRAY_SIZE(fixed_factor_clks)); 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci clk = mmp_clk_register_factor("uart_pll", "pll1_4", 20162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 20262306a36Sopenharmony_ci pxa_unit->mpmu_base + MPMU_UART_PLL, 20362306a36Sopenharmony_ci &uart_factor_masks, uart_factor_tbl, 20462306a36Sopenharmony_ci ARRAY_SIZE(uart_factor_tbl), NULL); 20562306a36Sopenharmony_ci mmp_clk_add(unit, MMP2_CLK_UART_PLL, clk); 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci mmp_clk_register_factor("i2s0_pll", "pll1_4", 20862306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 20962306a36Sopenharmony_ci pxa_unit->mpmu_base + MPMU_I2S0_PLL, 21062306a36Sopenharmony_ci &i2s_factor_masks, i2s_factor_tbl, 21162306a36Sopenharmony_ci ARRAY_SIZE(i2s_factor_tbl), NULL); 21262306a36Sopenharmony_ci mmp_clk_register_factor("i2s1_pll", "pll1_4", 21362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 21462306a36Sopenharmony_ci pxa_unit->mpmu_base + MPMU_I2S1_PLL, 21562306a36Sopenharmony_ci &i2s_factor_masks, i2s_factor_tbl, 21662306a36Sopenharmony_ci ARRAY_SIZE(i2s_factor_tbl), NULL); 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_ci mmp_register_gate_clks(unit, mpmu_gate_clks, pxa_unit->mpmu_base, 21962306a36Sopenharmony_ci ARRAY_SIZE(mpmu_gate_clks)); 22062306a36Sopenharmony_ci} 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_cistatic DEFINE_SPINLOCK(uart0_lock); 22362306a36Sopenharmony_cistatic DEFINE_SPINLOCK(uart1_lock); 22462306a36Sopenharmony_cistatic DEFINE_SPINLOCK(uart2_lock); 22562306a36Sopenharmony_cistatic const char * const uart_parent_names[] = {"uart_pll", "vctcxo"}; 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_cistatic DEFINE_SPINLOCK(ssp0_lock); 22862306a36Sopenharmony_cistatic DEFINE_SPINLOCK(ssp1_lock); 22962306a36Sopenharmony_cistatic DEFINE_SPINLOCK(ssp2_lock); 23062306a36Sopenharmony_cistatic DEFINE_SPINLOCK(ssp3_lock); 23162306a36Sopenharmony_cistatic const char * const ssp_parent_names[] = {"vctcxo_4", "vctcxo_2", "vctcxo", "pll1_16"}; 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_cistatic DEFINE_SPINLOCK(timer_lock); 23462306a36Sopenharmony_cistatic const char * const timer_parent_names[] = {"clk32", "vctcxo_4", "vctcxo_2", "vctcxo"}; 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_cistatic DEFINE_SPINLOCK(reset_lock); 23762306a36Sopenharmony_ci 23862306a36Sopenharmony_cistatic struct mmp_param_mux_clk apbc_mux_clks[] = { 23962306a36Sopenharmony_ci {0, "uart0_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, APBC_UART0, 4, 3, 0, &uart0_lock}, 24062306a36Sopenharmony_ci {0, "uart1_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, APBC_UART1, 4, 3, 0, &uart1_lock}, 24162306a36Sopenharmony_ci {0, "uart2_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, APBC_UART2, 4, 3, 0, &uart2_lock}, 24262306a36Sopenharmony_ci {0, "uart3_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, APBC_UART3, 4, 3, 0, &uart2_lock}, 24362306a36Sopenharmony_ci {0, "ssp0_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP0, 4, 3, 0, &ssp0_lock}, 24462306a36Sopenharmony_ci {0, "ssp1_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP1, 4, 3, 0, &ssp1_lock}, 24562306a36Sopenharmony_ci {0, "ssp2_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP2, 4, 3, 0, &ssp2_lock}, 24662306a36Sopenharmony_ci {0, "ssp3_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP3, 4, 3, 0, &ssp3_lock}, 24762306a36Sopenharmony_ci {0, "timer_mux", timer_parent_names, ARRAY_SIZE(timer_parent_names), CLK_SET_RATE_PARENT, APBC_TIMER, 4, 3, 0, &timer_lock}, 24862306a36Sopenharmony_ci}; 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_cistatic struct mmp_param_gate_clk apbc_gate_clks[] = { 25162306a36Sopenharmony_ci {MMP2_CLK_TWSI0, "twsi0_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_TWSI0, 0x7, 0x3, 0x0, 0, &reset_lock}, 25262306a36Sopenharmony_ci {MMP2_CLK_TWSI1, "twsi1_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_TWSI1, 0x7, 0x3, 0x0, 0, &reset_lock}, 25362306a36Sopenharmony_ci {MMP2_CLK_TWSI2, "twsi2_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_TWSI2, 0x7, 0x3, 0x0, 0, &reset_lock}, 25462306a36Sopenharmony_ci {MMP2_CLK_TWSI3, "twsi3_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_TWSI3, 0x7, 0x3, 0x0, 0, &reset_lock}, 25562306a36Sopenharmony_ci {MMP2_CLK_TWSI4, "twsi4_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_TWSI4, 0x7, 0x3, 0x0, 0, &reset_lock}, 25662306a36Sopenharmony_ci {MMP2_CLK_TWSI5, "twsi5_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_TWSI5, 0x7, 0x3, 0x0, 0, &reset_lock}, 25762306a36Sopenharmony_ci {MMP2_CLK_GPIO, "gpio_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_GPIO, 0x7, 0x3, 0x0, 0, &reset_lock}, 25862306a36Sopenharmony_ci {MMP2_CLK_KPC, "kpc_clk", "clk32", CLK_SET_RATE_PARENT, APBC_KPC, 0x7, 0x3, 0x0, MMP_CLK_GATE_NEED_DELAY, &reset_lock}, 25962306a36Sopenharmony_ci {MMP2_CLK_RTC, "rtc_clk", "clk32", CLK_SET_RATE_PARENT, APBC_RTC, 0x87, 0x83, 0x0, MMP_CLK_GATE_NEED_DELAY, &reset_lock}, 26062306a36Sopenharmony_ci {MMP2_CLK_PWM0, "pwm0_clk", "pll1_48", CLK_SET_RATE_PARENT, APBC_PWM0, 0x7, 0x3, 0x0, 0, &reset_lock}, 26162306a36Sopenharmony_ci {MMP2_CLK_PWM1, "pwm1_clk", "pll1_48", CLK_SET_RATE_PARENT, APBC_PWM1, 0x7, 0x3, 0x0, 0, &reset_lock}, 26262306a36Sopenharmony_ci {MMP2_CLK_PWM2, "pwm2_clk", "pll1_48", CLK_SET_RATE_PARENT, APBC_PWM2, 0x7, 0x3, 0x0, 0, &reset_lock}, 26362306a36Sopenharmony_ci {MMP2_CLK_PWM3, "pwm3_clk", "pll1_48", CLK_SET_RATE_PARENT, APBC_PWM3, 0x7, 0x3, 0x0, 0, &reset_lock}, 26462306a36Sopenharmony_ci /* The gate clocks has mux parent. */ 26562306a36Sopenharmony_ci {MMP2_CLK_UART0, "uart0_clk", "uart0_mux", CLK_SET_RATE_PARENT, APBC_UART0, 0x7, 0x3, 0x0, 0, &uart0_lock}, 26662306a36Sopenharmony_ci {MMP2_CLK_UART1, "uart1_clk", "uart1_mux", CLK_SET_RATE_PARENT, APBC_UART1, 0x7, 0x3, 0x0, 0, &uart1_lock}, 26762306a36Sopenharmony_ci {MMP2_CLK_UART2, "uart2_clk", "uart2_mux", CLK_SET_RATE_PARENT, APBC_UART2, 0x7, 0x3, 0x0, 0, &uart2_lock}, 26862306a36Sopenharmony_ci {MMP2_CLK_UART3, "uart3_clk", "uart3_mux", CLK_SET_RATE_PARENT, APBC_UART3, 0x7, 0x3, 0x0, 0, &uart2_lock}, 26962306a36Sopenharmony_ci {MMP2_CLK_SSP0, "ssp0_clk", "ssp0_mux", CLK_SET_RATE_PARENT, APBC_SSP0, 0x7, 0x3, 0x0, 0, &ssp0_lock}, 27062306a36Sopenharmony_ci {MMP2_CLK_SSP1, "ssp1_clk", "ssp1_mux", CLK_SET_RATE_PARENT, APBC_SSP1, 0x7, 0x3, 0x0, 0, &ssp1_lock}, 27162306a36Sopenharmony_ci {MMP2_CLK_SSP2, "ssp2_clk", "ssp2_mux", CLK_SET_RATE_PARENT, APBC_SSP2, 0x7, 0x3, 0x0, 0, &ssp2_lock}, 27262306a36Sopenharmony_ci {MMP2_CLK_SSP3, "ssp3_clk", "ssp3_mux", CLK_SET_RATE_PARENT, APBC_SSP3, 0x7, 0x3, 0x0, 0, &ssp3_lock}, 27362306a36Sopenharmony_ci {MMP2_CLK_TIMER, "timer_clk", "timer_mux", CLK_SET_RATE_PARENT, APBC_TIMER, 0x7, 0x3, 0x0, 0, &timer_lock}, 27462306a36Sopenharmony_ci {MMP2_CLK_THERMAL0, "thermal0_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_THERMAL0, 0x7, 0x3, 0x0, MMP_CLK_GATE_NEED_DELAY, &reset_lock}, 27562306a36Sopenharmony_ci}; 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_cistatic struct mmp_param_gate_clk mmp3_apbc_gate_clks[] = { 27862306a36Sopenharmony_ci {MMP3_CLK_THERMAL1, "thermal1_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_THERMAL1, 0x7, 0x3, 0x0, MMP_CLK_GATE_NEED_DELAY, &reset_lock}, 27962306a36Sopenharmony_ci {MMP3_CLK_THERMAL2, "thermal2_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_THERMAL2, 0x7, 0x3, 0x0, MMP_CLK_GATE_NEED_DELAY, &reset_lock}, 28062306a36Sopenharmony_ci {MMP3_CLK_THERMAL3, "thermal3_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_THERMAL3, 0x7, 0x3, 0x0, MMP_CLK_GATE_NEED_DELAY, &reset_lock}, 28162306a36Sopenharmony_ci}; 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_cistatic void mmp2_apb_periph_clk_init(struct mmp2_clk_unit *pxa_unit) 28462306a36Sopenharmony_ci{ 28562306a36Sopenharmony_ci struct mmp_clk_unit *unit = &pxa_unit->unit; 28662306a36Sopenharmony_ci 28762306a36Sopenharmony_ci mmp_register_mux_clks(unit, apbc_mux_clks, pxa_unit->apbc_base, 28862306a36Sopenharmony_ci ARRAY_SIZE(apbc_mux_clks)); 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_ci mmp_register_gate_clks(unit, apbc_gate_clks, pxa_unit->apbc_base, 29162306a36Sopenharmony_ci ARRAY_SIZE(apbc_gate_clks)); 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_ci if (pxa_unit->model == CLK_MODEL_MMP3) { 29462306a36Sopenharmony_ci mmp_register_gate_clks(unit, mmp3_apbc_gate_clks, pxa_unit->apbc_base, 29562306a36Sopenharmony_ci ARRAY_SIZE(mmp3_apbc_gate_clks)); 29662306a36Sopenharmony_ci } 29762306a36Sopenharmony_ci} 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_cistatic DEFINE_SPINLOCK(sdh_lock); 30062306a36Sopenharmony_cistatic const char * const sdh_parent_names[] = {"pll1_4", "pll2", "usb_pll", "pll1"}; 30162306a36Sopenharmony_cistatic struct mmp_clk_mix_config sdh_mix_config = { 30262306a36Sopenharmony_ci .reg_info = DEFINE_MIX_REG_INFO(4, 10, 2, 8, 32), 30362306a36Sopenharmony_ci}; 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_cistatic DEFINE_SPINLOCK(usb_lock); 30662306a36Sopenharmony_cistatic DEFINE_SPINLOCK(usbhsic0_lock); 30762306a36Sopenharmony_cistatic DEFINE_SPINLOCK(usbhsic1_lock); 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_cistatic DEFINE_SPINLOCK(disp0_lock); 31062306a36Sopenharmony_cistatic DEFINE_SPINLOCK(disp1_lock); 31162306a36Sopenharmony_cistatic const char * const disp_parent_names[] = {"pll1", "pll1_16", "pll2", "vctcxo"}; 31262306a36Sopenharmony_ci 31362306a36Sopenharmony_cistatic DEFINE_SPINLOCK(ccic0_lock); 31462306a36Sopenharmony_cistatic DEFINE_SPINLOCK(ccic1_lock); 31562306a36Sopenharmony_cistatic const char * const ccic_parent_names[] = {"pll1_2", "pll1_16", "vctcxo"}; 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_cistatic DEFINE_SPINLOCK(gpu_lock); 31862306a36Sopenharmony_cistatic const char * const mmp2_gpu_gc_parent_names[] = {"pll1_2", "pll1_3", "pll2_2", "pll2_3", "pll2", "usb_pll"}; 31962306a36Sopenharmony_cistatic const u32 mmp2_gpu_gc_parent_table[] = { 0x0000, 0x0040, 0x0080, 0x00c0, 0x1000, 0x1040 }; 32062306a36Sopenharmony_cistatic const char * const mmp2_gpu_bus_parent_names[] = {"pll1_4", "pll2", "pll2_2", "usb_pll"}; 32162306a36Sopenharmony_cistatic const u32 mmp2_gpu_bus_parent_table[] = { 0x0000, 0x0020, 0x0030, 0x4020 }; 32262306a36Sopenharmony_cistatic const char * const mmp3_gpu_bus_parent_names[] = {"pll1_4", "pll1_6", "pll1_2", "pll2_2"}; 32362306a36Sopenharmony_cistatic const char * const mmp3_gpu_gc_parent_names[] = {"pll1", "pll2", "pll1_p", "pll2_p"}; 32462306a36Sopenharmony_ci 32562306a36Sopenharmony_cistatic DEFINE_SPINLOCK(audio_lock); 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_cistatic struct mmp_clk_mix_config ccic0_mix_config = { 32862306a36Sopenharmony_ci .reg_info = DEFINE_MIX_REG_INFO(4, 17, 2, 6, 32), 32962306a36Sopenharmony_ci}; 33062306a36Sopenharmony_cistatic struct mmp_clk_mix_config ccic1_mix_config = { 33162306a36Sopenharmony_ci .reg_info = DEFINE_MIX_REG_INFO(4, 16, 2, 6, 32), 33262306a36Sopenharmony_ci}; 33362306a36Sopenharmony_ci 33462306a36Sopenharmony_cistatic struct mmp_param_mux_clk apmu_mux_clks[] = { 33562306a36Sopenharmony_ci {MMP2_CLK_DISP0_MUX, "disp0_mux", disp_parent_names, ARRAY_SIZE(disp_parent_names), CLK_SET_RATE_PARENT, APMU_DISP0, 6, 2, 0, &disp0_lock}, 33662306a36Sopenharmony_ci {MMP2_CLK_DISP1_MUX, "disp1_mux", disp_parent_names, ARRAY_SIZE(disp_parent_names), CLK_SET_RATE_PARENT, APMU_DISP1, 6, 2, 0, &disp1_lock}, 33762306a36Sopenharmony_ci}; 33862306a36Sopenharmony_ci 33962306a36Sopenharmony_cistatic struct mmp_param_mux_clk mmp3_apmu_mux_clks[] = { 34062306a36Sopenharmony_ci {0, "gpu_bus_mux", mmp3_gpu_bus_parent_names, ARRAY_SIZE(mmp3_gpu_bus_parent_names), 34162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, APMU_GPU, 4, 2, 0, &gpu_lock}, 34262306a36Sopenharmony_ci {0, "gpu_3d_mux", mmp3_gpu_gc_parent_names, ARRAY_SIZE(mmp3_gpu_gc_parent_names), 34362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, APMU_GPU, 6, 2, 0, &gpu_lock}, 34462306a36Sopenharmony_ci {0, "gpu_2d_mux", mmp3_gpu_gc_parent_names, ARRAY_SIZE(mmp3_gpu_gc_parent_names), 34562306a36Sopenharmony_ci CLK_SET_RATE_PARENT, APMU_GPU, 12, 2, 0, &gpu_lock}, 34662306a36Sopenharmony_ci}; 34762306a36Sopenharmony_ci 34862306a36Sopenharmony_cistatic struct mmp_param_div_clk apmu_div_clks[] = { 34962306a36Sopenharmony_ci {0, "disp0_div", "disp0_mux", CLK_SET_RATE_PARENT, APMU_DISP0, 8, 4, CLK_DIVIDER_ONE_BASED, &disp0_lock}, 35062306a36Sopenharmony_ci {0, "disp0_sphy_div", "disp0_mux", CLK_SET_RATE_PARENT, APMU_DISP0, 15, 5, 0, &disp0_lock}, 35162306a36Sopenharmony_ci {0, "disp1_div", "disp1_mux", CLK_SET_RATE_PARENT, APMU_DISP1, 8, 4, CLK_DIVIDER_ONE_BASED, &disp1_lock}, 35262306a36Sopenharmony_ci {0, "ccic0_sphy_div", "ccic0_mix_clk", CLK_SET_RATE_PARENT, APMU_CCIC0, 10, 5, 0, &ccic0_lock}, 35362306a36Sopenharmony_ci {0, "ccic1_sphy_div", "ccic1_mix_clk", CLK_SET_RATE_PARENT, APMU_CCIC1, 10, 5, 0, &ccic1_lock}, 35462306a36Sopenharmony_ci}; 35562306a36Sopenharmony_ci 35662306a36Sopenharmony_cistatic struct mmp_param_div_clk mmp3_apmu_div_clks[] = { 35762306a36Sopenharmony_ci {0, "gpu_3d_div", "gpu_3d_mux", CLK_SET_RATE_PARENT, APMU_GPU, 24, 4, 0, &gpu_lock}, 35862306a36Sopenharmony_ci {0, "gpu_2d_div", "gpu_2d_mux", CLK_SET_RATE_PARENT, APMU_GPU, 28, 4, 0, &gpu_lock}, 35962306a36Sopenharmony_ci}; 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_cistatic struct mmp_param_gate_clk apmu_gate_clks[] = { 36262306a36Sopenharmony_ci {MMP2_CLK_USB, "usb_clk", "usb_pll", 0, APMU_USB, 0x9, 0x9, 0x0, 0, &usb_lock}, 36362306a36Sopenharmony_ci {MMP2_CLK_USBHSIC0, "usbhsic0_clk", "usb_pll", 0, APMU_USBHSIC0, 0x1b, 0x1b, 0x0, 0, &usbhsic0_lock}, 36462306a36Sopenharmony_ci {MMP2_CLK_USBHSIC1, "usbhsic1_clk", "usb_pll", 0, APMU_USBHSIC1, 0x1b, 0x1b, 0x0, 0, &usbhsic1_lock}, 36562306a36Sopenharmony_ci /* The gate clocks has mux parent. */ 36662306a36Sopenharmony_ci {MMP2_CLK_SDH0, "sdh0_clk", "sdh_mix_clk", CLK_SET_RATE_PARENT, APMU_SDH0, 0x1b, 0x1b, 0x0, 0, &sdh_lock}, 36762306a36Sopenharmony_ci {MMP2_CLK_SDH1, "sdh1_clk", "sdh_mix_clk", CLK_SET_RATE_PARENT, APMU_SDH1, 0x1b, 0x1b, 0x0, 0, &sdh_lock}, 36862306a36Sopenharmony_ci {MMP2_CLK_SDH2, "sdh2_clk", "sdh_mix_clk", CLK_SET_RATE_PARENT, APMU_SDH2, 0x1b, 0x1b, 0x0, 0, &sdh_lock}, 36962306a36Sopenharmony_ci {MMP2_CLK_SDH3, "sdh3_clk", "sdh_mix_clk", CLK_SET_RATE_PARENT, APMU_SDH3, 0x1b, 0x1b, 0x0, 0, &sdh_lock}, 37062306a36Sopenharmony_ci {MMP2_CLK_DISP0, "disp0_clk", "disp0_div", CLK_SET_RATE_PARENT, APMU_DISP0, 0x12, 0x12, 0x0, 0, &disp0_lock}, 37162306a36Sopenharmony_ci {MMP2_CLK_DISP0_LCDC, "disp0_lcdc_clk", "disp0_mux", CLK_SET_RATE_PARENT, APMU_DISP0, 0x09, 0x09, 0x0, 0, &disp0_lock}, 37262306a36Sopenharmony_ci {MMP2_CLK_DISP0_SPHY, "disp0_sphy_clk", "disp0_sphy_div", CLK_SET_RATE_PARENT, APMU_DISP0, 0x1024, 0x1024, 0x0, 0, &disp0_lock}, 37362306a36Sopenharmony_ci {MMP2_CLK_DISP1, "disp1_clk", "disp1_div", CLK_SET_RATE_PARENT, APMU_DISP1, 0x09, 0x09, 0x0, 0, &disp1_lock}, 37462306a36Sopenharmony_ci {MMP2_CLK_CCIC_ARBITER, "ccic_arbiter", "vctcxo", CLK_SET_RATE_PARENT, APMU_CCIC0, 0x1800, 0x1800, 0x0, 0, &ccic0_lock}, 37562306a36Sopenharmony_ci {MMP2_CLK_CCIC0, "ccic0_clk", "ccic0_mix_clk", CLK_SET_RATE_PARENT, APMU_CCIC0, 0x1b, 0x1b, 0x0, 0, &ccic0_lock}, 37662306a36Sopenharmony_ci {MMP2_CLK_CCIC0_PHY, "ccic0_phy_clk", "ccic0_mix_clk", CLK_SET_RATE_PARENT, APMU_CCIC0, 0x24, 0x24, 0x0, 0, &ccic0_lock}, 37762306a36Sopenharmony_ci {MMP2_CLK_CCIC0_SPHY, "ccic0_sphy_clk", "ccic0_sphy_div", CLK_SET_RATE_PARENT, APMU_CCIC0, 0x300, 0x300, 0x0, 0, &ccic0_lock}, 37862306a36Sopenharmony_ci {MMP2_CLK_CCIC1, "ccic1_clk", "ccic1_mix_clk", CLK_SET_RATE_PARENT, APMU_CCIC1, 0x1b, 0x1b, 0x0, 0, &ccic1_lock}, 37962306a36Sopenharmony_ci {MMP2_CLK_CCIC1_PHY, "ccic1_phy_clk", "ccic1_mix_clk", CLK_SET_RATE_PARENT, APMU_CCIC1, 0x24, 0x24, 0x0, 0, &ccic1_lock}, 38062306a36Sopenharmony_ci {MMP2_CLK_CCIC1_SPHY, "ccic1_sphy_clk", "ccic1_sphy_div", CLK_SET_RATE_PARENT, APMU_CCIC1, 0x300, 0x300, 0x0, 0, &ccic1_lock}, 38162306a36Sopenharmony_ci {MMP2_CLK_GPU_BUS, "gpu_bus_clk", "gpu_bus_mux", CLK_SET_RATE_PARENT, APMU_GPU, 0xa, 0xa, 0x0, MMP_CLK_GATE_NEED_DELAY, &gpu_lock}, 38262306a36Sopenharmony_ci {MMP2_CLK_AUDIO, "audio_clk", "audio_mix_clk", CLK_SET_RATE_PARENT, APMU_AUDIO, 0x12, 0x12, 0x0, 0, &audio_lock}, 38362306a36Sopenharmony_ci}; 38462306a36Sopenharmony_ci 38562306a36Sopenharmony_cistatic struct mmp_param_gate_clk mmp2_apmu_gate_clks[] = { 38662306a36Sopenharmony_ci {MMP2_CLK_GPU_3D, "gpu_3d_clk", "gpu_3d_mux", CLK_SET_RATE_PARENT, APMU_GPU, 0x5, 0x5, 0x0, MMP_CLK_GATE_NEED_DELAY, &gpu_lock}, 38762306a36Sopenharmony_ci}; 38862306a36Sopenharmony_ci 38962306a36Sopenharmony_cistatic struct mmp_param_gate_clk mmp3_apmu_gate_clks[] = { 39062306a36Sopenharmony_ci {MMP3_CLK_SDH4, "sdh4_clk", "sdh_mix_clk", CLK_SET_RATE_PARENT, APMU_SDH4, 0x1b, 0x1b, 0x0, 0, &sdh_lock}, 39162306a36Sopenharmony_ci {MMP3_CLK_GPU_3D, "gpu_3d_clk", "gpu_3d_div", CLK_SET_RATE_PARENT, APMU_GPU, 0x5, 0x5, 0x0, MMP_CLK_GATE_NEED_DELAY, &gpu_lock}, 39262306a36Sopenharmony_ci {MMP3_CLK_GPU_2D, "gpu_2d_clk", "gpu_2d_div", CLK_SET_RATE_PARENT, APMU_GPU, 0x1c0000, 0x1c0000, 0x0, MMP_CLK_GATE_NEED_DELAY, &gpu_lock}, 39362306a36Sopenharmony_ci}; 39462306a36Sopenharmony_ci 39562306a36Sopenharmony_cistatic void mmp2_axi_periph_clk_init(struct mmp2_clk_unit *pxa_unit) 39662306a36Sopenharmony_ci{ 39762306a36Sopenharmony_ci struct clk *clk; 39862306a36Sopenharmony_ci struct mmp_clk_unit *unit = &pxa_unit->unit; 39962306a36Sopenharmony_ci 40062306a36Sopenharmony_ci sdh_mix_config.reg_info.reg_clk_ctrl = pxa_unit->apmu_base + APMU_SDH0; 40162306a36Sopenharmony_ci clk = mmp_clk_register_mix(NULL, "sdh_mix_clk", sdh_parent_names, 40262306a36Sopenharmony_ci ARRAY_SIZE(sdh_parent_names), 40362306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 40462306a36Sopenharmony_ci &sdh_mix_config, &sdh_lock); 40562306a36Sopenharmony_ci 40662306a36Sopenharmony_ci ccic0_mix_config.reg_info.reg_clk_ctrl = pxa_unit->apmu_base + APMU_CCIC0; 40762306a36Sopenharmony_ci clk = mmp_clk_register_mix(NULL, "ccic0_mix_clk", ccic_parent_names, 40862306a36Sopenharmony_ci ARRAY_SIZE(ccic_parent_names), 40962306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 41062306a36Sopenharmony_ci &ccic0_mix_config, &ccic0_lock); 41162306a36Sopenharmony_ci mmp_clk_add(unit, MMP2_CLK_CCIC0_MIX, clk); 41262306a36Sopenharmony_ci 41362306a36Sopenharmony_ci ccic1_mix_config.reg_info.reg_clk_ctrl = pxa_unit->apmu_base + APMU_CCIC1; 41462306a36Sopenharmony_ci clk = mmp_clk_register_mix(NULL, "ccic1_mix_clk", ccic_parent_names, 41562306a36Sopenharmony_ci ARRAY_SIZE(ccic_parent_names), 41662306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 41762306a36Sopenharmony_ci &ccic1_mix_config, &ccic1_lock); 41862306a36Sopenharmony_ci mmp_clk_add(unit, MMP2_CLK_CCIC1_MIX, clk); 41962306a36Sopenharmony_ci 42062306a36Sopenharmony_ci mmp_register_mux_clks(unit, apmu_mux_clks, pxa_unit->apmu_base, 42162306a36Sopenharmony_ci ARRAY_SIZE(apmu_mux_clks)); 42262306a36Sopenharmony_ci 42362306a36Sopenharmony_ci mmp_register_div_clks(unit, apmu_div_clks, pxa_unit->apmu_base, 42462306a36Sopenharmony_ci ARRAY_SIZE(apmu_div_clks)); 42562306a36Sopenharmony_ci 42662306a36Sopenharmony_ci mmp_register_gate_clks(unit, apmu_gate_clks, pxa_unit->apmu_base, 42762306a36Sopenharmony_ci ARRAY_SIZE(apmu_gate_clks)); 42862306a36Sopenharmony_ci 42962306a36Sopenharmony_ci if (pxa_unit->model == CLK_MODEL_MMP3) { 43062306a36Sopenharmony_ci mmp_register_mux_clks(unit, mmp3_apmu_mux_clks, pxa_unit->apmu_base, 43162306a36Sopenharmony_ci ARRAY_SIZE(mmp3_apmu_mux_clks)); 43262306a36Sopenharmony_ci 43362306a36Sopenharmony_ci mmp_register_div_clks(unit, mmp3_apmu_div_clks, pxa_unit->apmu_base, 43462306a36Sopenharmony_ci ARRAY_SIZE(mmp3_apmu_div_clks)); 43562306a36Sopenharmony_ci 43662306a36Sopenharmony_ci mmp_register_gate_clks(unit, mmp3_apmu_gate_clks, pxa_unit->apmu_base, 43762306a36Sopenharmony_ci ARRAY_SIZE(mmp3_apmu_gate_clks)); 43862306a36Sopenharmony_ci } else { 43962306a36Sopenharmony_ci clk_register_mux_table(NULL, "gpu_3d_mux", mmp2_gpu_gc_parent_names, 44062306a36Sopenharmony_ci ARRAY_SIZE(mmp2_gpu_gc_parent_names), 44162306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 44262306a36Sopenharmony_ci pxa_unit->apmu_base + APMU_GPU, 44362306a36Sopenharmony_ci 0, 0x10c0, 0, 44462306a36Sopenharmony_ci mmp2_gpu_gc_parent_table, &gpu_lock); 44562306a36Sopenharmony_ci 44662306a36Sopenharmony_ci clk_register_mux_table(NULL, "gpu_bus_mux", mmp2_gpu_bus_parent_names, 44762306a36Sopenharmony_ci ARRAY_SIZE(mmp2_gpu_bus_parent_names), 44862306a36Sopenharmony_ci CLK_SET_RATE_PARENT, 44962306a36Sopenharmony_ci pxa_unit->apmu_base + APMU_GPU, 45062306a36Sopenharmony_ci 0, 0x4030, 0, 45162306a36Sopenharmony_ci mmp2_gpu_bus_parent_table, &gpu_lock); 45262306a36Sopenharmony_ci 45362306a36Sopenharmony_ci mmp_register_gate_clks(unit, mmp2_apmu_gate_clks, pxa_unit->apmu_base, 45462306a36Sopenharmony_ci ARRAY_SIZE(mmp2_apmu_gate_clks)); 45562306a36Sopenharmony_ci } 45662306a36Sopenharmony_ci} 45762306a36Sopenharmony_ci 45862306a36Sopenharmony_cistatic void mmp2_clk_reset_init(struct device_node *np, 45962306a36Sopenharmony_ci struct mmp2_clk_unit *pxa_unit) 46062306a36Sopenharmony_ci{ 46162306a36Sopenharmony_ci struct mmp_clk_reset_cell *cells; 46262306a36Sopenharmony_ci int i, nr_resets; 46362306a36Sopenharmony_ci 46462306a36Sopenharmony_ci nr_resets = ARRAY_SIZE(apbc_gate_clks); 46562306a36Sopenharmony_ci cells = kcalloc(nr_resets, sizeof(*cells), GFP_KERNEL); 46662306a36Sopenharmony_ci if (!cells) 46762306a36Sopenharmony_ci return; 46862306a36Sopenharmony_ci 46962306a36Sopenharmony_ci for (i = 0; i < nr_resets; i++) { 47062306a36Sopenharmony_ci cells[i].clk_id = apbc_gate_clks[i].id; 47162306a36Sopenharmony_ci cells[i].reg = pxa_unit->apbc_base + apbc_gate_clks[i].offset; 47262306a36Sopenharmony_ci cells[i].flags = 0; 47362306a36Sopenharmony_ci cells[i].lock = apbc_gate_clks[i].lock; 47462306a36Sopenharmony_ci cells[i].bits = 0x4; 47562306a36Sopenharmony_ci } 47662306a36Sopenharmony_ci 47762306a36Sopenharmony_ci mmp_clk_reset_register(np, cells, nr_resets); 47862306a36Sopenharmony_ci} 47962306a36Sopenharmony_ci 48062306a36Sopenharmony_cistatic void mmp2_pm_domain_init(struct device_node *np, 48162306a36Sopenharmony_ci struct mmp2_clk_unit *pxa_unit) 48262306a36Sopenharmony_ci{ 48362306a36Sopenharmony_ci if (pxa_unit->model == CLK_MODEL_MMP3) { 48462306a36Sopenharmony_ci pxa_unit->pm_domains[MMP2_POWER_DOMAIN_GPU] 48562306a36Sopenharmony_ci = mmp_pm_domain_register("gpu", 48662306a36Sopenharmony_ci pxa_unit->apmu_base + APMU_GPU, 48762306a36Sopenharmony_ci 0x0600, 0x40003, 0x18000c, 0, &gpu_lock); 48862306a36Sopenharmony_ci } else { 48962306a36Sopenharmony_ci pxa_unit->pm_domains[MMP2_POWER_DOMAIN_GPU] 49062306a36Sopenharmony_ci = mmp_pm_domain_register("gpu", 49162306a36Sopenharmony_ci pxa_unit->apmu_base + APMU_GPU, 49262306a36Sopenharmony_ci 0x8600, 0x00003, 0x00000c, 49362306a36Sopenharmony_ci MMP_PM_DOMAIN_NO_DISABLE, &gpu_lock); 49462306a36Sopenharmony_ci } 49562306a36Sopenharmony_ci pxa_unit->pd_data.num_domains++; 49662306a36Sopenharmony_ci 49762306a36Sopenharmony_ci pxa_unit->pm_domains[MMP2_POWER_DOMAIN_AUDIO] 49862306a36Sopenharmony_ci = mmp_pm_domain_register("audio", 49962306a36Sopenharmony_ci pxa_unit->apmu_base + APMU_AUDIO, 50062306a36Sopenharmony_ci 0x600, 0x2, 0, 0, &audio_lock); 50162306a36Sopenharmony_ci pxa_unit->pd_data.num_domains++; 50262306a36Sopenharmony_ci 50362306a36Sopenharmony_ci if (pxa_unit->model == CLK_MODEL_MMP3) { 50462306a36Sopenharmony_ci pxa_unit->pm_domains[MMP3_POWER_DOMAIN_CAMERA] 50562306a36Sopenharmony_ci = mmp_pm_domain_register("camera", 50662306a36Sopenharmony_ci pxa_unit->apmu_base + APMU_CAMERA, 50762306a36Sopenharmony_ci 0x600, 0, 0, 0, NULL); 50862306a36Sopenharmony_ci pxa_unit->pd_data.num_domains++; 50962306a36Sopenharmony_ci } 51062306a36Sopenharmony_ci 51162306a36Sopenharmony_ci pxa_unit->pd_data.domains = pxa_unit->pm_domains; 51262306a36Sopenharmony_ci of_genpd_add_provider_onecell(np, &pxa_unit->pd_data); 51362306a36Sopenharmony_ci} 51462306a36Sopenharmony_ci 51562306a36Sopenharmony_cistatic void __init mmp2_clk_init(struct device_node *np) 51662306a36Sopenharmony_ci{ 51762306a36Sopenharmony_ci struct mmp2_clk_unit *pxa_unit; 51862306a36Sopenharmony_ci 51962306a36Sopenharmony_ci pxa_unit = kzalloc(sizeof(*pxa_unit), GFP_KERNEL); 52062306a36Sopenharmony_ci if (!pxa_unit) 52162306a36Sopenharmony_ci return; 52262306a36Sopenharmony_ci 52362306a36Sopenharmony_ci if (of_device_is_compatible(np, "marvell,mmp3-clock")) 52462306a36Sopenharmony_ci pxa_unit->model = CLK_MODEL_MMP3; 52562306a36Sopenharmony_ci else 52662306a36Sopenharmony_ci pxa_unit->model = CLK_MODEL_MMP2; 52762306a36Sopenharmony_ci 52862306a36Sopenharmony_ci pxa_unit->mpmu_base = of_iomap(np, 0); 52962306a36Sopenharmony_ci if (!pxa_unit->mpmu_base) { 53062306a36Sopenharmony_ci pr_err("failed to map mpmu registers\n"); 53162306a36Sopenharmony_ci goto free_memory; 53262306a36Sopenharmony_ci } 53362306a36Sopenharmony_ci 53462306a36Sopenharmony_ci pxa_unit->apmu_base = of_iomap(np, 1); 53562306a36Sopenharmony_ci if (!pxa_unit->apmu_base) { 53662306a36Sopenharmony_ci pr_err("failed to map apmu registers\n"); 53762306a36Sopenharmony_ci goto unmap_mpmu_region; 53862306a36Sopenharmony_ci } 53962306a36Sopenharmony_ci 54062306a36Sopenharmony_ci pxa_unit->apbc_base = of_iomap(np, 2); 54162306a36Sopenharmony_ci if (!pxa_unit->apbc_base) { 54262306a36Sopenharmony_ci pr_err("failed to map apbc registers\n"); 54362306a36Sopenharmony_ci goto unmap_apmu_region; 54462306a36Sopenharmony_ci } 54562306a36Sopenharmony_ci 54662306a36Sopenharmony_ci mmp2_pm_domain_init(np, pxa_unit); 54762306a36Sopenharmony_ci 54862306a36Sopenharmony_ci mmp_clk_init(np, &pxa_unit->unit, NR_CLKS); 54962306a36Sopenharmony_ci 55062306a36Sopenharmony_ci mmp2_main_clk_init(pxa_unit); 55162306a36Sopenharmony_ci 55262306a36Sopenharmony_ci mmp2_apb_periph_clk_init(pxa_unit); 55362306a36Sopenharmony_ci 55462306a36Sopenharmony_ci mmp2_axi_periph_clk_init(pxa_unit); 55562306a36Sopenharmony_ci 55662306a36Sopenharmony_ci mmp2_clk_reset_init(np, pxa_unit); 55762306a36Sopenharmony_ci 55862306a36Sopenharmony_ci return; 55962306a36Sopenharmony_ci 56062306a36Sopenharmony_ciunmap_apmu_region: 56162306a36Sopenharmony_ci iounmap(pxa_unit->apmu_base); 56262306a36Sopenharmony_ciunmap_mpmu_region: 56362306a36Sopenharmony_ci iounmap(pxa_unit->mpmu_base); 56462306a36Sopenharmony_cifree_memory: 56562306a36Sopenharmony_ci kfree(pxa_unit); 56662306a36Sopenharmony_ci} 56762306a36Sopenharmony_ci 56862306a36Sopenharmony_ciCLK_OF_DECLARE(mmp2_clk, "marvell,mmp2-clock", mmp2_clk_init); 56962306a36Sopenharmony_ciCLK_OF_DECLARE(mmp3_clk, "marvell,mmp3-clock", mmp2_clk_init); 570