18c2ecf20Sopenharmony_ci/* 28c2ecf20Sopenharmony_ci * pxa910 clock framework source file 38c2ecf20Sopenharmony_ci * 48c2ecf20Sopenharmony_ci * Copyright (C) 2012 Marvell 58c2ecf20Sopenharmony_ci * Chao Xie <xiechao.mail@gmail.com> 68c2ecf20Sopenharmony_ci * 78c2ecf20Sopenharmony_ci * This file is licensed under the terms of the GNU General Public 88c2ecf20Sopenharmony_ci * License version 2. This program is licensed "as is" without any 98c2ecf20Sopenharmony_ci * warranty of any kind, whether express or implied. 108c2ecf20Sopenharmony_ci */ 118c2ecf20Sopenharmony_ci 128c2ecf20Sopenharmony_ci#include <linux/clk.h> 138c2ecf20Sopenharmony_ci#include <linux/clk/mmp.h> 148c2ecf20Sopenharmony_ci#include <linux/module.h> 158c2ecf20Sopenharmony_ci#include <linux/kernel.h> 168c2ecf20Sopenharmony_ci#include <linux/spinlock.h> 178c2ecf20Sopenharmony_ci#include <linux/io.h> 188c2ecf20Sopenharmony_ci#include <linux/delay.h> 198c2ecf20Sopenharmony_ci#include <linux/err.h> 208c2ecf20Sopenharmony_ci 218c2ecf20Sopenharmony_ci#include "clk.h" 228c2ecf20Sopenharmony_ci 238c2ecf20Sopenharmony_ci#define APBC_RTC 0x28 248c2ecf20Sopenharmony_ci#define APBC_TWSI0 0x2c 258c2ecf20Sopenharmony_ci#define APBC_KPC 0x18 268c2ecf20Sopenharmony_ci#define APBC_UART0 0x0 278c2ecf20Sopenharmony_ci#define APBC_UART1 0x4 288c2ecf20Sopenharmony_ci#define APBC_GPIO 0x8 298c2ecf20Sopenharmony_ci#define APBC_PWM0 0xc 308c2ecf20Sopenharmony_ci#define APBC_PWM1 0x10 318c2ecf20Sopenharmony_ci#define APBC_PWM2 0x14 328c2ecf20Sopenharmony_ci#define APBC_PWM3 0x18 338c2ecf20Sopenharmony_ci#define APBC_SSP0 0x1c 348c2ecf20Sopenharmony_ci#define APBC_SSP1 0x20 358c2ecf20Sopenharmony_ci#define APBC_SSP2 0x4c 368c2ecf20Sopenharmony_ci#define APBCP_TWSI1 0x28 378c2ecf20Sopenharmony_ci#define APBCP_UART2 0x1c 388c2ecf20Sopenharmony_ci#define APMU_SDH0 0x54 398c2ecf20Sopenharmony_ci#define APMU_SDH1 0x58 408c2ecf20Sopenharmony_ci#define APMU_USB 0x5c 418c2ecf20Sopenharmony_ci#define APMU_DISP0 0x4c 428c2ecf20Sopenharmony_ci#define APMU_CCIC0 0x50 438c2ecf20Sopenharmony_ci#define APMU_DFC 0x60 448c2ecf20Sopenharmony_ci#define MPMU_UART_PLL 0x14 458c2ecf20Sopenharmony_ci 468c2ecf20Sopenharmony_cistatic DEFINE_SPINLOCK(clk_lock); 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_cistatic struct mmp_clk_factor_masks uart_factor_masks = { 498c2ecf20Sopenharmony_ci .factor = 2, 508c2ecf20Sopenharmony_ci .num_mask = 0x1fff, 518c2ecf20Sopenharmony_ci .den_mask = 0x1fff, 528c2ecf20Sopenharmony_ci .num_shift = 16, 538c2ecf20Sopenharmony_ci .den_shift = 0, 548c2ecf20Sopenharmony_ci}; 558c2ecf20Sopenharmony_ci 568c2ecf20Sopenharmony_cistatic struct mmp_clk_factor_tbl uart_factor_tbl[] = { 578c2ecf20Sopenharmony_ci {.num = 8125, .den = 1536}, /*14.745MHZ */ 588c2ecf20Sopenharmony_ci}; 598c2ecf20Sopenharmony_ci 608c2ecf20Sopenharmony_cistatic const char *uart_parent[] = {"pll1_3_16", "uart_pll"}; 618c2ecf20Sopenharmony_cistatic const char *ssp_parent[] = {"pll1_96", "pll1_48", "pll1_24", "pll1_12"}; 628c2ecf20Sopenharmony_cistatic const char *sdh_parent[] = {"pll1_12", "pll1_13"}; 638c2ecf20Sopenharmony_cistatic const char *disp_parent[] = {"pll1_2", "pll1_12"}; 648c2ecf20Sopenharmony_cistatic const char *ccic_parent[] = {"pll1_2", "pll1_12"}; 658c2ecf20Sopenharmony_cistatic const char *ccic_phy_parent[] = {"pll1_6", "pll1_12"}; 668c2ecf20Sopenharmony_ci 678c2ecf20Sopenharmony_civoid __init pxa910_clk_init(phys_addr_t mpmu_phys, phys_addr_t apmu_phys, 688c2ecf20Sopenharmony_ci phys_addr_t apbc_phys, phys_addr_t apbcp_phys) 698c2ecf20Sopenharmony_ci{ 708c2ecf20Sopenharmony_ci struct clk *clk; 718c2ecf20Sopenharmony_ci struct clk *uart_pll; 728c2ecf20Sopenharmony_ci void __iomem *mpmu_base; 738c2ecf20Sopenharmony_ci void __iomem *apmu_base; 748c2ecf20Sopenharmony_ci void __iomem *apbcp_base; 758c2ecf20Sopenharmony_ci void __iomem *apbc_base; 768c2ecf20Sopenharmony_ci 778c2ecf20Sopenharmony_ci mpmu_base = ioremap(mpmu_phys, SZ_4K); 788c2ecf20Sopenharmony_ci if (!mpmu_base) { 798c2ecf20Sopenharmony_ci pr_err("error to ioremap MPMU base\n"); 808c2ecf20Sopenharmony_ci return; 818c2ecf20Sopenharmony_ci } 828c2ecf20Sopenharmony_ci 838c2ecf20Sopenharmony_ci apmu_base = ioremap(apmu_phys, SZ_4K); 848c2ecf20Sopenharmony_ci if (!apmu_base) { 858c2ecf20Sopenharmony_ci pr_err("error to ioremap APMU base\n"); 868c2ecf20Sopenharmony_ci return; 878c2ecf20Sopenharmony_ci } 888c2ecf20Sopenharmony_ci 898c2ecf20Sopenharmony_ci apbcp_base = ioremap(apbcp_phys, SZ_4K); 908c2ecf20Sopenharmony_ci if (!apbcp_base) { 918c2ecf20Sopenharmony_ci pr_err("error to ioremap APBC extension base\n"); 928c2ecf20Sopenharmony_ci return; 938c2ecf20Sopenharmony_ci } 948c2ecf20Sopenharmony_ci 958c2ecf20Sopenharmony_ci apbc_base = ioremap(apbc_phys, SZ_4K); 968c2ecf20Sopenharmony_ci if (!apbc_base) { 978c2ecf20Sopenharmony_ci pr_err("error to ioremap APBC base\n"); 988c2ecf20Sopenharmony_ci return; 998c2ecf20Sopenharmony_ci } 1008c2ecf20Sopenharmony_ci 1018c2ecf20Sopenharmony_ci clk = clk_register_fixed_rate(NULL, "clk32", NULL, 0, 3200); 1028c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "clk32", NULL); 1038c2ecf20Sopenharmony_ci 1048c2ecf20Sopenharmony_ci clk = clk_register_fixed_rate(NULL, "vctcxo", NULL, 0, 26000000); 1058c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "vctcxo", NULL); 1068c2ecf20Sopenharmony_ci 1078c2ecf20Sopenharmony_ci clk = clk_register_fixed_rate(NULL, "pll1", NULL, 0, 624000000); 1088c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "pll1", NULL); 1098c2ecf20Sopenharmony_ci 1108c2ecf20Sopenharmony_ci clk = clk_register_fixed_factor(NULL, "pll1_2", "pll1", 1118c2ecf20Sopenharmony_ci CLK_SET_RATE_PARENT, 1, 2); 1128c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "pll1_2", NULL); 1138c2ecf20Sopenharmony_ci 1148c2ecf20Sopenharmony_ci clk = clk_register_fixed_factor(NULL, "pll1_4", "pll1_2", 1158c2ecf20Sopenharmony_ci CLK_SET_RATE_PARENT, 1, 2); 1168c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "pll1_4", NULL); 1178c2ecf20Sopenharmony_ci 1188c2ecf20Sopenharmony_ci clk = clk_register_fixed_factor(NULL, "pll1_8", "pll1_4", 1198c2ecf20Sopenharmony_ci CLK_SET_RATE_PARENT, 1, 2); 1208c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "pll1_8", NULL); 1218c2ecf20Sopenharmony_ci 1228c2ecf20Sopenharmony_ci clk = clk_register_fixed_factor(NULL, "pll1_16", "pll1_8", 1238c2ecf20Sopenharmony_ci CLK_SET_RATE_PARENT, 1, 2); 1248c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "pll1_16", NULL); 1258c2ecf20Sopenharmony_ci 1268c2ecf20Sopenharmony_ci clk = clk_register_fixed_factor(NULL, "pll1_6", "pll1_2", 1278c2ecf20Sopenharmony_ci CLK_SET_RATE_PARENT, 1, 3); 1288c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "pll1_6", NULL); 1298c2ecf20Sopenharmony_ci 1308c2ecf20Sopenharmony_ci clk = clk_register_fixed_factor(NULL, "pll1_12", "pll1_6", 1318c2ecf20Sopenharmony_ci CLK_SET_RATE_PARENT, 1, 2); 1328c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "pll1_12", NULL); 1338c2ecf20Sopenharmony_ci 1348c2ecf20Sopenharmony_ci clk = clk_register_fixed_factor(NULL, "pll1_24", "pll1_12", 1358c2ecf20Sopenharmony_ci CLK_SET_RATE_PARENT, 1, 2); 1368c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "pll1_24", NULL); 1378c2ecf20Sopenharmony_ci 1388c2ecf20Sopenharmony_ci clk = clk_register_fixed_factor(NULL, "pll1_48", "pll1_24", 1398c2ecf20Sopenharmony_ci CLK_SET_RATE_PARENT, 1, 2); 1408c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "pll1_48", NULL); 1418c2ecf20Sopenharmony_ci 1428c2ecf20Sopenharmony_ci clk = clk_register_fixed_factor(NULL, "pll1_96", "pll1_48", 1438c2ecf20Sopenharmony_ci CLK_SET_RATE_PARENT, 1, 2); 1448c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "pll1_96", NULL); 1458c2ecf20Sopenharmony_ci 1468c2ecf20Sopenharmony_ci clk = clk_register_fixed_factor(NULL, "pll1_13", "pll1", 1478c2ecf20Sopenharmony_ci CLK_SET_RATE_PARENT, 1, 13); 1488c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "pll1_13", NULL); 1498c2ecf20Sopenharmony_ci 1508c2ecf20Sopenharmony_ci clk = clk_register_fixed_factor(NULL, "pll1_13_1_5", "pll1", 1518c2ecf20Sopenharmony_ci CLK_SET_RATE_PARENT, 2, 3); 1528c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "pll1_13_1_5", NULL); 1538c2ecf20Sopenharmony_ci 1548c2ecf20Sopenharmony_ci clk = clk_register_fixed_factor(NULL, "pll1_2_1_5", "pll1", 1558c2ecf20Sopenharmony_ci CLK_SET_RATE_PARENT, 2, 3); 1568c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "pll1_2_1_5", NULL); 1578c2ecf20Sopenharmony_ci 1588c2ecf20Sopenharmony_ci clk = clk_register_fixed_factor(NULL, "pll1_3_16", "pll1", 1598c2ecf20Sopenharmony_ci CLK_SET_RATE_PARENT, 3, 16); 1608c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "pll1_3_16", NULL); 1618c2ecf20Sopenharmony_ci 1628c2ecf20Sopenharmony_ci uart_pll = mmp_clk_register_factor("uart_pll", "pll1_4", 0, 1638c2ecf20Sopenharmony_ci mpmu_base + MPMU_UART_PLL, 1648c2ecf20Sopenharmony_ci &uart_factor_masks, uart_factor_tbl, 1658c2ecf20Sopenharmony_ci ARRAY_SIZE(uart_factor_tbl), &clk_lock); 1668c2ecf20Sopenharmony_ci clk_set_rate(uart_pll, 14745600); 1678c2ecf20Sopenharmony_ci clk_register_clkdev(uart_pll, "uart_pll", NULL); 1688c2ecf20Sopenharmony_ci 1698c2ecf20Sopenharmony_ci clk = mmp_clk_register_apbc("twsi0", "pll1_13_1_5", 1708c2ecf20Sopenharmony_ci apbc_base + APBC_TWSI0, 10, 0, &clk_lock); 1718c2ecf20Sopenharmony_ci clk_register_clkdev(clk, NULL, "pxa2xx-i2c.0"); 1728c2ecf20Sopenharmony_ci 1738c2ecf20Sopenharmony_ci clk = mmp_clk_register_apbc("twsi1", "pll1_13_1_5", 1748c2ecf20Sopenharmony_ci apbcp_base + APBCP_TWSI1, 10, 0, &clk_lock); 1758c2ecf20Sopenharmony_ci clk_register_clkdev(clk, NULL, "pxa2xx-i2c.1"); 1768c2ecf20Sopenharmony_ci 1778c2ecf20Sopenharmony_ci clk = mmp_clk_register_apbc("gpio", "vctcxo", 1788c2ecf20Sopenharmony_ci apbc_base + APBC_GPIO, 10, 0, &clk_lock); 1798c2ecf20Sopenharmony_ci clk_register_clkdev(clk, NULL, "mmp-gpio"); 1808c2ecf20Sopenharmony_ci 1818c2ecf20Sopenharmony_ci clk = mmp_clk_register_apbc("kpc", "clk32", 1828c2ecf20Sopenharmony_ci apbc_base + APBC_KPC, 10, 0, &clk_lock); 1838c2ecf20Sopenharmony_ci clk_register_clkdev(clk, NULL, "pxa27x-keypad"); 1848c2ecf20Sopenharmony_ci 1858c2ecf20Sopenharmony_ci clk = mmp_clk_register_apbc("rtc", "clk32", 1868c2ecf20Sopenharmony_ci apbc_base + APBC_RTC, 10, 0, &clk_lock); 1878c2ecf20Sopenharmony_ci clk_register_clkdev(clk, NULL, "sa1100-rtc"); 1888c2ecf20Sopenharmony_ci 1898c2ecf20Sopenharmony_ci clk = mmp_clk_register_apbc("pwm0", "pll1_48", 1908c2ecf20Sopenharmony_ci apbc_base + APBC_PWM0, 10, 0, &clk_lock); 1918c2ecf20Sopenharmony_ci clk_register_clkdev(clk, NULL, "pxa910-pwm.0"); 1928c2ecf20Sopenharmony_ci 1938c2ecf20Sopenharmony_ci clk = mmp_clk_register_apbc("pwm1", "pll1_48", 1948c2ecf20Sopenharmony_ci apbc_base + APBC_PWM1, 10, 0, &clk_lock); 1958c2ecf20Sopenharmony_ci clk_register_clkdev(clk, NULL, "pxa910-pwm.1"); 1968c2ecf20Sopenharmony_ci 1978c2ecf20Sopenharmony_ci clk = mmp_clk_register_apbc("pwm2", "pll1_48", 1988c2ecf20Sopenharmony_ci apbc_base + APBC_PWM2, 10, 0, &clk_lock); 1998c2ecf20Sopenharmony_ci clk_register_clkdev(clk, NULL, "pxa910-pwm.2"); 2008c2ecf20Sopenharmony_ci 2018c2ecf20Sopenharmony_ci clk = mmp_clk_register_apbc("pwm3", "pll1_48", 2028c2ecf20Sopenharmony_ci apbc_base + APBC_PWM3, 10, 0, &clk_lock); 2038c2ecf20Sopenharmony_ci clk_register_clkdev(clk, NULL, "pxa910-pwm.3"); 2048c2ecf20Sopenharmony_ci 2058c2ecf20Sopenharmony_ci clk = clk_register_mux(NULL, "uart0_mux", uart_parent, 2068c2ecf20Sopenharmony_ci ARRAY_SIZE(uart_parent), 2078c2ecf20Sopenharmony_ci CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT, 2088c2ecf20Sopenharmony_ci apbc_base + APBC_UART0, 4, 3, 0, &clk_lock); 2098c2ecf20Sopenharmony_ci clk_set_parent(clk, uart_pll); 2108c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "uart_mux.0", NULL); 2118c2ecf20Sopenharmony_ci 2128c2ecf20Sopenharmony_ci clk = mmp_clk_register_apbc("uart0", "uart0_mux", 2138c2ecf20Sopenharmony_ci apbc_base + APBC_UART0, 10, 0, &clk_lock); 2148c2ecf20Sopenharmony_ci clk_register_clkdev(clk, NULL, "pxa2xx-uart.0"); 2158c2ecf20Sopenharmony_ci 2168c2ecf20Sopenharmony_ci clk = clk_register_mux(NULL, "uart1_mux", uart_parent, 2178c2ecf20Sopenharmony_ci ARRAY_SIZE(uart_parent), 2188c2ecf20Sopenharmony_ci CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT, 2198c2ecf20Sopenharmony_ci apbc_base + APBC_UART1, 4, 3, 0, &clk_lock); 2208c2ecf20Sopenharmony_ci clk_set_parent(clk, uart_pll); 2218c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "uart_mux.1", NULL); 2228c2ecf20Sopenharmony_ci 2238c2ecf20Sopenharmony_ci clk = mmp_clk_register_apbc("uart1", "uart1_mux", 2248c2ecf20Sopenharmony_ci apbc_base + APBC_UART1, 10, 0, &clk_lock); 2258c2ecf20Sopenharmony_ci clk_register_clkdev(clk, NULL, "pxa2xx-uart.1"); 2268c2ecf20Sopenharmony_ci 2278c2ecf20Sopenharmony_ci clk = clk_register_mux(NULL, "uart2_mux", uart_parent, 2288c2ecf20Sopenharmony_ci ARRAY_SIZE(uart_parent), 2298c2ecf20Sopenharmony_ci CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT, 2308c2ecf20Sopenharmony_ci apbcp_base + APBCP_UART2, 4, 3, 0, &clk_lock); 2318c2ecf20Sopenharmony_ci clk_set_parent(clk, uart_pll); 2328c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "uart_mux.2", NULL); 2338c2ecf20Sopenharmony_ci 2348c2ecf20Sopenharmony_ci clk = mmp_clk_register_apbc("uart2", "uart2_mux", 2358c2ecf20Sopenharmony_ci apbcp_base + APBCP_UART2, 10, 0, &clk_lock); 2368c2ecf20Sopenharmony_ci clk_register_clkdev(clk, NULL, "pxa2xx-uart.2"); 2378c2ecf20Sopenharmony_ci 2388c2ecf20Sopenharmony_ci clk = clk_register_mux(NULL, "ssp0_mux", ssp_parent, 2398c2ecf20Sopenharmony_ci ARRAY_SIZE(ssp_parent), 2408c2ecf20Sopenharmony_ci CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT, 2418c2ecf20Sopenharmony_ci apbc_base + APBC_SSP0, 4, 3, 0, &clk_lock); 2428c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "uart_mux.0", NULL); 2438c2ecf20Sopenharmony_ci 2448c2ecf20Sopenharmony_ci clk = mmp_clk_register_apbc("ssp0", "ssp0_mux", 2458c2ecf20Sopenharmony_ci apbc_base + APBC_SSP0, 10, 0, &clk_lock); 2468c2ecf20Sopenharmony_ci clk_register_clkdev(clk, NULL, "mmp-ssp.0"); 2478c2ecf20Sopenharmony_ci 2488c2ecf20Sopenharmony_ci clk = clk_register_mux(NULL, "ssp1_mux", ssp_parent, 2498c2ecf20Sopenharmony_ci ARRAY_SIZE(ssp_parent), 2508c2ecf20Sopenharmony_ci CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT, 2518c2ecf20Sopenharmony_ci apbc_base + APBC_SSP1, 4, 3, 0, &clk_lock); 2528c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "ssp_mux.1", NULL); 2538c2ecf20Sopenharmony_ci 2548c2ecf20Sopenharmony_ci clk = mmp_clk_register_apbc("ssp1", "ssp1_mux", 2558c2ecf20Sopenharmony_ci apbc_base + APBC_SSP1, 10, 0, &clk_lock); 2568c2ecf20Sopenharmony_ci clk_register_clkdev(clk, NULL, "mmp-ssp.1"); 2578c2ecf20Sopenharmony_ci 2588c2ecf20Sopenharmony_ci clk = mmp_clk_register_apmu("dfc", "pll1_4", 2598c2ecf20Sopenharmony_ci apmu_base + APMU_DFC, 0x19b, &clk_lock); 2608c2ecf20Sopenharmony_ci clk_register_clkdev(clk, NULL, "pxa3xx-nand.0"); 2618c2ecf20Sopenharmony_ci 2628c2ecf20Sopenharmony_ci clk = clk_register_mux(NULL, "sdh0_mux", sdh_parent, 2638c2ecf20Sopenharmony_ci ARRAY_SIZE(sdh_parent), 2648c2ecf20Sopenharmony_ci CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT, 2658c2ecf20Sopenharmony_ci apmu_base + APMU_SDH0, 6, 1, 0, &clk_lock); 2668c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "sdh0_mux", NULL); 2678c2ecf20Sopenharmony_ci 2688c2ecf20Sopenharmony_ci clk = mmp_clk_register_apmu("sdh0", "sdh_mux", 2698c2ecf20Sopenharmony_ci apmu_base + APMU_SDH0, 0x1b, &clk_lock); 2708c2ecf20Sopenharmony_ci clk_register_clkdev(clk, NULL, "sdhci-pxa.0"); 2718c2ecf20Sopenharmony_ci 2728c2ecf20Sopenharmony_ci clk = clk_register_mux(NULL, "sdh1_mux", sdh_parent, 2738c2ecf20Sopenharmony_ci ARRAY_SIZE(sdh_parent), 2748c2ecf20Sopenharmony_ci CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT, 2758c2ecf20Sopenharmony_ci apmu_base + APMU_SDH1, 6, 1, 0, &clk_lock); 2768c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "sdh1_mux", NULL); 2778c2ecf20Sopenharmony_ci 2788c2ecf20Sopenharmony_ci clk = mmp_clk_register_apmu("sdh1", "sdh1_mux", 2798c2ecf20Sopenharmony_ci apmu_base + APMU_SDH1, 0x1b, &clk_lock); 2808c2ecf20Sopenharmony_ci clk_register_clkdev(clk, NULL, "sdhci-pxa.1"); 2818c2ecf20Sopenharmony_ci 2828c2ecf20Sopenharmony_ci clk = mmp_clk_register_apmu("usb", "usb_pll", 2838c2ecf20Sopenharmony_ci apmu_base + APMU_USB, 0x9, &clk_lock); 2848c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "usb_clk", NULL); 2858c2ecf20Sopenharmony_ci 2868c2ecf20Sopenharmony_ci clk = mmp_clk_register_apmu("sph", "usb_pll", 2878c2ecf20Sopenharmony_ci apmu_base + APMU_USB, 0x12, &clk_lock); 2888c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "sph_clk", NULL); 2898c2ecf20Sopenharmony_ci 2908c2ecf20Sopenharmony_ci clk = clk_register_mux(NULL, "disp0_mux", disp_parent, 2918c2ecf20Sopenharmony_ci ARRAY_SIZE(disp_parent), 2928c2ecf20Sopenharmony_ci CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT, 2938c2ecf20Sopenharmony_ci apmu_base + APMU_DISP0, 6, 1, 0, &clk_lock); 2948c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "disp_mux.0", NULL); 2958c2ecf20Sopenharmony_ci 2968c2ecf20Sopenharmony_ci clk = mmp_clk_register_apmu("disp0", "disp0_mux", 2978c2ecf20Sopenharmony_ci apmu_base + APMU_DISP0, 0x1b, &clk_lock); 2988c2ecf20Sopenharmony_ci clk_register_clkdev(clk, NULL, "mmp-disp.0"); 2998c2ecf20Sopenharmony_ci 3008c2ecf20Sopenharmony_ci clk = clk_register_mux(NULL, "ccic0_mux", ccic_parent, 3018c2ecf20Sopenharmony_ci ARRAY_SIZE(ccic_parent), 3028c2ecf20Sopenharmony_ci CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT, 3038c2ecf20Sopenharmony_ci apmu_base + APMU_CCIC0, 6, 1, 0, &clk_lock); 3048c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "ccic_mux.0", NULL); 3058c2ecf20Sopenharmony_ci 3068c2ecf20Sopenharmony_ci clk = mmp_clk_register_apmu("ccic0", "ccic0_mux", 3078c2ecf20Sopenharmony_ci apmu_base + APMU_CCIC0, 0x1b, &clk_lock); 3088c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "fnclk", "mmp-ccic.0"); 3098c2ecf20Sopenharmony_ci 3108c2ecf20Sopenharmony_ci clk = clk_register_mux(NULL, "ccic0_phy_mux", ccic_phy_parent, 3118c2ecf20Sopenharmony_ci ARRAY_SIZE(ccic_phy_parent), 3128c2ecf20Sopenharmony_ci CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT, 3138c2ecf20Sopenharmony_ci apmu_base + APMU_CCIC0, 7, 1, 0, &clk_lock); 3148c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "ccic_phy_mux.0", NULL); 3158c2ecf20Sopenharmony_ci 3168c2ecf20Sopenharmony_ci clk = mmp_clk_register_apmu("ccic0_phy", "ccic0_phy_mux", 3178c2ecf20Sopenharmony_ci apmu_base + APMU_CCIC0, 0x24, &clk_lock); 3188c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "phyclk", "mmp-ccic.0"); 3198c2ecf20Sopenharmony_ci 3208c2ecf20Sopenharmony_ci clk = clk_register_divider(NULL, "ccic0_sphy_div", "ccic0_mux", 3218c2ecf20Sopenharmony_ci CLK_SET_RATE_PARENT, apmu_base + APMU_CCIC0, 3228c2ecf20Sopenharmony_ci 10, 5, 0, &clk_lock); 3238c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "sphyclk_div", NULL); 3248c2ecf20Sopenharmony_ci 3258c2ecf20Sopenharmony_ci clk = mmp_clk_register_apmu("ccic0_sphy", "ccic0_sphy_div", 3268c2ecf20Sopenharmony_ci apmu_base + APMU_CCIC0, 0x300, &clk_lock); 3278c2ecf20Sopenharmony_ci clk_register_clkdev(clk, "sphyclk", "mmp-ccic.0"); 3288c2ecf20Sopenharmony_ci} 329