Home
last modified time | relevance | path

Searched refs:APBC_SSP1 (Results 1 - 9 of 9) sorted by relevance

/kernel/linux/linux-5.10/drivers/clk/mmp/
H A Dclk-pxa910.c34 #define APBC_SSP1 0x20 macro
251 apbc_base + APBC_SSP1, 4, 3, 0, &clk_lock); in pxa910_clk_init()
255 apbc_base + APBC_SSP1, 10, 0, &clk_lock); in pxa910_clk_init()
H A Dclk-of-pxa168.c37 #define APBC_SSP1 0x820 macro
135 {0, "ssp1_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP1, 4, 3, 0, &ssp1_lock},
157 {PXA168_CLK_SSP1, "ssp1_clk", "ssp1_mux", CLK_SET_RATE_PARENT, APBC_SSP1, 0x3, 0x3, 0x0, 0, &ssp1_lock},
H A Dclk-of-pxa910.c36 #define APBC_SSP1 0x20 macro
132 {0, "ssp1_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP1, 4, 3, 0, &ssp1_lock},
154 {PXA910_CLK_SSP1, "ssp1_clk", "ssp1_mux", CLK_SET_RATE_PARENT, APBC_SSP1, 0x3, 0x3, 0x0, 0, &ssp1_lock},
H A Dclk-mmp2.c41 #define APBC_SSP1 0x54 macro
302 apbc_base + APBC_SSP1, 4, 3, 0, &clk_lock); in mmp2_clk_init()
306 apbc_base + APBC_SSP1, 10, 0, &clk_lock); in mmp2_clk_init()
H A Dclk-pxa168.c34 #define APBC_SSP1 0x820 macro
246 apbc_base + APBC_SSP1, 4, 3, 0, &clk_lock); in pxa168_clk_init()
249 clk = mmp_clk_register_apbc("ssp1", "ssp1_mux", apbc_base + APBC_SSP1, in pxa168_clk_init()
H A Dclk-of-mmp2.c47 #define APBC_SSP1 0x54 macro
245 {0, "ssp1_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP1, 4, 3, 0, &ssp1_lock},
271 {MMP2_CLK_SSP1, "ssp1_clk", "ssp1_mux", CLK_SET_RATE_PARENT, APBC_SSP1, 0x7, 0x3, 0x0, 0, &ssp1_lock},
/kernel/linux/linux-6.6/drivers/clk/mmp/
H A Dclk-of-pxa168.c40 #define APBC_SSP1 0x820 macro
174 {0, "ssp1_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP1, 4, 3, 0, &ssp1_lock},
195 {PXA168_CLK_SSP1, "ssp1_clk", "ssp1_mux", CLK_SET_RATE_PARENT, APBC_SSP1, 0x3, 0x3, 0x0, 0, &ssp1_lock},
H A Dclk-of-pxa910.c33 #define APBC_SSP1 0x20 macro
131 {0, "ssp1_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP1, 4, 3, 0, &ssp1_lock},
153 {PXA910_CLK_SSP1, "ssp1_clk", "ssp1_mux", CLK_SET_RATE_PARENT, APBC_SSP1, 0x3, 0x3, 0x0, 0, &ssp1_lock},
H A Dclk-of-mmp2.c44 #define APBC_SSP1 0x54 macro
244 {0, "ssp1_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP1, 4, 3, 0, &ssp1_lock},
270 {MMP2_CLK_SSP1, "ssp1_clk", "ssp1_mux", CLK_SET_RATE_PARENT, APBC_SSP1, 0x7, 0x3, 0x0, 0, &ssp1_lock},

Completed in 7 milliseconds