18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * IOMMU API for QCOM secure IOMMUs. Somewhat based on arm-smmu.c 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (C) 2013 ARM Limited 68c2ecf20Sopenharmony_ci * Copyright (C) 2017 Red Hat 78c2ecf20Sopenharmony_ci */ 88c2ecf20Sopenharmony_ci 98c2ecf20Sopenharmony_ci#include <linux/atomic.h> 108c2ecf20Sopenharmony_ci#include <linux/bitfield.h> 118c2ecf20Sopenharmony_ci#include <linux/clk.h> 128c2ecf20Sopenharmony_ci#include <linux/delay.h> 138c2ecf20Sopenharmony_ci#include <linux/dma-iommu.h> 148c2ecf20Sopenharmony_ci#include <linux/dma-mapping.h> 158c2ecf20Sopenharmony_ci#include <linux/err.h> 168c2ecf20Sopenharmony_ci#include <linux/interrupt.h> 178c2ecf20Sopenharmony_ci#include <linux/io.h> 188c2ecf20Sopenharmony_ci#include <linux/io-64-nonatomic-hi-lo.h> 198c2ecf20Sopenharmony_ci#include <linux/io-pgtable.h> 208c2ecf20Sopenharmony_ci#include <linux/iommu.h> 218c2ecf20Sopenharmony_ci#include <linux/iopoll.h> 228c2ecf20Sopenharmony_ci#include <linux/kconfig.h> 238c2ecf20Sopenharmony_ci#include <linux/init.h> 248c2ecf20Sopenharmony_ci#include <linux/mutex.h> 258c2ecf20Sopenharmony_ci#include <linux/of.h> 268c2ecf20Sopenharmony_ci#include <linux/of_address.h> 278c2ecf20Sopenharmony_ci#include <linux/of_device.h> 288c2ecf20Sopenharmony_ci#include <linux/of_iommu.h> 298c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 308c2ecf20Sopenharmony_ci#include <linux/pm.h> 318c2ecf20Sopenharmony_ci#include <linux/pm_runtime.h> 328c2ecf20Sopenharmony_ci#include <linux/qcom_scm.h> 338c2ecf20Sopenharmony_ci#include <linux/slab.h> 348c2ecf20Sopenharmony_ci#include <linux/spinlock.h> 358c2ecf20Sopenharmony_ci 368c2ecf20Sopenharmony_ci#include "arm-smmu.h" 378c2ecf20Sopenharmony_ci 388c2ecf20Sopenharmony_ci#define SMMU_INTR_SEL_NS 0x2000 398c2ecf20Sopenharmony_ci 408c2ecf20Sopenharmony_cienum qcom_iommu_clk { 418c2ecf20Sopenharmony_ci CLK_IFACE, 428c2ecf20Sopenharmony_ci CLK_BUS, 438c2ecf20Sopenharmony_ci CLK_TBU, 448c2ecf20Sopenharmony_ci CLK_NUM, 458c2ecf20Sopenharmony_ci}; 468c2ecf20Sopenharmony_ci 478c2ecf20Sopenharmony_cistruct qcom_iommu_ctx; 488c2ecf20Sopenharmony_ci 498c2ecf20Sopenharmony_cistruct qcom_iommu_dev { 508c2ecf20Sopenharmony_ci /* IOMMU core code handle */ 518c2ecf20Sopenharmony_ci struct iommu_device iommu; 528c2ecf20Sopenharmony_ci struct device *dev; 538c2ecf20Sopenharmony_ci struct clk_bulk_data clks[CLK_NUM]; 548c2ecf20Sopenharmony_ci void __iomem *local_base; 558c2ecf20Sopenharmony_ci u32 sec_id; 568c2ecf20Sopenharmony_ci u8 num_ctxs; 578c2ecf20Sopenharmony_ci struct qcom_iommu_ctx *ctxs[]; /* indexed by asid-1 */ 588c2ecf20Sopenharmony_ci}; 598c2ecf20Sopenharmony_ci 608c2ecf20Sopenharmony_cistruct qcom_iommu_ctx { 618c2ecf20Sopenharmony_ci struct device *dev; 628c2ecf20Sopenharmony_ci void __iomem *base; 638c2ecf20Sopenharmony_ci bool secure_init; 648c2ecf20Sopenharmony_ci u8 asid; /* asid and ctx bank # are 1:1 */ 658c2ecf20Sopenharmony_ci struct iommu_domain *domain; 668c2ecf20Sopenharmony_ci}; 678c2ecf20Sopenharmony_ci 688c2ecf20Sopenharmony_cistruct qcom_iommu_domain { 698c2ecf20Sopenharmony_ci struct io_pgtable_ops *pgtbl_ops; 708c2ecf20Sopenharmony_ci spinlock_t pgtbl_lock; 718c2ecf20Sopenharmony_ci struct mutex init_mutex; /* Protects iommu pointer */ 728c2ecf20Sopenharmony_ci struct iommu_domain domain; 738c2ecf20Sopenharmony_ci struct qcom_iommu_dev *iommu; 748c2ecf20Sopenharmony_ci struct iommu_fwspec *fwspec; 758c2ecf20Sopenharmony_ci}; 768c2ecf20Sopenharmony_ci 778c2ecf20Sopenharmony_cistatic struct qcom_iommu_domain *to_qcom_iommu_domain(struct iommu_domain *dom) 788c2ecf20Sopenharmony_ci{ 798c2ecf20Sopenharmony_ci return container_of(dom, struct qcom_iommu_domain, domain); 808c2ecf20Sopenharmony_ci} 818c2ecf20Sopenharmony_ci 828c2ecf20Sopenharmony_cistatic const struct iommu_ops qcom_iommu_ops; 838c2ecf20Sopenharmony_ci 848c2ecf20Sopenharmony_cistatic struct qcom_iommu_dev * to_iommu(struct device *dev) 858c2ecf20Sopenharmony_ci{ 868c2ecf20Sopenharmony_ci struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); 878c2ecf20Sopenharmony_ci 888c2ecf20Sopenharmony_ci if (!fwspec || fwspec->ops != &qcom_iommu_ops) 898c2ecf20Sopenharmony_ci return NULL; 908c2ecf20Sopenharmony_ci 918c2ecf20Sopenharmony_ci return dev_iommu_priv_get(dev); 928c2ecf20Sopenharmony_ci} 938c2ecf20Sopenharmony_ci 948c2ecf20Sopenharmony_cistatic struct qcom_iommu_ctx * to_ctx(struct qcom_iommu_domain *d, unsigned asid) 958c2ecf20Sopenharmony_ci{ 968c2ecf20Sopenharmony_ci struct qcom_iommu_dev *qcom_iommu = d->iommu; 978c2ecf20Sopenharmony_ci if (!qcom_iommu) 988c2ecf20Sopenharmony_ci return NULL; 998c2ecf20Sopenharmony_ci return qcom_iommu->ctxs[asid - 1]; 1008c2ecf20Sopenharmony_ci} 1018c2ecf20Sopenharmony_ci 1028c2ecf20Sopenharmony_cistatic inline void 1038c2ecf20Sopenharmony_ciiommu_writel(struct qcom_iommu_ctx *ctx, unsigned reg, u32 val) 1048c2ecf20Sopenharmony_ci{ 1058c2ecf20Sopenharmony_ci writel_relaxed(val, ctx->base + reg); 1068c2ecf20Sopenharmony_ci} 1078c2ecf20Sopenharmony_ci 1088c2ecf20Sopenharmony_cistatic inline void 1098c2ecf20Sopenharmony_ciiommu_writeq(struct qcom_iommu_ctx *ctx, unsigned reg, u64 val) 1108c2ecf20Sopenharmony_ci{ 1118c2ecf20Sopenharmony_ci writeq_relaxed(val, ctx->base + reg); 1128c2ecf20Sopenharmony_ci} 1138c2ecf20Sopenharmony_ci 1148c2ecf20Sopenharmony_cistatic inline u32 1158c2ecf20Sopenharmony_ciiommu_readl(struct qcom_iommu_ctx *ctx, unsigned reg) 1168c2ecf20Sopenharmony_ci{ 1178c2ecf20Sopenharmony_ci return readl_relaxed(ctx->base + reg); 1188c2ecf20Sopenharmony_ci} 1198c2ecf20Sopenharmony_ci 1208c2ecf20Sopenharmony_cistatic inline u64 1218c2ecf20Sopenharmony_ciiommu_readq(struct qcom_iommu_ctx *ctx, unsigned reg) 1228c2ecf20Sopenharmony_ci{ 1238c2ecf20Sopenharmony_ci return readq_relaxed(ctx->base + reg); 1248c2ecf20Sopenharmony_ci} 1258c2ecf20Sopenharmony_ci 1268c2ecf20Sopenharmony_cistatic void qcom_iommu_tlb_sync(void *cookie) 1278c2ecf20Sopenharmony_ci{ 1288c2ecf20Sopenharmony_ci struct qcom_iommu_domain *qcom_domain = cookie; 1298c2ecf20Sopenharmony_ci struct iommu_fwspec *fwspec = qcom_domain->fwspec; 1308c2ecf20Sopenharmony_ci unsigned i; 1318c2ecf20Sopenharmony_ci 1328c2ecf20Sopenharmony_ci for (i = 0; i < fwspec->num_ids; i++) { 1338c2ecf20Sopenharmony_ci struct qcom_iommu_ctx *ctx = to_ctx(qcom_domain, fwspec->ids[i]); 1348c2ecf20Sopenharmony_ci unsigned int val, ret; 1358c2ecf20Sopenharmony_ci 1368c2ecf20Sopenharmony_ci iommu_writel(ctx, ARM_SMMU_CB_TLBSYNC, 0); 1378c2ecf20Sopenharmony_ci 1388c2ecf20Sopenharmony_ci ret = readl_poll_timeout(ctx->base + ARM_SMMU_CB_TLBSTATUS, val, 1398c2ecf20Sopenharmony_ci (val & 0x1) == 0, 0, 5000000); 1408c2ecf20Sopenharmony_ci if (ret) 1418c2ecf20Sopenharmony_ci dev_err(ctx->dev, "timeout waiting for TLB SYNC\n"); 1428c2ecf20Sopenharmony_ci } 1438c2ecf20Sopenharmony_ci} 1448c2ecf20Sopenharmony_ci 1458c2ecf20Sopenharmony_cistatic void qcom_iommu_tlb_inv_context(void *cookie) 1468c2ecf20Sopenharmony_ci{ 1478c2ecf20Sopenharmony_ci struct qcom_iommu_domain *qcom_domain = cookie; 1488c2ecf20Sopenharmony_ci struct iommu_fwspec *fwspec = qcom_domain->fwspec; 1498c2ecf20Sopenharmony_ci unsigned i; 1508c2ecf20Sopenharmony_ci 1518c2ecf20Sopenharmony_ci for (i = 0; i < fwspec->num_ids; i++) { 1528c2ecf20Sopenharmony_ci struct qcom_iommu_ctx *ctx = to_ctx(qcom_domain, fwspec->ids[i]); 1538c2ecf20Sopenharmony_ci iommu_writel(ctx, ARM_SMMU_CB_S1_TLBIASID, ctx->asid); 1548c2ecf20Sopenharmony_ci } 1558c2ecf20Sopenharmony_ci 1568c2ecf20Sopenharmony_ci qcom_iommu_tlb_sync(cookie); 1578c2ecf20Sopenharmony_ci} 1588c2ecf20Sopenharmony_ci 1598c2ecf20Sopenharmony_cistatic void qcom_iommu_tlb_inv_range_nosync(unsigned long iova, size_t size, 1608c2ecf20Sopenharmony_ci size_t granule, bool leaf, void *cookie) 1618c2ecf20Sopenharmony_ci{ 1628c2ecf20Sopenharmony_ci struct qcom_iommu_domain *qcom_domain = cookie; 1638c2ecf20Sopenharmony_ci struct iommu_fwspec *fwspec = qcom_domain->fwspec; 1648c2ecf20Sopenharmony_ci unsigned i, reg; 1658c2ecf20Sopenharmony_ci 1668c2ecf20Sopenharmony_ci reg = leaf ? ARM_SMMU_CB_S1_TLBIVAL : ARM_SMMU_CB_S1_TLBIVA; 1678c2ecf20Sopenharmony_ci 1688c2ecf20Sopenharmony_ci for (i = 0; i < fwspec->num_ids; i++) { 1698c2ecf20Sopenharmony_ci struct qcom_iommu_ctx *ctx = to_ctx(qcom_domain, fwspec->ids[i]); 1708c2ecf20Sopenharmony_ci size_t s = size; 1718c2ecf20Sopenharmony_ci 1728c2ecf20Sopenharmony_ci iova = (iova >> 12) << 12; 1738c2ecf20Sopenharmony_ci iova |= ctx->asid; 1748c2ecf20Sopenharmony_ci do { 1758c2ecf20Sopenharmony_ci iommu_writel(ctx, reg, iova); 1768c2ecf20Sopenharmony_ci iova += granule; 1778c2ecf20Sopenharmony_ci } while (s -= granule); 1788c2ecf20Sopenharmony_ci } 1798c2ecf20Sopenharmony_ci} 1808c2ecf20Sopenharmony_ci 1818c2ecf20Sopenharmony_cistatic void qcom_iommu_tlb_flush_walk(unsigned long iova, size_t size, 1828c2ecf20Sopenharmony_ci size_t granule, void *cookie) 1838c2ecf20Sopenharmony_ci{ 1848c2ecf20Sopenharmony_ci qcom_iommu_tlb_inv_range_nosync(iova, size, granule, false, cookie); 1858c2ecf20Sopenharmony_ci qcom_iommu_tlb_sync(cookie); 1868c2ecf20Sopenharmony_ci} 1878c2ecf20Sopenharmony_ci 1888c2ecf20Sopenharmony_cistatic void qcom_iommu_tlb_flush_leaf(unsigned long iova, size_t size, 1898c2ecf20Sopenharmony_ci size_t granule, void *cookie) 1908c2ecf20Sopenharmony_ci{ 1918c2ecf20Sopenharmony_ci qcom_iommu_tlb_inv_range_nosync(iova, size, granule, true, cookie); 1928c2ecf20Sopenharmony_ci qcom_iommu_tlb_sync(cookie); 1938c2ecf20Sopenharmony_ci} 1948c2ecf20Sopenharmony_ci 1958c2ecf20Sopenharmony_cistatic void qcom_iommu_tlb_add_page(struct iommu_iotlb_gather *gather, 1968c2ecf20Sopenharmony_ci unsigned long iova, size_t granule, 1978c2ecf20Sopenharmony_ci void *cookie) 1988c2ecf20Sopenharmony_ci{ 1998c2ecf20Sopenharmony_ci qcom_iommu_tlb_inv_range_nosync(iova, granule, granule, true, cookie); 2008c2ecf20Sopenharmony_ci} 2018c2ecf20Sopenharmony_ci 2028c2ecf20Sopenharmony_cistatic const struct iommu_flush_ops qcom_flush_ops = { 2038c2ecf20Sopenharmony_ci .tlb_flush_all = qcom_iommu_tlb_inv_context, 2048c2ecf20Sopenharmony_ci .tlb_flush_walk = qcom_iommu_tlb_flush_walk, 2058c2ecf20Sopenharmony_ci .tlb_flush_leaf = qcom_iommu_tlb_flush_leaf, 2068c2ecf20Sopenharmony_ci .tlb_add_page = qcom_iommu_tlb_add_page, 2078c2ecf20Sopenharmony_ci}; 2088c2ecf20Sopenharmony_ci 2098c2ecf20Sopenharmony_cistatic irqreturn_t qcom_iommu_fault(int irq, void *dev) 2108c2ecf20Sopenharmony_ci{ 2118c2ecf20Sopenharmony_ci struct qcom_iommu_ctx *ctx = dev; 2128c2ecf20Sopenharmony_ci u32 fsr, fsynr; 2138c2ecf20Sopenharmony_ci u64 iova; 2148c2ecf20Sopenharmony_ci 2158c2ecf20Sopenharmony_ci fsr = iommu_readl(ctx, ARM_SMMU_CB_FSR); 2168c2ecf20Sopenharmony_ci 2178c2ecf20Sopenharmony_ci if (!(fsr & ARM_SMMU_FSR_FAULT)) 2188c2ecf20Sopenharmony_ci return IRQ_NONE; 2198c2ecf20Sopenharmony_ci 2208c2ecf20Sopenharmony_ci fsynr = iommu_readl(ctx, ARM_SMMU_CB_FSYNR0); 2218c2ecf20Sopenharmony_ci iova = iommu_readq(ctx, ARM_SMMU_CB_FAR); 2228c2ecf20Sopenharmony_ci 2238c2ecf20Sopenharmony_ci if (!report_iommu_fault(ctx->domain, ctx->dev, iova, 0)) { 2248c2ecf20Sopenharmony_ci dev_err_ratelimited(ctx->dev, 2258c2ecf20Sopenharmony_ci "Unhandled context fault: fsr=0x%x, " 2268c2ecf20Sopenharmony_ci "iova=0x%016llx, fsynr=0x%x, cb=%d\n", 2278c2ecf20Sopenharmony_ci fsr, iova, fsynr, ctx->asid); 2288c2ecf20Sopenharmony_ci } 2298c2ecf20Sopenharmony_ci 2308c2ecf20Sopenharmony_ci iommu_writel(ctx, ARM_SMMU_CB_FSR, fsr); 2318c2ecf20Sopenharmony_ci iommu_writel(ctx, ARM_SMMU_CB_RESUME, ARM_SMMU_RESUME_TERMINATE); 2328c2ecf20Sopenharmony_ci 2338c2ecf20Sopenharmony_ci return IRQ_HANDLED; 2348c2ecf20Sopenharmony_ci} 2358c2ecf20Sopenharmony_ci 2368c2ecf20Sopenharmony_cistatic int qcom_iommu_init_domain(struct iommu_domain *domain, 2378c2ecf20Sopenharmony_ci struct qcom_iommu_dev *qcom_iommu, 2388c2ecf20Sopenharmony_ci struct device *dev) 2398c2ecf20Sopenharmony_ci{ 2408c2ecf20Sopenharmony_ci struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain); 2418c2ecf20Sopenharmony_ci struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); 2428c2ecf20Sopenharmony_ci struct io_pgtable_ops *pgtbl_ops; 2438c2ecf20Sopenharmony_ci struct io_pgtable_cfg pgtbl_cfg; 2448c2ecf20Sopenharmony_ci int i, ret = 0; 2458c2ecf20Sopenharmony_ci u32 reg; 2468c2ecf20Sopenharmony_ci 2478c2ecf20Sopenharmony_ci mutex_lock(&qcom_domain->init_mutex); 2488c2ecf20Sopenharmony_ci if (qcom_domain->iommu) 2498c2ecf20Sopenharmony_ci goto out_unlock; 2508c2ecf20Sopenharmony_ci 2518c2ecf20Sopenharmony_ci pgtbl_cfg = (struct io_pgtable_cfg) { 2528c2ecf20Sopenharmony_ci .pgsize_bitmap = qcom_iommu_ops.pgsize_bitmap, 2538c2ecf20Sopenharmony_ci .ias = 32, 2548c2ecf20Sopenharmony_ci .oas = 40, 2558c2ecf20Sopenharmony_ci .tlb = &qcom_flush_ops, 2568c2ecf20Sopenharmony_ci .iommu_dev = qcom_iommu->dev, 2578c2ecf20Sopenharmony_ci }; 2588c2ecf20Sopenharmony_ci 2598c2ecf20Sopenharmony_ci qcom_domain->iommu = qcom_iommu; 2608c2ecf20Sopenharmony_ci qcom_domain->fwspec = fwspec; 2618c2ecf20Sopenharmony_ci 2628c2ecf20Sopenharmony_ci pgtbl_ops = alloc_io_pgtable_ops(ARM_32_LPAE_S1, &pgtbl_cfg, qcom_domain); 2638c2ecf20Sopenharmony_ci if (!pgtbl_ops) { 2648c2ecf20Sopenharmony_ci dev_err(qcom_iommu->dev, "failed to allocate pagetable ops\n"); 2658c2ecf20Sopenharmony_ci ret = -ENOMEM; 2668c2ecf20Sopenharmony_ci goto out_clear_iommu; 2678c2ecf20Sopenharmony_ci } 2688c2ecf20Sopenharmony_ci 2698c2ecf20Sopenharmony_ci /* Update the domain's page sizes to reflect the page table format */ 2708c2ecf20Sopenharmony_ci domain->pgsize_bitmap = pgtbl_cfg.pgsize_bitmap; 2718c2ecf20Sopenharmony_ci domain->geometry.aperture_end = (1ULL << pgtbl_cfg.ias) - 1; 2728c2ecf20Sopenharmony_ci domain->geometry.force_aperture = true; 2738c2ecf20Sopenharmony_ci 2748c2ecf20Sopenharmony_ci for (i = 0; i < fwspec->num_ids; i++) { 2758c2ecf20Sopenharmony_ci struct qcom_iommu_ctx *ctx = to_ctx(qcom_domain, fwspec->ids[i]); 2768c2ecf20Sopenharmony_ci 2778c2ecf20Sopenharmony_ci if (!ctx->secure_init) { 2788c2ecf20Sopenharmony_ci ret = qcom_scm_restore_sec_cfg(qcom_iommu->sec_id, ctx->asid); 2798c2ecf20Sopenharmony_ci if (ret) { 2808c2ecf20Sopenharmony_ci dev_err(qcom_iommu->dev, "secure init failed: %d\n", ret); 2818c2ecf20Sopenharmony_ci goto out_clear_iommu; 2828c2ecf20Sopenharmony_ci } 2838c2ecf20Sopenharmony_ci ctx->secure_init = true; 2848c2ecf20Sopenharmony_ci } 2858c2ecf20Sopenharmony_ci 2868c2ecf20Sopenharmony_ci /* Disable context bank before programming */ 2878c2ecf20Sopenharmony_ci iommu_writel(ctx, ARM_SMMU_CB_SCTLR, 0); 2888c2ecf20Sopenharmony_ci 2898c2ecf20Sopenharmony_ci /* Clear context bank fault address fault status registers */ 2908c2ecf20Sopenharmony_ci iommu_writel(ctx, ARM_SMMU_CB_FAR, 0); 2918c2ecf20Sopenharmony_ci iommu_writel(ctx, ARM_SMMU_CB_FSR, ARM_SMMU_FSR_FAULT); 2928c2ecf20Sopenharmony_ci 2938c2ecf20Sopenharmony_ci /* TTBRs */ 2948c2ecf20Sopenharmony_ci iommu_writeq(ctx, ARM_SMMU_CB_TTBR0, 2958c2ecf20Sopenharmony_ci pgtbl_cfg.arm_lpae_s1_cfg.ttbr | 2968c2ecf20Sopenharmony_ci FIELD_PREP(ARM_SMMU_TTBRn_ASID, ctx->asid)); 2978c2ecf20Sopenharmony_ci iommu_writeq(ctx, ARM_SMMU_CB_TTBR1, 0); 2988c2ecf20Sopenharmony_ci 2998c2ecf20Sopenharmony_ci /* TCR */ 3008c2ecf20Sopenharmony_ci iommu_writel(ctx, ARM_SMMU_CB_TCR2, 3018c2ecf20Sopenharmony_ci arm_smmu_lpae_tcr2(&pgtbl_cfg)); 3028c2ecf20Sopenharmony_ci iommu_writel(ctx, ARM_SMMU_CB_TCR, 3038c2ecf20Sopenharmony_ci arm_smmu_lpae_tcr(&pgtbl_cfg) | ARM_SMMU_TCR_EAE); 3048c2ecf20Sopenharmony_ci 3058c2ecf20Sopenharmony_ci /* MAIRs (stage-1 only) */ 3068c2ecf20Sopenharmony_ci iommu_writel(ctx, ARM_SMMU_CB_S1_MAIR0, 3078c2ecf20Sopenharmony_ci pgtbl_cfg.arm_lpae_s1_cfg.mair); 3088c2ecf20Sopenharmony_ci iommu_writel(ctx, ARM_SMMU_CB_S1_MAIR1, 3098c2ecf20Sopenharmony_ci pgtbl_cfg.arm_lpae_s1_cfg.mair >> 32); 3108c2ecf20Sopenharmony_ci 3118c2ecf20Sopenharmony_ci /* SCTLR */ 3128c2ecf20Sopenharmony_ci reg = ARM_SMMU_SCTLR_CFIE | ARM_SMMU_SCTLR_CFRE | 3138c2ecf20Sopenharmony_ci ARM_SMMU_SCTLR_AFE | ARM_SMMU_SCTLR_TRE | 3148c2ecf20Sopenharmony_ci ARM_SMMU_SCTLR_M | ARM_SMMU_SCTLR_S1_ASIDPNE | 3158c2ecf20Sopenharmony_ci ARM_SMMU_SCTLR_CFCFG; 3168c2ecf20Sopenharmony_ci 3178c2ecf20Sopenharmony_ci if (IS_ENABLED(CONFIG_CPU_BIG_ENDIAN)) 3188c2ecf20Sopenharmony_ci reg |= ARM_SMMU_SCTLR_E; 3198c2ecf20Sopenharmony_ci 3208c2ecf20Sopenharmony_ci iommu_writel(ctx, ARM_SMMU_CB_SCTLR, reg); 3218c2ecf20Sopenharmony_ci 3228c2ecf20Sopenharmony_ci ctx->domain = domain; 3238c2ecf20Sopenharmony_ci } 3248c2ecf20Sopenharmony_ci 3258c2ecf20Sopenharmony_ci mutex_unlock(&qcom_domain->init_mutex); 3268c2ecf20Sopenharmony_ci 3278c2ecf20Sopenharmony_ci /* Publish page table ops for map/unmap */ 3288c2ecf20Sopenharmony_ci qcom_domain->pgtbl_ops = pgtbl_ops; 3298c2ecf20Sopenharmony_ci 3308c2ecf20Sopenharmony_ci return 0; 3318c2ecf20Sopenharmony_ci 3328c2ecf20Sopenharmony_ciout_clear_iommu: 3338c2ecf20Sopenharmony_ci qcom_domain->iommu = NULL; 3348c2ecf20Sopenharmony_ciout_unlock: 3358c2ecf20Sopenharmony_ci mutex_unlock(&qcom_domain->init_mutex); 3368c2ecf20Sopenharmony_ci return ret; 3378c2ecf20Sopenharmony_ci} 3388c2ecf20Sopenharmony_ci 3398c2ecf20Sopenharmony_cistatic struct iommu_domain *qcom_iommu_domain_alloc(unsigned type) 3408c2ecf20Sopenharmony_ci{ 3418c2ecf20Sopenharmony_ci struct qcom_iommu_domain *qcom_domain; 3428c2ecf20Sopenharmony_ci 3438c2ecf20Sopenharmony_ci if (type != IOMMU_DOMAIN_UNMANAGED && type != IOMMU_DOMAIN_DMA) 3448c2ecf20Sopenharmony_ci return NULL; 3458c2ecf20Sopenharmony_ci /* 3468c2ecf20Sopenharmony_ci * Allocate the domain and initialise some of its data structures. 3478c2ecf20Sopenharmony_ci * We can't really do anything meaningful until we've added a 3488c2ecf20Sopenharmony_ci * master. 3498c2ecf20Sopenharmony_ci */ 3508c2ecf20Sopenharmony_ci qcom_domain = kzalloc(sizeof(*qcom_domain), GFP_KERNEL); 3518c2ecf20Sopenharmony_ci if (!qcom_domain) 3528c2ecf20Sopenharmony_ci return NULL; 3538c2ecf20Sopenharmony_ci 3548c2ecf20Sopenharmony_ci if (type == IOMMU_DOMAIN_DMA && 3558c2ecf20Sopenharmony_ci iommu_get_dma_cookie(&qcom_domain->domain)) { 3568c2ecf20Sopenharmony_ci kfree(qcom_domain); 3578c2ecf20Sopenharmony_ci return NULL; 3588c2ecf20Sopenharmony_ci } 3598c2ecf20Sopenharmony_ci 3608c2ecf20Sopenharmony_ci mutex_init(&qcom_domain->init_mutex); 3618c2ecf20Sopenharmony_ci spin_lock_init(&qcom_domain->pgtbl_lock); 3628c2ecf20Sopenharmony_ci 3638c2ecf20Sopenharmony_ci return &qcom_domain->domain; 3648c2ecf20Sopenharmony_ci} 3658c2ecf20Sopenharmony_ci 3668c2ecf20Sopenharmony_cistatic void qcom_iommu_domain_free(struct iommu_domain *domain) 3678c2ecf20Sopenharmony_ci{ 3688c2ecf20Sopenharmony_ci struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain); 3698c2ecf20Sopenharmony_ci 3708c2ecf20Sopenharmony_ci iommu_put_dma_cookie(domain); 3718c2ecf20Sopenharmony_ci 3728c2ecf20Sopenharmony_ci if (qcom_domain->iommu) { 3738c2ecf20Sopenharmony_ci /* 3748c2ecf20Sopenharmony_ci * NOTE: unmap can be called after client device is powered 3758c2ecf20Sopenharmony_ci * off, for example, with GPUs or anything involving dma-buf. 3768c2ecf20Sopenharmony_ci * So we cannot rely on the device_link. Make sure the IOMMU 3778c2ecf20Sopenharmony_ci * is on to avoid unclocked accesses in the TLB inv path: 3788c2ecf20Sopenharmony_ci */ 3798c2ecf20Sopenharmony_ci pm_runtime_get_sync(qcom_domain->iommu->dev); 3808c2ecf20Sopenharmony_ci free_io_pgtable_ops(qcom_domain->pgtbl_ops); 3818c2ecf20Sopenharmony_ci pm_runtime_put_sync(qcom_domain->iommu->dev); 3828c2ecf20Sopenharmony_ci } 3838c2ecf20Sopenharmony_ci 3848c2ecf20Sopenharmony_ci kfree(qcom_domain); 3858c2ecf20Sopenharmony_ci} 3868c2ecf20Sopenharmony_ci 3878c2ecf20Sopenharmony_cistatic int qcom_iommu_attach_dev(struct iommu_domain *domain, struct device *dev) 3888c2ecf20Sopenharmony_ci{ 3898c2ecf20Sopenharmony_ci struct qcom_iommu_dev *qcom_iommu = to_iommu(dev); 3908c2ecf20Sopenharmony_ci struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain); 3918c2ecf20Sopenharmony_ci int ret; 3928c2ecf20Sopenharmony_ci 3938c2ecf20Sopenharmony_ci if (!qcom_iommu) { 3948c2ecf20Sopenharmony_ci dev_err(dev, "cannot attach to IOMMU, is it on the same bus?\n"); 3958c2ecf20Sopenharmony_ci return -ENXIO; 3968c2ecf20Sopenharmony_ci } 3978c2ecf20Sopenharmony_ci 3988c2ecf20Sopenharmony_ci /* Ensure that the domain is finalized */ 3998c2ecf20Sopenharmony_ci pm_runtime_get_sync(qcom_iommu->dev); 4008c2ecf20Sopenharmony_ci ret = qcom_iommu_init_domain(domain, qcom_iommu, dev); 4018c2ecf20Sopenharmony_ci pm_runtime_put_sync(qcom_iommu->dev); 4028c2ecf20Sopenharmony_ci if (ret < 0) 4038c2ecf20Sopenharmony_ci return ret; 4048c2ecf20Sopenharmony_ci 4058c2ecf20Sopenharmony_ci /* 4068c2ecf20Sopenharmony_ci * Sanity check the domain. We don't support domains across 4078c2ecf20Sopenharmony_ci * different IOMMUs. 4088c2ecf20Sopenharmony_ci */ 4098c2ecf20Sopenharmony_ci if (qcom_domain->iommu != qcom_iommu) { 4108c2ecf20Sopenharmony_ci dev_err(dev, "cannot attach to IOMMU %s while already " 4118c2ecf20Sopenharmony_ci "attached to domain on IOMMU %s\n", 4128c2ecf20Sopenharmony_ci dev_name(qcom_domain->iommu->dev), 4138c2ecf20Sopenharmony_ci dev_name(qcom_iommu->dev)); 4148c2ecf20Sopenharmony_ci return -EINVAL; 4158c2ecf20Sopenharmony_ci } 4168c2ecf20Sopenharmony_ci 4178c2ecf20Sopenharmony_ci return 0; 4188c2ecf20Sopenharmony_ci} 4198c2ecf20Sopenharmony_ci 4208c2ecf20Sopenharmony_cistatic void qcom_iommu_detach_dev(struct iommu_domain *domain, struct device *dev) 4218c2ecf20Sopenharmony_ci{ 4228c2ecf20Sopenharmony_ci struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain); 4238c2ecf20Sopenharmony_ci struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); 4248c2ecf20Sopenharmony_ci struct qcom_iommu_dev *qcom_iommu = to_iommu(dev); 4258c2ecf20Sopenharmony_ci unsigned i; 4268c2ecf20Sopenharmony_ci 4278c2ecf20Sopenharmony_ci if (WARN_ON(!qcom_domain->iommu)) 4288c2ecf20Sopenharmony_ci return; 4298c2ecf20Sopenharmony_ci 4308c2ecf20Sopenharmony_ci pm_runtime_get_sync(qcom_iommu->dev); 4318c2ecf20Sopenharmony_ci for (i = 0; i < fwspec->num_ids; i++) { 4328c2ecf20Sopenharmony_ci struct qcom_iommu_ctx *ctx = to_ctx(qcom_domain, fwspec->ids[i]); 4338c2ecf20Sopenharmony_ci 4348c2ecf20Sopenharmony_ci /* Disable the context bank: */ 4358c2ecf20Sopenharmony_ci iommu_writel(ctx, ARM_SMMU_CB_SCTLR, 0); 4368c2ecf20Sopenharmony_ci 4378c2ecf20Sopenharmony_ci ctx->domain = NULL; 4388c2ecf20Sopenharmony_ci } 4398c2ecf20Sopenharmony_ci pm_runtime_put_sync(qcom_iommu->dev); 4408c2ecf20Sopenharmony_ci} 4418c2ecf20Sopenharmony_ci 4428c2ecf20Sopenharmony_cistatic int qcom_iommu_map(struct iommu_domain *domain, unsigned long iova, 4438c2ecf20Sopenharmony_ci phys_addr_t paddr, size_t size, int prot, gfp_t gfp) 4448c2ecf20Sopenharmony_ci{ 4458c2ecf20Sopenharmony_ci int ret; 4468c2ecf20Sopenharmony_ci unsigned long flags; 4478c2ecf20Sopenharmony_ci struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain); 4488c2ecf20Sopenharmony_ci struct io_pgtable_ops *ops = qcom_domain->pgtbl_ops; 4498c2ecf20Sopenharmony_ci 4508c2ecf20Sopenharmony_ci if (!ops) 4518c2ecf20Sopenharmony_ci return -ENODEV; 4528c2ecf20Sopenharmony_ci 4538c2ecf20Sopenharmony_ci spin_lock_irqsave(&qcom_domain->pgtbl_lock, flags); 4548c2ecf20Sopenharmony_ci ret = ops->map(ops, iova, paddr, size, prot, GFP_ATOMIC); 4558c2ecf20Sopenharmony_ci spin_unlock_irqrestore(&qcom_domain->pgtbl_lock, flags); 4568c2ecf20Sopenharmony_ci return ret; 4578c2ecf20Sopenharmony_ci} 4588c2ecf20Sopenharmony_ci 4598c2ecf20Sopenharmony_cistatic size_t qcom_iommu_unmap(struct iommu_domain *domain, unsigned long iova, 4608c2ecf20Sopenharmony_ci size_t size, struct iommu_iotlb_gather *gather) 4618c2ecf20Sopenharmony_ci{ 4628c2ecf20Sopenharmony_ci size_t ret; 4638c2ecf20Sopenharmony_ci unsigned long flags; 4648c2ecf20Sopenharmony_ci struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain); 4658c2ecf20Sopenharmony_ci struct io_pgtable_ops *ops = qcom_domain->pgtbl_ops; 4668c2ecf20Sopenharmony_ci 4678c2ecf20Sopenharmony_ci if (!ops) 4688c2ecf20Sopenharmony_ci return 0; 4698c2ecf20Sopenharmony_ci 4708c2ecf20Sopenharmony_ci /* NOTE: unmap can be called after client device is powered off, 4718c2ecf20Sopenharmony_ci * for example, with GPUs or anything involving dma-buf. So we 4728c2ecf20Sopenharmony_ci * cannot rely on the device_link. Make sure the IOMMU is on to 4738c2ecf20Sopenharmony_ci * avoid unclocked accesses in the TLB inv path: 4748c2ecf20Sopenharmony_ci */ 4758c2ecf20Sopenharmony_ci pm_runtime_get_sync(qcom_domain->iommu->dev); 4768c2ecf20Sopenharmony_ci spin_lock_irqsave(&qcom_domain->pgtbl_lock, flags); 4778c2ecf20Sopenharmony_ci ret = ops->unmap(ops, iova, size, gather); 4788c2ecf20Sopenharmony_ci spin_unlock_irqrestore(&qcom_domain->pgtbl_lock, flags); 4798c2ecf20Sopenharmony_ci pm_runtime_put_sync(qcom_domain->iommu->dev); 4808c2ecf20Sopenharmony_ci 4818c2ecf20Sopenharmony_ci return ret; 4828c2ecf20Sopenharmony_ci} 4838c2ecf20Sopenharmony_ci 4848c2ecf20Sopenharmony_cistatic void qcom_iommu_flush_iotlb_all(struct iommu_domain *domain) 4858c2ecf20Sopenharmony_ci{ 4868c2ecf20Sopenharmony_ci struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain); 4878c2ecf20Sopenharmony_ci struct io_pgtable *pgtable = container_of(qcom_domain->pgtbl_ops, 4888c2ecf20Sopenharmony_ci struct io_pgtable, ops); 4898c2ecf20Sopenharmony_ci if (!qcom_domain->pgtbl_ops) 4908c2ecf20Sopenharmony_ci return; 4918c2ecf20Sopenharmony_ci 4928c2ecf20Sopenharmony_ci pm_runtime_get_sync(qcom_domain->iommu->dev); 4938c2ecf20Sopenharmony_ci qcom_iommu_tlb_sync(pgtable->cookie); 4948c2ecf20Sopenharmony_ci pm_runtime_put_sync(qcom_domain->iommu->dev); 4958c2ecf20Sopenharmony_ci} 4968c2ecf20Sopenharmony_ci 4978c2ecf20Sopenharmony_cistatic void qcom_iommu_iotlb_sync(struct iommu_domain *domain, 4988c2ecf20Sopenharmony_ci struct iommu_iotlb_gather *gather) 4998c2ecf20Sopenharmony_ci{ 5008c2ecf20Sopenharmony_ci qcom_iommu_flush_iotlb_all(domain); 5018c2ecf20Sopenharmony_ci} 5028c2ecf20Sopenharmony_ci 5038c2ecf20Sopenharmony_cistatic phys_addr_t qcom_iommu_iova_to_phys(struct iommu_domain *domain, 5048c2ecf20Sopenharmony_ci dma_addr_t iova) 5058c2ecf20Sopenharmony_ci{ 5068c2ecf20Sopenharmony_ci phys_addr_t ret; 5078c2ecf20Sopenharmony_ci unsigned long flags; 5088c2ecf20Sopenharmony_ci struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain); 5098c2ecf20Sopenharmony_ci struct io_pgtable_ops *ops = qcom_domain->pgtbl_ops; 5108c2ecf20Sopenharmony_ci 5118c2ecf20Sopenharmony_ci if (!ops) 5128c2ecf20Sopenharmony_ci return 0; 5138c2ecf20Sopenharmony_ci 5148c2ecf20Sopenharmony_ci spin_lock_irqsave(&qcom_domain->pgtbl_lock, flags); 5158c2ecf20Sopenharmony_ci ret = ops->iova_to_phys(ops, iova); 5168c2ecf20Sopenharmony_ci spin_unlock_irqrestore(&qcom_domain->pgtbl_lock, flags); 5178c2ecf20Sopenharmony_ci 5188c2ecf20Sopenharmony_ci return ret; 5198c2ecf20Sopenharmony_ci} 5208c2ecf20Sopenharmony_ci 5218c2ecf20Sopenharmony_cistatic bool qcom_iommu_capable(enum iommu_cap cap) 5228c2ecf20Sopenharmony_ci{ 5238c2ecf20Sopenharmony_ci switch (cap) { 5248c2ecf20Sopenharmony_ci case IOMMU_CAP_CACHE_COHERENCY: 5258c2ecf20Sopenharmony_ci /* 5268c2ecf20Sopenharmony_ci * Return true here as the SMMU can always send out coherent 5278c2ecf20Sopenharmony_ci * requests. 5288c2ecf20Sopenharmony_ci */ 5298c2ecf20Sopenharmony_ci return true; 5308c2ecf20Sopenharmony_ci case IOMMU_CAP_NOEXEC: 5318c2ecf20Sopenharmony_ci return true; 5328c2ecf20Sopenharmony_ci default: 5338c2ecf20Sopenharmony_ci return false; 5348c2ecf20Sopenharmony_ci } 5358c2ecf20Sopenharmony_ci} 5368c2ecf20Sopenharmony_ci 5378c2ecf20Sopenharmony_cistatic struct iommu_device *qcom_iommu_probe_device(struct device *dev) 5388c2ecf20Sopenharmony_ci{ 5398c2ecf20Sopenharmony_ci struct qcom_iommu_dev *qcom_iommu = to_iommu(dev); 5408c2ecf20Sopenharmony_ci struct device_link *link; 5418c2ecf20Sopenharmony_ci 5428c2ecf20Sopenharmony_ci if (!qcom_iommu) 5438c2ecf20Sopenharmony_ci return ERR_PTR(-ENODEV); 5448c2ecf20Sopenharmony_ci 5458c2ecf20Sopenharmony_ci /* 5468c2ecf20Sopenharmony_ci * Establish the link between iommu and master, so that the 5478c2ecf20Sopenharmony_ci * iommu gets runtime enabled/disabled as per the master's 5488c2ecf20Sopenharmony_ci * needs. 5498c2ecf20Sopenharmony_ci */ 5508c2ecf20Sopenharmony_ci link = device_link_add(dev, qcom_iommu->dev, DL_FLAG_PM_RUNTIME); 5518c2ecf20Sopenharmony_ci if (!link) { 5528c2ecf20Sopenharmony_ci dev_err(qcom_iommu->dev, "Unable to create device link between %s and %s\n", 5538c2ecf20Sopenharmony_ci dev_name(qcom_iommu->dev), dev_name(dev)); 5548c2ecf20Sopenharmony_ci return ERR_PTR(-ENODEV); 5558c2ecf20Sopenharmony_ci } 5568c2ecf20Sopenharmony_ci 5578c2ecf20Sopenharmony_ci return &qcom_iommu->iommu; 5588c2ecf20Sopenharmony_ci} 5598c2ecf20Sopenharmony_ci 5608c2ecf20Sopenharmony_cistatic void qcom_iommu_release_device(struct device *dev) 5618c2ecf20Sopenharmony_ci{ 5628c2ecf20Sopenharmony_ci struct qcom_iommu_dev *qcom_iommu = to_iommu(dev); 5638c2ecf20Sopenharmony_ci 5648c2ecf20Sopenharmony_ci if (!qcom_iommu) 5658c2ecf20Sopenharmony_ci return; 5668c2ecf20Sopenharmony_ci 5678c2ecf20Sopenharmony_ci iommu_fwspec_free(dev); 5688c2ecf20Sopenharmony_ci} 5698c2ecf20Sopenharmony_ci 5708c2ecf20Sopenharmony_cistatic int qcom_iommu_of_xlate(struct device *dev, struct of_phandle_args *args) 5718c2ecf20Sopenharmony_ci{ 5728c2ecf20Sopenharmony_ci struct qcom_iommu_dev *qcom_iommu; 5738c2ecf20Sopenharmony_ci struct platform_device *iommu_pdev; 5748c2ecf20Sopenharmony_ci unsigned asid = args->args[0]; 5758c2ecf20Sopenharmony_ci 5768c2ecf20Sopenharmony_ci if (args->args_count != 1) { 5778c2ecf20Sopenharmony_ci dev_err(dev, "incorrect number of iommu params found for %s " 5788c2ecf20Sopenharmony_ci "(found %d, expected 1)\n", 5798c2ecf20Sopenharmony_ci args->np->full_name, args->args_count); 5808c2ecf20Sopenharmony_ci return -EINVAL; 5818c2ecf20Sopenharmony_ci } 5828c2ecf20Sopenharmony_ci 5838c2ecf20Sopenharmony_ci iommu_pdev = of_find_device_by_node(args->np); 5848c2ecf20Sopenharmony_ci if (WARN_ON(!iommu_pdev)) 5858c2ecf20Sopenharmony_ci return -EINVAL; 5868c2ecf20Sopenharmony_ci 5878c2ecf20Sopenharmony_ci qcom_iommu = platform_get_drvdata(iommu_pdev); 5888c2ecf20Sopenharmony_ci 5898c2ecf20Sopenharmony_ci /* make sure the asid specified in dt is valid, so we don't have 5908c2ecf20Sopenharmony_ci * to sanity check this elsewhere, since 'asid - 1' is used to 5918c2ecf20Sopenharmony_ci * index into qcom_iommu->ctxs: 5928c2ecf20Sopenharmony_ci */ 5938c2ecf20Sopenharmony_ci if (WARN_ON(asid < 1) || 5948c2ecf20Sopenharmony_ci WARN_ON(asid > qcom_iommu->num_ctxs)) { 5958c2ecf20Sopenharmony_ci put_device(&iommu_pdev->dev); 5968c2ecf20Sopenharmony_ci return -EINVAL; 5978c2ecf20Sopenharmony_ci } 5988c2ecf20Sopenharmony_ci 5998c2ecf20Sopenharmony_ci if (!dev_iommu_priv_get(dev)) { 6008c2ecf20Sopenharmony_ci dev_iommu_priv_set(dev, qcom_iommu); 6018c2ecf20Sopenharmony_ci } else { 6028c2ecf20Sopenharmony_ci /* make sure devices iommus dt node isn't referring to 6038c2ecf20Sopenharmony_ci * multiple different iommu devices. Multiple context 6048c2ecf20Sopenharmony_ci * banks are ok, but multiple devices are not: 6058c2ecf20Sopenharmony_ci */ 6068c2ecf20Sopenharmony_ci if (WARN_ON(qcom_iommu != dev_iommu_priv_get(dev))) { 6078c2ecf20Sopenharmony_ci put_device(&iommu_pdev->dev); 6088c2ecf20Sopenharmony_ci return -EINVAL; 6098c2ecf20Sopenharmony_ci } 6108c2ecf20Sopenharmony_ci } 6118c2ecf20Sopenharmony_ci 6128c2ecf20Sopenharmony_ci return iommu_fwspec_add_ids(dev, &asid, 1); 6138c2ecf20Sopenharmony_ci} 6148c2ecf20Sopenharmony_ci 6158c2ecf20Sopenharmony_cistatic const struct iommu_ops qcom_iommu_ops = { 6168c2ecf20Sopenharmony_ci .capable = qcom_iommu_capable, 6178c2ecf20Sopenharmony_ci .domain_alloc = qcom_iommu_domain_alloc, 6188c2ecf20Sopenharmony_ci .domain_free = qcom_iommu_domain_free, 6198c2ecf20Sopenharmony_ci .attach_dev = qcom_iommu_attach_dev, 6208c2ecf20Sopenharmony_ci .detach_dev = qcom_iommu_detach_dev, 6218c2ecf20Sopenharmony_ci .map = qcom_iommu_map, 6228c2ecf20Sopenharmony_ci .unmap = qcom_iommu_unmap, 6238c2ecf20Sopenharmony_ci .flush_iotlb_all = qcom_iommu_flush_iotlb_all, 6248c2ecf20Sopenharmony_ci .iotlb_sync = qcom_iommu_iotlb_sync, 6258c2ecf20Sopenharmony_ci .iova_to_phys = qcom_iommu_iova_to_phys, 6268c2ecf20Sopenharmony_ci .probe_device = qcom_iommu_probe_device, 6278c2ecf20Sopenharmony_ci .release_device = qcom_iommu_release_device, 6288c2ecf20Sopenharmony_ci .device_group = generic_device_group, 6298c2ecf20Sopenharmony_ci .of_xlate = qcom_iommu_of_xlate, 6308c2ecf20Sopenharmony_ci .pgsize_bitmap = SZ_4K | SZ_64K | SZ_1M | SZ_16M, 6318c2ecf20Sopenharmony_ci}; 6328c2ecf20Sopenharmony_ci 6338c2ecf20Sopenharmony_cistatic int qcom_iommu_sec_ptbl_init(struct device *dev) 6348c2ecf20Sopenharmony_ci{ 6358c2ecf20Sopenharmony_ci size_t psize = 0; 6368c2ecf20Sopenharmony_ci unsigned int spare = 0; 6378c2ecf20Sopenharmony_ci void *cpu_addr; 6388c2ecf20Sopenharmony_ci dma_addr_t paddr; 6398c2ecf20Sopenharmony_ci unsigned long attrs; 6408c2ecf20Sopenharmony_ci static bool allocated = false; 6418c2ecf20Sopenharmony_ci int ret; 6428c2ecf20Sopenharmony_ci 6438c2ecf20Sopenharmony_ci if (allocated) 6448c2ecf20Sopenharmony_ci return 0; 6458c2ecf20Sopenharmony_ci 6468c2ecf20Sopenharmony_ci ret = qcom_scm_iommu_secure_ptbl_size(spare, &psize); 6478c2ecf20Sopenharmony_ci if (ret) { 6488c2ecf20Sopenharmony_ci dev_err(dev, "failed to get iommu secure pgtable size (%d)\n", 6498c2ecf20Sopenharmony_ci ret); 6508c2ecf20Sopenharmony_ci return ret; 6518c2ecf20Sopenharmony_ci } 6528c2ecf20Sopenharmony_ci 6538c2ecf20Sopenharmony_ci dev_info(dev, "iommu sec: pgtable size: %zu\n", psize); 6548c2ecf20Sopenharmony_ci 6558c2ecf20Sopenharmony_ci attrs = DMA_ATTR_NO_KERNEL_MAPPING; 6568c2ecf20Sopenharmony_ci 6578c2ecf20Sopenharmony_ci cpu_addr = dma_alloc_attrs(dev, psize, &paddr, GFP_KERNEL, attrs); 6588c2ecf20Sopenharmony_ci if (!cpu_addr) { 6598c2ecf20Sopenharmony_ci dev_err(dev, "failed to allocate %zu bytes for pgtable\n", 6608c2ecf20Sopenharmony_ci psize); 6618c2ecf20Sopenharmony_ci return -ENOMEM; 6628c2ecf20Sopenharmony_ci } 6638c2ecf20Sopenharmony_ci 6648c2ecf20Sopenharmony_ci ret = qcom_scm_iommu_secure_ptbl_init(paddr, psize, spare); 6658c2ecf20Sopenharmony_ci if (ret) { 6668c2ecf20Sopenharmony_ci dev_err(dev, "failed to init iommu pgtable (%d)\n", ret); 6678c2ecf20Sopenharmony_ci goto free_mem; 6688c2ecf20Sopenharmony_ci } 6698c2ecf20Sopenharmony_ci 6708c2ecf20Sopenharmony_ci allocated = true; 6718c2ecf20Sopenharmony_ci return 0; 6728c2ecf20Sopenharmony_ci 6738c2ecf20Sopenharmony_cifree_mem: 6748c2ecf20Sopenharmony_ci dma_free_attrs(dev, psize, cpu_addr, paddr, attrs); 6758c2ecf20Sopenharmony_ci return ret; 6768c2ecf20Sopenharmony_ci} 6778c2ecf20Sopenharmony_ci 6788c2ecf20Sopenharmony_cistatic int get_asid(const struct device_node *np) 6798c2ecf20Sopenharmony_ci{ 6808c2ecf20Sopenharmony_ci u32 reg; 6818c2ecf20Sopenharmony_ci 6828c2ecf20Sopenharmony_ci /* read the "reg" property directly to get the relative address 6838c2ecf20Sopenharmony_ci * of the context bank, and calculate the asid from that: 6848c2ecf20Sopenharmony_ci */ 6858c2ecf20Sopenharmony_ci if (of_property_read_u32_index(np, "reg", 0, ®)) 6868c2ecf20Sopenharmony_ci return -ENODEV; 6878c2ecf20Sopenharmony_ci 6888c2ecf20Sopenharmony_ci return reg / 0x1000; /* context banks are 0x1000 apart */ 6898c2ecf20Sopenharmony_ci} 6908c2ecf20Sopenharmony_ci 6918c2ecf20Sopenharmony_cistatic int qcom_iommu_ctx_probe(struct platform_device *pdev) 6928c2ecf20Sopenharmony_ci{ 6938c2ecf20Sopenharmony_ci struct qcom_iommu_ctx *ctx; 6948c2ecf20Sopenharmony_ci struct device *dev = &pdev->dev; 6958c2ecf20Sopenharmony_ci struct qcom_iommu_dev *qcom_iommu = dev_get_drvdata(dev->parent); 6968c2ecf20Sopenharmony_ci struct resource *res; 6978c2ecf20Sopenharmony_ci int ret, irq; 6988c2ecf20Sopenharmony_ci 6998c2ecf20Sopenharmony_ci ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL); 7008c2ecf20Sopenharmony_ci if (!ctx) 7018c2ecf20Sopenharmony_ci return -ENOMEM; 7028c2ecf20Sopenharmony_ci 7038c2ecf20Sopenharmony_ci ctx->dev = dev; 7048c2ecf20Sopenharmony_ci platform_set_drvdata(pdev, ctx); 7058c2ecf20Sopenharmony_ci 7068c2ecf20Sopenharmony_ci res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 7078c2ecf20Sopenharmony_ci ctx->base = devm_ioremap_resource(dev, res); 7088c2ecf20Sopenharmony_ci if (IS_ERR(ctx->base)) 7098c2ecf20Sopenharmony_ci return PTR_ERR(ctx->base); 7108c2ecf20Sopenharmony_ci 7118c2ecf20Sopenharmony_ci irq = platform_get_irq(pdev, 0); 7128c2ecf20Sopenharmony_ci if (irq < 0) 7138c2ecf20Sopenharmony_ci return -ENODEV; 7148c2ecf20Sopenharmony_ci 7158c2ecf20Sopenharmony_ci /* clear IRQs before registering fault handler, just in case the 7168c2ecf20Sopenharmony_ci * boot-loader left us a surprise: 7178c2ecf20Sopenharmony_ci */ 7188c2ecf20Sopenharmony_ci iommu_writel(ctx, ARM_SMMU_CB_FSR, iommu_readl(ctx, ARM_SMMU_CB_FSR)); 7198c2ecf20Sopenharmony_ci 7208c2ecf20Sopenharmony_ci ret = devm_request_irq(dev, irq, 7218c2ecf20Sopenharmony_ci qcom_iommu_fault, 7228c2ecf20Sopenharmony_ci IRQF_SHARED, 7238c2ecf20Sopenharmony_ci "qcom-iommu-fault", 7248c2ecf20Sopenharmony_ci ctx); 7258c2ecf20Sopenharmony_ci if (ret) { 7268c2ecf20Sopenharmony_ci dev_err(dev, "failed to request IRQ %u\n", irq); 7278c2ecf20Sopenharmony_ci return ret; 7288c2ecf20Sopenharmony_ci } 7298c2ecf20Sopenharmony_ci 7308c2ecf20Sopenharmony_ci ret = get_asid(dev->of_node); 7318c2ecf20Sopenharmony_ci if (ret < 0) { 7328c2ecf20Sopenharmony_ci dev_err(dev, "missing reg property\n"); 7338c2ecf20Sopenharmony_ci return ret; 7348c2ecf20Sopenharmony_ci } 7358c2ecf20Sopenharmony_ci 7368c2ecf20Sopenharmony_ci ctx->asid = ret; 7378c2ecf20Sopenharmony_ci 7388c2ecf20Sopenharmony_ci dev_dbg(dev, "found asid %u\n", ctx->asid); 7398c2ecf20Sopenharmony_ci 7408c2ecf20Sopenharmony_ci qcom_iommu->ctxs[ctx->asid - 1] = ctx; 7418c2ecf20Sopenharmony_ci 7428c2ecf20Sopenharmony_ci return 0; 7438c2ecf20Sopenharmony_ci} 7448c2ecf20Sopenharmony_ci 7458c2ecf20Sopenharmony_cistatic int qcom_iommu_ctx_remove(struct platform_device *pdev) 7468c2ecf20Sopenharmony_ci{ 7478c2ecf20Sopenharmony_ci struct qcom_iommu_dev *qcom_iommu = dev_get_drvdata(pdev->dev.parent); 7488c2ecf20Sopenharmony_ci struct qcom_iommu_ctx *ctx = platform_get_drvdata(pdev); 7498c2ecf20Sopenharmony_ci 7508c2ecf20Sopenharmony_ci platform_set_drvdata(pdev, NULL); 7518c2ecf20Sopenharmony_ci 7528c2ecf20Sopenharmony_ci qcom_iommu->ctxs[ctx->asid - 1] = NULL; 7538c2ecf20Sopenharmony_ci 7548c2ecf20Sopenharmony_ci return 0; 7558c2ecf20Sopenharmony_ci} 7568c2ecf20Sopenharmony_ci 7578c2ecf20Sopenharmony_cistatic const struct of_device_id ctx_of_match[] = { 7588c2ecf20Sopenharmony_ci { .compatible = "qcom,msm-iommu-v1-ns" }, 7598c2ecf20Sopenharmony_ci { .compatible = "qcom,msm-iommu-v1-sec" }, 7608c2ecf20Sopenharmony_ci { /* sentinel */ } 7618c2ecf20Sopenharmony_ci}; 7628c2ecf20Sopenharmony_ci 7638c2ecf20Sopenharmony_cistatic struct platform_driver qcom_iommu_ctx_driver = { 7648c2ecf20Sopenharmony_ci .driver = { 7658c2ecf20Sopenharmony_ci .name = "qcom-iommu-ctx", 7668c2ecf20Sopenharmony_ci .of_match_table = ctx_of_match, 7678c2ecf20Sopenharmony_ci }, 7688c2ecf20Sopenharmony_ci .probe = qcom_iommu_ctx_probe, 7698c2ecf20Sopenharmony_ci .remove = qcom_iommu_ctx_remove, 7708c2ecf20Sopenharmony_ci}; 7718c2ecf20Sopenharmony_ci 7728c2ecf20Sopenharmony_cistatic bool qcom_iommu_has_secure_context(struct qcom_iommu_dev *qcom_iommu) 7738c2ecf20Sopenharmony_ci{ 7748c2ecf20Sopenharmony_ci struct device_node *child; 7758c2ecf20Sopenharmony_ci 7768c2ecf20Sopenharmony_ci for_each_child_of_node(qcom_iommu->dev->of_node, child) { 7778c2ecf20Sopenharmony_ci if (of_device_is_compatible(child, "qcom,msm-iommu-v1-sec")) { 7788c2ecf20Sopenharmony_ci of_node_put(child); 7798c2ecf20Sopenharmony_ci return true; 7808c2ecf20Sopenharmony_ci } 7818c2ecf20Sopenharmony_ci } 7828c2ecf20Sopenharmony_ci 7838c2ecf20Sopenharmony_ci return false; 7848c2ecf20Sopenharmony_ci} 7858c2ecf20Sopenharmony_ci 7868c2ecf20Sopenharmony_cistatic int qcom_iommu_device_probe(struct platform_device *pdev) 7878c2ecf20Sopenharmony_ci{ 7888c2ecf20Sopenharmony_ci struct device_node *child; 7898c2ecf20Sopenharmony_ci struct qcom_iommu_dev *qcom_iommu; 7908c2ecf20Sopenharmony_ci struct device *dev = &pdev->dev; 7918c2ecf20Sopenharmony_ci struct resource *res; 7928c2ecf20Sopenharmony_ci struct clk *clk; 7938c2ecf20Sopenharmony_ci int ret, max_asid = 0; 7948c2ecf20Sopenharmony_ci 7958c2ecf20Sopenharmony_ci /* find the max asid (which is 1:1 to ctx bank idx), so we know how 7968c2ecf20Sopenharmony_ci * many child ctx devices we have: 7978c2ecf20Sopenharmony_ci */ 7988c2ecf20Sopenharmony_ci for_each_child_of_node(dev->of_node, child) 7998c2ecf20Sopenharmony_ci max_asid = max(max_asid, get_asid(child)); 8008c2ecf20Sopenharmony_ci 8018c2ecf20Sopenharmony_ci qcom_iommu = devm_kzalloc(dev, struct_size(qcom_iommu, ctxs, max_asid), 8028c2ecf20Sopenharmony_ci GFP_KERNEL); 8038c2ecf20Sopenharmony_ci if (!qcom_iommu) 8048c2ecf20Sopenharmony_ci return -ENOMEM; 8058c2ecf20Sopenharmony_ci qcom_iommu->num_ctxs = max_asid; 8068c2ecf20Sopenharmony_ci qcom_iommu->dev = dev; 8078c2ecf20Sopenharmony_ci 8088c2ecf20Sopenharmony_ci res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 8098c2ecf20Sopenharmony_ci if (res) { 8108c2ecf20Sopenharmony_ci qcom_iommu->local_base = devm_ioremap_resource(dev, res); 8118c2ecf20Sopenharmony_ci if (IS_ERR(qcom_iommu->local_base)) 8128c2ecf20Sopenharmony_ci return PTR_ERR(qcom_iommu->local_base); 8138c2ecf20Sopenharmony_ci } 8148c2ecf20Sopenharmony_ci 8158c2ecf20Sopenharmony_ci clk = devm_clk_get(dev, "iface"); 8168c2ecf20Sopenharmony_ci if (IS_ERR(clk)) { 8178c2ecf20Sopenharmony_ci dev_err(dev, "failed to get iface clock\n"); 8188c2ecf20Sopenharmony_ci return PTR_ERR(clk); 8198c2ecf20Sopenharmony_ci } 8208c2ecf20Sopenharmony_ci qcom_iommu->clks[CLK_IFACE].clk = clk; 8218c2ecf20Sopenharmony_ci 8228c2ecf20Sopenharmony_ci clk = devm_clk_get(dev, "bus"); 8238c2ecf20Sopenharmony_ci if (IS_ERR(clk)) { 8248c2ecf20Sopenharmony_ci dev_err(dev, "failed to get bus clock\n"); 8258c2ecf20Sopenharmony_ci return PTR_ERR(clk); 8268c2ecf20Sopenharmony_ci } 8278c2ecf20Sopenharmony_ci qcom_iommu->clks[CLK_BUS].clk = clk; 8288c2ecf20Sopenharmony_ci 8298c2ecf20Sopenharmony_ci clk = devm_clk_get_optional(dev, "tbu"); 8308c2ecf20Sopenharmony_ci if (IS_ERR(clk)) { 8318c2ecf20Sopenharmony_ci dev_err(dev, "failed to get tbu clock\n"); 8328c2ecf20Sopenharmony_ci return PTR_ERR(clk); 8338c2ecf20Sopenharmony_ci } 8348c2ecf20Sopenharmony_ci qcom_iommu->clks[CLK_TBU].clk = clk; 8358c2ecf20Sopenharmony_ci 8368c2ecf20Sopenharmony_ci if (of_property_read_u32(dev->of_node, "qcom,iommu-secure-id", 8378c2ecf20Sopenharmony_ci &qcom_iommu->sec_id)) { 8388c2ecf20Sopenharmony_ci dev_err(dev, "missing qcom,iommu-secure-id property\n"); 8398c2ecf20Sopenharmony_ci return -ENODEV; 8408c2ecf20Sopenharmony_ci } 8418c2ecf20Sopenharmony_ci 8428c2ecf20Sopenharmony_ci if (qcom_iommu_has_secure_context(qcom_iommu)) { 8438c2ecf20Sopenharmony_ci ret = qcom_iommu_sec_ptbl_init(dev); 8448c2ecf20Sopenharmony_ci if (ret) { 8458c2ecf20Sopenharmony_ci dev_err(dev, "cannot init secure pg table(%d)\n", ret); 8468c2ecf20Sopenharmony_ci return ret; 8478c2ecf20Sopenharmony_ci } 8488c2ecf20Sopenharmony_ci } 8498c2ecf20Sopenharmony_ci 8508c2ecf20Sopenharmony_ci platform_set_drvdata(pdev, qcom_iommu); 8518c2ecf20Sopenharmony_ci 8528c2ecf20Sopenharmony_ci pm_runtime_enable(dev); 8538c2ecf20Sopenharmony_ci 8548c2ecf20Sopenharmony_ci /* register context bank devices, which are child nodes: */ 8558c2ecf20Sopenharmony_ci ret = devm_of_platform_populate(dev); 8568c2ecf20Sopenharmony_ci if (ret) { 8578c2ecf20Sopenharmony_ci dev_err(dev, "Failed to populate iommu contexts\n"); 8588c2ecf20Sopenharmony_ci return ret; 8598c2ecf20Sopenharmony_ci } 8608c2ecf20Sopenharmony_ci 8618c2ecf20Sopenharmony_ci ret = iommu_device_sysfs_add(&qcom_iommu->iommu, dev, NULL, 8628c2ecf20Sopenharmony_ci dev_name(dev)); 8638c2ecf20Sopenharmony_ci if (ret) { 8648c2ecf20Sopenharmony_ci dev_err(dev, "Failed to register iommu in sysfs\n"); 8658c2ecf20Sopenharmony_ci return ret; 8668c2ecf20Sopenharmony_ci } 8678c2ecf20Sopenharmony_ci 8688c2ecf20Sopenharmony_ci iommu_device_set_ops(&qcom_iommu->iommu, &qcom_iommu_ops); 8698c2ecf20Sopenharmony_ci iommu_device_set_fwnode(&qcom_iommu->iommu, dev->fwnode); 8708c2ecf20Sopenharmony_ci 8718c2ecf20Sopenharmony_ci ret = iommu_device_register(&qcom_iommu->iommu); 8728c2ecf20Sopenharmony_ci if (ret) { 8738c2ecf20Sopenharmony_ci dev_err(dev, "Failed to register iommu\n"); 8748c2ecf20Sopenharmony_ci return ret; 8758c2ecf20Sopenharmony_ci } 8768c2ecf20Sopenharmony_ci 8778c2ecf20Sopenharmony_ci bus_set_iommu(&platform_bus_type, &qcom_iommu_ops); 8788c2ecf20Sopenharmony_ci 8798c2ecf20Sopenharmony_ci if (qcom_iommu->local_base) { 8808c2ecf20Sopenharmony_ci pm_runtime_get_sync(dev); 8818c2ecf20Sopenharmony_ci writel_relaxed(0xffffffff, qcom_iommu->local_base + SMMU_INTR_SEL_NS); 8828c2ecf20Sopenharmony_ci pm_runtime_put_sync(dev); 8838c2ecf20Sopenharmony_ci } 8848c2ecf20Sopenharmony_ci 8858c2ecf20Sopenharmony_ci return 0; 8868c2ecf20Sopenharmony_ci} 8878c2ecf20Sopenharmony_ci 8888c2ecf20Sopenharmony_cistatic int qcom_iommu_device_remove(struct platform_device *pdev) 8898c2ecf20Sopenharmony_ci{ 8908c2ecf20Sopenharmony_ci struct qcom_iommu_dev *qcom_iommu = platform_get_drvdata(pdev); 8918c2ecf20Sopenharmony_ci 8928c2ecf20Sopenharmony_ci bus_set_iommu(&platform_bus_type, NULL); 8938c2ecf20Sopenharmony_ci 8948c2ecf20Sopenharmony_ci pm_runtime_force_suspend(&pdev->dev); 8958c2ecf20Sopenharmony_ci platform_set_drvdata(pdev, NULL); 8968c2ecf20Sopenharmony_ci iommu_device_sysfs_remove(&qcom_iommu->iommu); 8978c2ecf20Sopenharmony_ci iommu_device_unregister(&qcom_iommu->iommu); 8988c2ecf20Sopenharmony_ci 8998c2ecf20Sopenharmony_ci return 0; 9008c2ecf20Sopenharmony_ci} 9018c2ecf20Sopenharmony_ci 9028c2ecf20Sopenharmony_cistatic int __maybe_unused qcom_iommu_resume(struct device *dev) 9038c2ecf20Sopenharmony_ci{ 9048c2ecf20Sopenharmony_ci struct qcom_iommu_dev *qcom_iommu = dev_get_drvdata(dev); 9058c2ecf20Sopenharmony_ci 9068c2ecf20Sopenharmony_ci return clk_bulk_prepare_enable(CLK_NUM, qcom_iommu->clks); 9078c2ecf20Sopenharmony_ci} 9088c2ecf20Sopenharmony_ci 9098c2ecf20Sopenharmony_cistatic int __maybe_unused qcom_iommu_suspend(struct device *dev) 9108c2ecf20Sopenharmony_ci{ 9118c2ecf20Sopenharmony_ci struct qcom_iommu_dev *qcom_iommu = dev_get_drvdata(dev); 9128c2ecf20Sopenharmony_ci 9138c2ecf20Sopenharmony_ci clk_bulk_disable_unprepare(CLK_NUM, qcom_iommu->clks); 9148c2ecf20Sopenharmony_ci 9158c2ecf20Sopenharmony_ci return 0; 9168c2ecf20Sopenharmony_ci} 9178c2ecf20Sopenharmony_ci 9188c2ecf20Sopenharmony_cistatic const struct dev_pm_ops qcom_iommu_pm_ops = { 9198c2ecf20Sopenharmony_ci SET_RUNTIME_PM_OPS(qcom_iommu_suspend, qcom_iommu_resume, NULL) 9208c2ecf20Sopenharmony_ci SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, 9218c2ecf20Sopenharmony_ci pm_runtime_force_resume) 9228c2ecf20Sopenharmony_ci}; 9238c2ecf20Sopenharmony_ci 9248c2ecf20Sopenharmony_cistatic const struct of_device_id qcom_iommu_of_match[] = { 9258c2ecf20Sopenharmony_ci { .compatible = "qcom,msm-iommu-v1" }, 9268c2ecf20Sopenharmony_ci { /* sentinel */ } 9278c2ecf20Sopenharmony_ci}; 9288c2ecf20Sopenharmony_ci 9298c2ecf20Sopenharmony_cistatic struct platform_driver qcom_iommu_driver = { 9308c2ecf20Sopenharmony_ci .driver = { 9318c2ecf20Sopenharmony_ci .name = "qcom-iommu", 9328c2ecf20Sopenharmony_ci .of_match_table = qcom_iommu_of_match, 9338c2ecf20Sopenharmony_ci .pm = &qcom_iommu_pm_ops, 9348c2ecf20Sopenharmony_ci }, 9358c2ecf20Sopenharmony_ci .probe = qcom_iommu_device_probe, 9368c2ecf20Sopenharmony_ci .remove = qcom_iommu_device_remove, 9378c2ecf20Sopenharmony_ci}; 9388c2ecf20Sopenharmony_ci 9398c2ecf20Sopenharmony_cistatic int __init qcom_iommu_init(void) 9408c2ecf20Sopenharmony_ci{ 9418c2ecf20Sopenharmony_ci int ret; 9428c2ecf20Sopenharmony_ci 9438c2ecf20Sopenharmony_ci ret = platform_driver_register(&qcom_iommu_ctx_driver); 9448c2ecf20Sopenharmony_ci if (ret) 9458c2ecf20Sopenharmony_ci return ret; 9468c2ecf20Sopenharmony_ci 9478c2ecf20Sopenharmony_ci ret = platform_driver_register(&qcom_iommu_driver); 9488c2ecf20Sopenharmony_ci if (ret) 9498c2ecf20Sopenharmony_ci platform_driver_unregister(&qcom_iommu_ctx_driver); 9508c2ecf20Sopenharmony_ci 9518c2ecf20Sopenharmony_ci return ret; 9528c2ecf20Sopenharmony_ci} 9538c2ecf20Sopenharmony_cidevice_initcall(qcom_iommu_init); 954