1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * Copyright (C) 2013 Red Hat
4  * Author: Rob Clark <robdclark@gmail.com>
5  */
6 
7 #include <drm/drm_crtc.h>
8 #include <drm/drm_flip_work.h>
9 #include <drm/drm_mode.h>
10 #include <drm/drm_probe_helper.h>
11 #include <drm/drm_vblank.h>
12 
13 #include "mdp4_kms.h"
14 
15 struct mdp4_crtc {
16 	struct drm_crtc base;
17 	char name[8];
18 	int id;
19 	int ovlp;
20 	enum mdp4_dma dma;
21 	bool enabled;
22 
23 	/* which mixer/encoder we route output to: */
24 	int mixer;
25 
26 	struct {
27 		spinlock_t lock;
28 		bool stale;
29 		uint32_t width, height;
30 		uint32_t x, y;
31 
32 		/* next cursor to scan-out: */
33 		uint32_t next_iova;
34 		struct drm_gem_object *next_bo;
35 
36 		/* current cursor being scanned out: */
37 		struct drm_gem_object *scanout_bo;
38 	} cursor;
39 
40 
41 	/* if there is a pending flip, these will be non-null: */
42 	struct drm_pending_vblank_event *event;
43 
44 	/* Bits have been flushed at the last commit,
45 	 * used to decide if a vsync has happened since last commit.
46 	 */
47 	u32 flushed_mask;
48 
49 #define PENDING_CURSOR 0x1
50 #define PENDING_FLIP   0x2
51 	atomic_t pending;
52 
53 	/* for unref'ing cursor bo's after scanout completes: */
54 	struct drm_flip_work unref_cursor_work;
55 
56 	struct mdp_irq vblank;
57 	struct mdp_irq err;
58 };
59 #define to_mdp4_crtc(x) container_of(x, struct mdp4_crtc, base)
60 
get_kms(struct drm_crtc *crtc)61 static struct mdp4_kms *get_kms(struct drm_crtc *crtc)
62 {
63 	struct msm_drm_private *priv = crtc->dev->dev_private;
64 	return to_mdp4_kms(to_mdp_kms(priv->kms));
65 }
66 
request_pending(struct drm_crtc *crtc, uint32_t pending)67 static void request_pending(struct drm_crtc *crtc, uint32_t pending)
68 {
69 	struct mdp4_crtc *mdp4_crtc = to_mdp4_crtc(crtc);
70 
71 	atomic_or(pending, &mdp4_crtc->pending);
72 	mdp_irq_register(&get_kms(crtc)->base, &mdp4_crtc->vblank);
73 }
74 
crtc_flush(struct drm_crtc *crtc)75 static void crtc_flush(struct drm_crtc *crtc)
76 {
77 	struct mdp4_crtc *mdp4_crtc = to_mdp4_crtc(crtc);
78 	struct mdp4_kms *mdp4_kms = get_kms(crtc);
79 	struct drm_plane *plane;
80 	uint32_t flush = 0;
81 
82 	drm_atomic_crtc_for_each_plane(plane, crtc) {
83 		enum mdp4_pipe pipe_id = mdp4_plane_pipe(plane);
84 		flush |= pipe2flush(pipe_id);
85 	}
86 
87 	flush |= ovlp2flush(mdp4_crtc->ovlp);
88 
89 	DBG("%s: flush=%08x", mdp4_crtc->name, flush);
90 
91 	mdp4_crtc->flushed_mask = flush;
92 
93 	mdp4_write(mdp4_kms, REG_MDP4_OVERLAY_FLUSH, flush);
94 }
95 
96 /* if file!=NULL, this is preclose potential cancel-flip path */
complete_flip(struct drm_crtc *crtc, struct drm_file *file)97 static void complete_flip(struct drm_crtc *crtc, struct drm_file *file)
98 {
99 	struct mdp4_crtc *mdp4_crtc = to_mdp4_crtc(crtc);
100 	struct drm_device *dev = crtc->dev;
101 	struct drm_pending_vblank_event *event;
102 	unsigned long flags;
103 
104 	spin_lock_irqsave(&dev->event_lock, flags);
105 	event = mdp4_crtc->event;
106 	if (event) {
107 		mdp4_crtc->event = NULL;
108 		DBG("%s: send event: %p", mdp4_crtc->name, event);
109 		drm_crtc_send_vblank_event(crtc, event);
110 	}
111 	spin_unlock_irqrestore(&dev->event_lock, flags);
112 }
113 
unref_cursor_worker(struct drm_flip_work *work, void *val)114 static void unref_cursor_worker(struct drm_flip_work *work, void *val)
115 {
116 	struct mdp4_crtc *mdp4_crtc =
117 		container_of(work, struct mdp4_crtc, unref_cursor_work);
118 	struct mdp4_kms *mdp4_kms = get_kms(&mdp4_crtc->base);
119 	struct msm_kms *kms = &mdp4_kms->base.base;
120 
121 	msm_gem_unpin_iova(val, kms->aspace);
122 	drm_gem_object_put(val);
123 }
124 
mdp4_crtc_destroy(struct drm_crtc *crtc)125 static void mdp4_crtc_destroy(struct drm_crtc *crtc)
126 {
127 	struct mdp4_crtc *mdp4_crtc = to_mdp4_crtc(crtc);
128 
129 	drm_crtc_cleanup(crtc);
130 	drm_flip_work_cleanup(&mdp4_crtc->unref_cursor_work);
131 
132 	kfree(mdp4_crtc);
133 }
134 
135 /* statically (for now) map planes to mixer stage (z-order): */
136 static const int idxs[] = {
137 		[VG1]  = 1,
138 		[VG2]  = 2,
139 		[RGB1] = 0,
140 		[RGB2] = 0,
141 		[RGB3] = 0,
142 		[VG3]  = 3,
143 		[VG4]  = 4,
144 
145 };
146 
147 /* setup mixer config, for which we need to consider all crtc's and
148  * the planes attached to them
149  *
150  * TODO may possibly need some extra locking here
151  */
setup_mixer(struct mdp4_kms *mdp4_kms)152 static void setup_mixer(struct mdp4_kms *mdp4_kms)
153 {
154 	struct drm_mode_config *config = &mdp4_kms->dev->mode_config;
155 	struct drm_crtc *crtc;
156 	uint32_t mixer_cfg = 0;
157 	static const enum mdp_mixer_stage_id stages[] = {
158 			STAGE_BASE, STAGE0, STAGE1, STAGE2, STAGE3,
159 	};
160 
161 	list_for_each_entry(crtc, &config->crtc_list, head) {
162 		struct mdp4_crtc *mdp4_crtc = to_mdp4_crtc(crtc);
163 		struct drm_plane *plane;
164 
165 		drm_atomic_crtc_for_each_plane(plane, crtc) {
166 			enum mdp4_pipe pipe_id = mdp4_plane_pipe(plane);
167 			int idx = idxs[pipe_id];
168 			mixer_cfg = mixercfg(mixer_cfg, mdp4_crtc->mixer,
169 					pipe_id, stages[idx]);
170 		}
171 	}
172 
173 	mdp4_write(mdp4_kms, REG_MDP4_LAYERMIXER_IN_CFG, mixer_cfg);
174 }
175 
blend_setup(struct drm_crtc *crtc)176 static void blend_setup(struct drm_crtc *crtc)
177 {
178 	struct mdp4_crtc *mdp4_crtc = to_mdp4_crtc(crtc);
179 	struct mdp4_kms *mdp4_kms = get_kms(crtc);
180 	struct drm_plane *plane;
181 	int i, ovlp = mdp4_crtc->ovlp;
182 	bool alpha[4]= { false, false, false, false };
183 
184 	mdp4_write(mdp4_kms, REG_MDP4_OVLP_TRANSP_LOW0(ovlp), 0);
185 	mdp4_write(mdp4_kms, REG_MDP4_OVLP_TRANSP_LOW1(ovlp), 0);
186 	mdp4_write(mdp4_kms, REG_MDP4_OVLP_TRANSP_HIGH0(ovlp), 0);
187 	mdp4_write(mdp4_kms, REG_MDP4_OVLP_TRANSP_HIGH1(ovlp), 0);
188 
189 	drm_atomic_crtc_for_each_plane(plane, crtc) {
190 		enum mdp4_pipe pipe_id = mdp4_plane_pipe(plane);
191 		int idx = idxs[pipe_id];
192 		if (idx > 0) {
193 			const struct mdp_format *format =
194 					to_mdp_format(msm_framebuffer_format(plane->state->fb));
195 			alpha[idx-1] = format->alpha_enable;
196 		}
197 	}
198 
199 	for (i = 0; i < 4; i++) {
200 		uint32_t op;
201 
202 		if (alpha[i]) {
203 			op = MDP4_OVLP_STAGE_OP_FG_ALPHA(FG_PIXEL) |
204 					MDP4_OVLP_STAGE_OP_BG_ALPHA(FG_PIXEL) |
205 					MDP4_OVLP_STAGE_OP_BG_INV_ALPHA;
206 		} else {
207 			op = MDP4_OVLP_STAGE_OP_FG_ALPHA(FG_CONST) |
208 					MDP4_OVLP_STAGE_OP_BG_ALPHA(BG_CONST);
209 		}
210 
211 		mdp4_write(mdp4_kms, REG_MDP4_OVLP_STAGE_FG_ALPHA(ovlp, i), 0xff);
212 		mdp4_write(mdp4_kms, REG_MDP4_OVLP_STAGE_BG_ALPHA(ovlp, i), 0x00);
213 		mdp4_write(mdp4_kms, REG_MDP4_OVLP_STAGE_OP(ovlp, i), op);
214 		mdp4_write(mdp4_kms, REG_MDP4_OVLP_STAGE_CO3(ovlp, i), 1);
215 		mdp4_write(mdp4_kms, REG_MDP4_OVLP_STAGE_TRANSP_LOW0(ovlp, i), 0);
216 		mdp4_write(mdp4_kms, REG_MDP4_OVLP_STAGE_TRANSP_LOW1(ovlp, i), 0);
217 		mdp4_write(mdp4_kms, REG_MDP4_OVLP_STAGE_TRANSP_HIGH0(ovlp, i), 0);
218 		mdp4_write(mdp4_kms, REG_MDP4_OVLP_STAGE_TRANSP_HIGH1(ovlp, i), 0);
219 	}
220 
221 	setup_mixer(mdp4_kms);
222 }
223 
mdp4_crtc_mode_set_nofb(struct drm_crtc *crtc)224 static void mdp4_crtc_mode_set_nofb(struct drm_crtc *crtc)
225 {
226 	struct mdp4_crtc *mdp4_crtc = to_mdp4_crtc(crtc);
227 	struct mdp4_kms *mdp4_kms = get_kms(crtc);
228 	enum mdp4_dma dma = mdp4_crtc->dma;
229 	int ovlp = mdp4_crtc->ovlp;
230 	struct drm_display_mode *mode;
231 
232 	if (WARN_ON(!crtc->state))
233 		return;
234 
235 	mode = &crtc->state->adjusted_mode;
236 
237 	DBG("%s: set mode: " DRM_MODE_FMT,
238 			mdp4_crtc->name, DRM_MODE_ARG(mode));
239 
240 	mdp4_write(mdp4_kms, REG_MDP4_DMA_SRC_SIZE(dma),
241 			MDP4_DMA_SRC_SIZE_WIDTH(mode->hdisplay) |
242 			MDP4_DMA_SRC_SIZE_HEIGHT(mode->vdisplay));
243 
244 	/* take data from pipe: */
245 	mdp4_write(mdp4_kms, REG_MDP4_DMA_SRC_BASE(dma), 0);
246 	mdp4_write(mdp4_kms, REG_MDP4_DMA_SRC_STRIDE(dma), 0);
247 	mdp4_write(mdp4_kms, REG_MDP4_DMA_DST_SIZE(dma),
248 			MDP4_DMA_DST_SIZE_WIDTH(0) |
249 			MDP4_DMA_DST_SIZE_HEIGHT(0));
250 
251 	mdp4_write(mdp4_kms, REG_MDP4_OVLP_BASE(ovlp), 0);
252 	mdp4_write(mdp4_kms, REG_MDP4_OVLP_SIZE(ovlp),
253 			MDP4_OVLP_SIZE_WIDTH(mode->hdisplay) |
254 			MDP4_OVLP_SIZE_HEIGHT(mode->vdisplay));
255 	mdp4_write(mdp4_kms, REG_MDP4_OVLP_STRIDE(ovlp), 0);
256 
257 	mdp4_write(mdp4_kms, REG_MDP4_OVLP_CFG(ovlp), 1);
258 
259 	if (dma == DMA_E) {
260 		mdp4_write(mdp4_kms, REG_MDP4_DMA_E_QUANT(0), 0x00ff0000);
261 		mdp4_write(mdp4_kms, REG_MDP4_DMA_E_QUANT(1), 0x00ff0000);
262 		mdp4_write(mdp4_kms, REG_MDP4_DMA_E_QUANT(2), 0x00ff0000);
263 	}
264 }
265 
mdp4_crtc_atomic_disable(struct drm_crtc *crtc, struct drm_crtc_state *old_state)266 static void mdp4_crtc_atomic_disable(struct drm_crtc *crtc,
267 				     struct drm_crtc_state *old_state)
268 {
269 	struct mdp4_crtc *mdp4_crtc = to_mdp4_crtc(crtc);
270 	struct mdp4_kms *mdp4_kms = get_kms(crtc);
271 	unsigned long flags;
272 
273 	DBG("%s", mdp4_crtc->name);
274 
275 	if (WARN_ON(!mdp4_crtc->enabled))
276 		return;
277 
278 	/* Disable/save vblank irq handling before power is disabled */
279 	drm_crtc_vblank_off(crtc);
280 
281 	mdp_irq_unregister(&mdp4_kms->base, &mdp4_crtc->err);
282 	mdp4_disable(mdp4_kms);
283 
284 	if (crtc->state->event && !crtc->state->active) {
285 		WARN_ON(mdp4_crtc->event);
286 		spin_lock_irqsave(&mdp4_kms->dev->event_lock, flags);
287 		drm_crtc_send_vblank_event(crtc, crtc->state->event);
288 		crtc->state->event = NULL;
289 		spin_unlock_irqrestore(&mdp4_kms->dev->event_lock, flags);
290 	}
291 
292 	mdp4_crtc->enabled = false;
293 }
294 
mdp4_crtc_atomic_enable(struct drm_crtc *crtc, struct drm_crtc_state *old_state)295 static void mdp4_crtc_atomic_enable(struct drm_crtc *crtc,
296 				    struct drm_crtc_state *old_state)
297 {
298 	struct mdp4_crtc *mdp4_crtc = to_mdp4_crtc(crtc);
299 	struct mdp4_kms *mdp4_kms = get_kms(crtc);
300 
301 	DBG("%s", mdp4_crtc->name);
302 
303 	if (WARN_ON(mdp4_crtc->enabled))
304 		return;
305 
306 	mdp4_enable(mdp4_kms);
307 
308 	/* Restore vblank irq handling after power is enabled */
309 	drm_crtc_vblank_on(crtc);
310 
311 	mdp_irq_register(&mdp4_kms->base, &mdp4_crtc->err);
312 
313 	crtc_flush(crtc);
314 
315 	mdp4_crtc->enabled = true;
316 }
317 
mdp4_crtc_atomic_check(struct drm_crtc *crtc, struct drm_crtc_state *state)318 static int mdp4_crtc_atomic_check(struct drm_crtc *crtc,
319 		struct drm_crtc_state *state)
320 {
321 	struct mdp4_crtc *mdp4_crtc = to_mdp4_crtc(crtc);
322 	DBG("%s: check", mdp4_crtc->name);
323 	// TODO anything else to check?
324 	return 0;
325 }
326 
mdp4_crtc_atomic_begin(struct drm_crtc *crtc, struct drm_crtc_state *old_crtc_state)327 static void mdp4_crtc_atomic_begin(struct drm_crtc *crtc,
328 				   struct drm_crtc_state *old_crtc_state)
329 {
330 	struct mdp4_crtc *mdp4_crtc = to_mdp4_crtc(crtc);
331 	DBG("%s: begin", mdp4_crtc->name);
332 }
333 
mdp4_crtc_atomic_flush(struct drm_crtc *crtc, struct drm_crtc_state *old_crtc_state)334 static void mdp4_crtc_atomic_flush(struct drm_crtc *crtc,
335 				   struct drm_crtc_state *old_crtc_state)
336 {
337 	struct mdp4_crtc *mdp4_crtc = to_mdp4_crtc(crtc);
338 	struct drm_device *dev = crtc->dev;
339 	unsigned long flags;
340 
341 	DBG("%s: event: %p", mdp4_crtc->name, crtc->state->event);
342 
343 	WARN_ON(mdp4_crtc->event);
344 
345 	spin_lock_irqsave(&dev->event_lock, flags);
346 	mdp4_crtc->event = crtc->state->event;
347 	crtc->state->event = NULL;
348 	spin_unlock_irqrestore(&dev->event_lock, flags);
349 
350 	blend_setup(crtc);
351 	crtc_flush(crtc);
352 	request_pending(crtc, PENDING_FLIP);
353 }
354 
355 #define CURSOR_WIDTH 64
356 #define CURSOR_HEIGHT 64
357 
358 /* called from IRQ to update cursor related registers (if needed).  The
359  * cursor registers, other than x/y position, appear not to be double
360  * buffered, and changing them other than from vblank seems to trigger
361  * underflow.
362  */
update_cursor(struct drm_crtc *crtc)363 static void update_cursor(struct drm_crtc *crtc)
364 {
365 	struct mdp4_crtc *mdp4_crtc = to_mdp4_crtc(crtc);
366 	struct mdp4_kms *mdp4_kms = get_kms(crtc);
367 	struct msm_kms *kms = &mdp4_kms->base.base;
368 	enum mdp4_dma dma = mdp4_crtc->dma;
369 	unsigned long flags;
370 
371 	spin_lock_irqsave(&mdp4_crtc->cursor.lock, flags);
372 	if (mdp4_crtc->cursor.stale) {
373 		struct drm_gem_object *next_bo = mdp4_crtc->cursor.next_bo;
374 		struct drm_gem_object *prev_bo = mdp4_crtc->cursor.scanout_bo;
375 		uint64_t iova = mdp4_crtc->cursor.next_iova;
376 
377 		if (next_bo) {
378 			/* take a obj ref + iova ref when we start scanning out: */
379 			drm_gem_object_get(next_bo);
380 			msm_gem_get_and_pin_iova(next_bo, kms->aspace, &iova);
381 
382 			/* enable cursor: */
383 			mdp4_write(mdp4_kms, REG_MDP4_DMA_CURSOR_SIZE(dma),
384 					MDP4_DMA_CURSOR_SIZE_WIDTH(mdp4_crtc->cursor.width) |
385 					MDP4_DMA_CURSOR_SIZE_HEIGHT(mdp4_crtc->cursor.height));
386 			mdp4_write(mdp4_kms, REG_MDP4_DMA_CURSOR_BASE(dma), iova);
387 			mdp4_write(mdp4_kms, REG_MDP4_DMA_CURSOR_BLEND_CONFIG(dma),
388 					MDP4_DMA_CURSOR_BLEND_CONFIG_FORMAT(CURSOR_ARGB) |
389 					MDP4_DMA_CURSOR_BLEND_CONFIG_CURSOR_EN);
390 		} else {
391 			/* disable cursor: */
392 			mdp4_write(mdp4_kms, REG_MDP4_DMA_CURSOR_BASE(dma),
393 					mdp4_kms->blank_cursor_iova);
394 		}
395 
396 		/* and drop the iova ref + obj rev when done scanning out: */
397 		if (prev_bo)
398 			drm_flip_work_queue(&mdp4_crtc->unref_cursor_work, prev_bo);
399 
400 		mdp4_crtc->cursor.scanout_bo = next_bo;
401 		mdp4_crtc->cursor.stale = false;
402 	}
403 
404 	mdp4_write(mdp4_kms, REG_MDP4_DMA_CURSOR_POS(dma),
405 			MDP4_DMA_CURSOR_POS_X(mdp4_crtc->cursor.x) |
406 			MDP4_DMA_CURSOR_POS_Y(mdp4_crtc->cursor.y));
407 
408 	spin_unlock_irqrestore(&mdp4_crtc->cursor.lock, flags);
409 }
410 
mdp4_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv, uint32_t handle, uint32_t width, uint32_t height)411 static int mdp4_crtc_cursor_set(struct drm_crtc *crtc,
412 		struct drm_file *file_priv, uint32_t handle,
413 		uint32_t width, uint32_t height)
414 {
415 	struct mdp4_crtc *mdp4_crtc = to_mdp4_crtc(crtc);
416 	struct mdp4_kms *mdp4_kms = get_kms(crtc);
417 	struct msm_kms *kms = &mdp4_kms->base.base;
418 	struct drm_device *dev = crtc->dev;
419 	struct drm_gem_object *cursor_bo, *old_bo;
420 	unsigned long flags;
421 	uint64_t iova;
422 	int ret;
423 
424 	if ((width > CURSOR_WIDTH) || (height > CURSOR_HEIGHT)) {
425 		DRM_DEV_ERROR(dev->dev, "bad cursor size: %dx%d\n", width, height);
426 		return -EINVAL;
427 	}
428 
429 	if (handle) {
430 		cursor_bo = drm_gem_object_lookup(file_priv, handle);
431 		if (!cursor_bo)
432 			return -ENOENT;
433 	} else {
434 		cursor_bo = NULL;
435 	}
436 
437 	if (cursor_bo) {
438 		ret = msm_gem_get_and_pin_iova(cursor_bo, kms->aspace, &iova);
439 		if (ret)
440 			goto fail;
441 	} else {
442 		iova = 0;
443 	}
444 
445 	spin_lock_irqsave(&mdp4_crtc->cursor.lock, flags);
446 	old_bo = mdp4_crtc->cursor.next_bo;
447 	mdp4_crtc->cursor.next_bo   = cursor_bo;
448 	mdp4_crtc->cursor.next_iova = iova;
449 	mdp4_crtc->cursor.width     = width;
450 	mdp4_crtc->cursor.height    = height;
451 	mdp4_crtc->cursor.stale     = true;
452 	spin_unlock_irqrestore(&mdp4_crtc->cursor.lock, flags);
453 
454 	if (old_bo) {
455 		/* drop our previous reference: */
456 		drm_flip_work_queue(&mdp4_crtc->unref_cursor_work, old_bo);
457 	}
458 
459 	request_pending(crtc, PENDING_CURSOR);
460 
461 	return 0;
462 
463 fail:
464 	drm_gem_object_put(cursor_bo);
465 	return ret;
466 }
467 
mdp4_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)468 static int mdp4_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
469 {
470 	struct mdp4_crtc *mdp4_crtc = to_mdp4_crtc(crtc);
471 	unsigned long flags;
472 
473 	spin_lock_irqsave(&mdp4_crtc->cursor.lock, flags);
474 	mdp4_crtc->cursor.x = x;
475 	mdp4_crtc->cursor.y = y;
476 	spin_unlock_irqrestore(&mdp4_crtc->cursor.lock, flags);
477 
478 	crtc_flush(crtc);
479 	request_pending(crtc, PENDING_CURSOR);
480 
481 	return 0;
482 }
483 
484 static const struct drm_crtc_funcs mdp4_crtc_funcs = {
485 	.set_config = drm_atomic_helper_set_config,
486 	.destroy = mdp4_crtc_destroy,
487 	.page_flip = drm_atomic_helper_page_flip,
488 	.cursor_set = mdp4_crtc_cursor_set,
489 	.cursor_move = mdp4_crtc_cursor_move,
490 	.reset = drm_atomic_helper_crtc_reset,
491 	.atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
492 	.atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
493 	.enable_vblank  = msm_crtc_enable_vblank,
494 	.disable_vblank = msm_crtc_disable_vblank,
495 };
496 
497 static const struct drm_crtc_helper_funcs mdp4_crtc_helper_funcs = {
498 	.mode_set_nofb = mdp4_crtc_mode_set_nofb,
499 	.atomic_check = mdp4_crtc_atomic_check,
500 	.atomic_begin = mdp4_crtc_atomic_begin,
501 	.atomic_flush = mdp4_crtc_atomic_flush,
502 	.atomic_enable = mdp4_crtc_atomic_enable,
503 	.atomic_disable = mdp4_crtc_atomic_disable,
504 };
505 
mdp4_crtc_vblank_irq(struct mdp_irq *irq, uint32_t irqstatus)506 static void mdp4_crtc_vblank_irq(struct mdp_irq *irq, uint32_t irqstatus)
507 {
508 	struct mdp4_crtc *mdp4_crtc = container_of(irq, struct mdp4_crtc, vblank);
509 	struct drm_crtc *crtc = &mdp4_crtc->base;
510 	struct msm_drm_private *priv = crtc->dev->dev_private;
511 	unsigned pending;
512 
513 	mdp_irq_unregister(&get_kms(crtc)->base, &mdp4_crtc->vblank);
514 
515 	pending = atomic_xchg(&mdp4_crtc->pending, 0);
516 
517 	if (pending & PENDING_FLIP) {
518 		complete_flip(crtc, NULL);
519 	}
520 
521 	if (pending & PENDING_CURSOR) {
522 		update_cursor(crtc);
523 		drm_flip_work_commit(&mdp4_crtc->unref_cursor_work, priv->wq);
524 	}
525 }
526 
mdp4_crtc_err_irq(struct mdp_irq *irq, uint32_t irqstatus)527 static void mdp4_crtc_err_irq(struct mdp_irq *irq, uint32_t irqstatus)
528 {
529 	struct mdp4_crtc *mdp4_crtc = container_of(irq, struct mdp4_crtc, err);
530 	struct drm_crtc *crtc = &mdp4_crtc->base;
531 	DBG("%s: error: %08x", mdp4_crtc->name, irqstatus);
532 	crtc_flush(crtc);
533 }
534 
mdp4_crtc_wait_for_flush_done(struct drm_crtc *crtc)535 static void mdp4_crtc_wait_for_flush_done(struct drm_crtc *crtc)
536 {
537 	struct drm_device *dev = crtc->dev;
538 	struct mdp4_crtc *mdp4_crtc = to_mdp4_crtc(crtc);
539 	struct mdp4_kms *mdp4_kms = get_kms(crtc);
540 	int ret;
541 
542 	ret = drm_crtc_vblank_get(crtc);
543 	if (ret)
544 		return;
545 
546 	ret = wait_event_timeout(dev->vblank[drm_crtc_index(crtc)].queue,
547 		!(mdp4_read(mdp4_kms, REG_MDP4_OVERLAY_FLUSH) &
548 			mdp4_crtc->flushed_mask),
549 		msecs_to_jiffies(50));
550 	if (ret <= 0)
551 		dev_warn(dev->dev, "vblank time out, crtc=%d\n", mdp4_crtc->id);
552 
553 	mdp4_crtc->flushed_mask = 0;
554 
555 	drm_crtc_vblank_put(crtc);
556 }
557 
mdp4_crtc_vblank(struct drm_crtc *crtc)558 uint32_t mdp4_crtc_vblank(struct drm_crtc *crtc)
559 {
560 	struct mdp4_crtc *mdp4_crtc = to_mdp4_crtc(crtc);
561 	return mdp4_crtc->vblank.irqmask;
562 }
563 
564 /* set dma config, ie. the format the encoder wants. */
mdp4_crtc_set_config(struct drm_crtc *crtc, uint32_t config)565 void mdp4_crtc_set_config(struct drm_crtc *crtc, uint32_t config)
566 {
567 	struct mdp4_crtc *mdp4_crtc = to_mdp4_crtc(crtc);
568 	struct mdp4_kms *mdp4_kms = get_kms(crtc);
569 
570 	mdp4_write(mdp4_kms, REG_MDP4_DMA_CONFIG(mdp4_crtc->dma), config);
571 }
572 
573 /* set interface for routing crtc->encoder: */
mdp4_crtc_set_intf(struct drm_crtc *crtc, enum mdp4_intf intf, int mixer)574 void mdp4_crtc_set_intf(struct drm_crtc *crtc, enum mdp4_intf intf, int mixer)
575 {
576 	struct mdp4_crtc *mdp4_crtc = to_mdp4_crtc(crtc);
577 	struct mdp4_kms *mdp4_kms = get_kms(crtc);
578 	uint32_t intf_sel;
579 
580 	intf_sel = mdp4_read(mdp4_kms, REG_MDP4_DISP_INTF_SEL);
581 
582 	switch (mdp4_crtc->dma) {
583 	case DMA_P:
584 		intf_sel &= ~MDP4_DISP_INTF_SEL_PRIM__MASK;
585 		intf_sel |= MDP4_DISP_INTF_SEL_PRIM(intf);
586 		break;
587 	case DMA_S:
588 		intf_sel &= ~MDP4_DISP_INTF_SEL_SEC__MASK;
589 		intf_sel |= MDP4_DISP_INTF_SEL_SEC(intf);
590 		break;
591 	case DMA_E:
592 		intf_sel &= ~MDP4_DISP_INTF_SEL_EXT__MASK;
593 		intf_sel |= MDP4_DISP_INTF_SEL_EXT(intf);
594 		break;
595 	}
596 
597 	if (intf == INTF_DSI_VIDEO) {
598 		intf_sel &= ~MDP4_DISP_INTF_SEL_DSI_CMD;
599 		intf_sel |= MDP4_DISP_INTF_SEL_DSI_VIDEO;
600 	} else if (intf == INTF_DSI_CMD) {
601 		intf_sel &= ~MDP4_DISP_INTF_SEL_DSI_VIDEO;
602 		intf_sel |= MDP4_DISP_INTF_SEL_DSI_CMD;
603 	}
604 
605 	mdp4_crtc->mixer = mixer;
606 
607 	blend_setup(crtc);
608 
609 	DBG("%s: intf_sel=%08x", mdp4_crtc->name, intf_sel);
610 
611 	mdp4_write(mdp4_kms, REG_MDP4_DISP_INTF_SEL, intf_sel);
612 }
613 
mdp4_crtc_wait_for_commit_done(struct drm_crtc *crtc)614 void mdp4_crtc_wait_for_commit_done(struct drm_crtc *crtc)
615 {
616 	/* wait_for_flush_done is the only case for now.
617 	 * Later we will have command mode CRTC to wait for
618 	 * other event.
619 	 */
620 	mdp4_crtc_wait_for_flush_done(crtc);
621 }
622 
623 static const char *dma_names[] = {
624 		"DMA_P", "DMA_S", "DMA_E",
625 };
626 
627 /* initialize crtc */
mdp4_crtc_init(struct drm_device *dev, struct drm_plane *plane, int id, int ovlp_id, enum mdp4_dma dma_id)628 struct drm_crtc *mdp4_crtc_init(struct drm_device *dev,
629 		struct drm_plane *plane, int id, int ovlp_id,
630 		enum mdp4_dma dma_id)
631 {
632 	struct drm_crtc *crtc = NULL;
633 	struct mdp4_crtc *mdp4_crtc;
634 
635 	mdp4_crtc = kzalloc(sizeof(*mdp4_crtc), GFP_KERNEL);
636 	if (!mdp4_crtc)
637 		return ERR_PTR(-ENOMEM);
638 
639 	crtc = &mdp4_crtc->base;
640 
641 	mdp4_crtc->id = id;
642 
643 	mdp4_crtc->ovlp = ovlp_id;
644 	mdp4_crtc->dma = dma_id;
645 
646 	mdp4_crtc->vblank.irqmask = dma2irq(mdp4_crtc->dma);
647 	mdp4_crtc->vblank.irq = mdp4_crtc_vblank_irq;
648 
649 	mdp4_crtc->err.irqmask = dma2err(mdp4_crtc->dma);
650 	mdp4_crtc->err.irq = mdp4_crtc_err_irq;
651 
652 	snprintf(mdp4_crtc->name, sizeof(mdp4_crtc->name), "%s:%d",
653 			dma_names[dma_id], ovlp_id);
654 
655 	spin_lock_init(&mdp4_crtc->cursor.lock);
656 
657 	drm_flip_work_init(&mdp4_crtc->unref_cursor_work,
658 			"unref cursor", unref_cursor_worker);
659 
660 	drm_crtc_init_with_planes(dev, crtc, plane, NULL, &mdp4_crtc_funcs,
661 				  NULL);
662 	drm_crtc_helper_add(crtc, &mdp4_crtc_helper_funcs);
663 
664 	return crtc;
665 }
666