1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3 * Copyright (C) 2013, 2014 ARM Limited, All Rights Reserved.
4 * Author: Marc Zyngier <marc.zyngier@arm.com>
5 */
6 #ifndef __LINUX_IRQCHIP_ARM_GIC_V3_H
7 #define __LINUX_IRQCHIP_ARM_GIC_V3_H
8
9 /*
10 * Distributor registers. We assume we're running non-secure, with ARE
11 * being set. Secure-only and non-ARE registers are not described.
12 */
13 #define GICD_CTLR 0x0000
14 #define GICD_TYPER 0x0004
15 #define GICD_IIDR 0x0008
16 #define GICD_TYPER2 0x000C
17 #define GICD_STATUSR 0x0010
18 #define GICD_SETSPI_NSR 0x0040
19 #define GICD_CLRSPI_NSR 0x0048
20 #define GICD_SETSPI_SR 0x0050
21 #define GICD_CLRSPI_SR 0x0058
22 #define GICD_IGROUPR 0x0080
23 #define GICD_ISENABLER 0x0100
24 #define GICD_ICENABLER 0x0180
25 #define GICD_ISPENDR 0x0200
26 #define GICD_ICPENDR 0x0280
27 #define GICD_ISACTIVER 0x0300
28 #define GICD_ICACTIVER 0x0380
29 #define GICD_IPRIORITYR 0x0400
30 #define GICD_ICFGR 0x0C00
31 #define GICD_IGRPMODR 0x0D00
32 #define GICD_NSACR 0x0E00
33 #define GICD_IGROUPRnE 0x1000
34 #define GICD_ISENABLERnE 0x1200
35 #define GICD_ICENABLERnE 0x1400
36 #define GICD_ISPENDRnE 0x1600
37 #define GICD_ICPENDRnE 0x1800
38 #define GICD_ISACTIVERnE 0x1A00
39 #define GICD_ICACTIVERnE 0x1C00
40 #define GICD_IPRIORITYRnE 0x2000
41 #define GICD_ICFGRnE 0x3000
42 #define GICD_IROUTER 0x6000
43 #define GICD_IROUTERnE 0x8000
44 #define GICD_IDREGS 0xFFD0
45 #define GICD_PIDR2 0xFFE8
46
47 #define ESPI_BASE_INTID 4096
48
49 /*
50 * Those registers are actually from GICv2, but the spec demands that they
51 * are implemented as RES0 if ARE is 1 (which we do in KVM's emulated GICv3).
52 */
53 #define GICD_ITARGETSR 0x0800
54 #define GICD_SGIR 0x0F00
55 #define GICD_CPENDSGIR 0x0F10
56 #define GICD_SPENDSGIR 0x0F20
57
58 #define GICD_CTLR_RWP (1U << 31)
59 #define GICD_CTLR_nASSGIreq (1U << 8)
60 #define GICD_CTLR_DS (1U << 6)
61 #define GICD_CTLR_ARE_NS (1U << 4)
62 #define GICD_CTLR_ENABLE_G1A (1U << 1)
63 #define GICD_CTLR_ENABLE_G1 (1U << 0)
64
65 #define GICD_IIDR_IMPLEMENTER_SHIFT 0
66 #define GICD_IIDR_IMPLEMENTER_MASK (0xfff << GICD_IIDR_IMPLEMENTER_SHIFT)
67 #define GICD_IIDR_REVISION_SHIFT 12
68 #define GICD_IIDR_REVISION_MASK (0xf << GICD_IIDR_REVISION_SHIFT)
69 #define GICD_IIDR_VARIANT_SHIFT 16
70 #define GICD_IIDR_VARIANT_MASK (0xf << GICD_IIDR_VARIANT_SHIFT)
71 #define GICD_IIDR_PRODUCT_ID_SHIFT 24
72 #define GICD_IIDR_PRODUCT_ID_MASK (0xff << GICD_IIDR_PRODUCT_ID_SHIFT)
73
74 /*
75 * In systems with a single security state (what we emulate in KVM)
76 * the meaning of the interrupt group enable bits is slightly different
77 */
78 #define GICD_CTLR_ENABLE_SS_G1 (1U << 1)
79 #define GICD_CTLR_ENABLE_SS_G0 (1U << 0)
80
81 #define GICD_TYPER_RSS (1U << 26)
82 #define GICD_TYPER_LPIS (1U << 17)
83 #define GICD_TYPER_MBIS (1U << 16)
84 #define GICD_TYPER_ESPI (1U << 8)
85
86 #define GICD_TYPER_ID_BITS(typer) ((((typer) >> 19) & 0x1f) + 1)
87 #define GICD_TYPER_NUM_LPIS(typer) ((((typer) >> 11) & 0x1f) + 1)
88 #define GICD_TYPER_SPIS(typer) ((((typer)&0x1f) + 1) * 32)
89 #define GICD_TYPER_ESPIS(typer) (((typer)&GICD_TYPER_ESPI) ? GICD_TYPER_SPIS((typer) >> 27) : 0)
90
91 #define GICD_TYPER2_nASSGIcap (1U << 8)
92 #define GICD_TYPER2_VIL (1U << 7)
93 #define GICD_TYPER2_VID GENMASK(4, 0)
94
95 #define GICD_IROUTER_SPI_MODE_ONE (0U << 31)
96 #define GICD_IROUTER_SPI_MODE_ANY (1U << 31)
97
98 #define GIC_PIDR2_ARCH_MASK 0xf0
99 #define GIC_PIDR2_ARCH_GICv3 0x30
100 #define GIC_PIDR2_ARCH_GICv4 0x40
101
102 #define GIC_V3_DIST_SIZE 0x10000
103
104 #define GIC_PAGE_SIZE_4K 0ULL
105 #define GIC_PAGE_SIZE_16K 1ULL
106 #define GIC_PAGE_SIZE_64K 2ULL
107 #define GIC_PAGE_SIZE_MASK 3ULL
108
109 /*
110 * Re-Distributor registers, offsets from RD_base
111 */
112 #define GICR_CTLR GICD_CTLR
113 #define GICR_IIDR 0x0004
114 #define GICR_TYPER 0x0008
115 #define GICR_STATUSR GICD_STATUSR
116 #define GICR_WAKER 0x0014
117 #define GICR_SETLPIR 0x0040
118 #define GICR_CLRLPIR 0x0048
119 #define GICR_PROPBASER 0x0070
120 #define GICR_PENDBASER 0x0078
121 #define GICR_INVLPIR 0x00A0
122 #define GICR_INVALLR 0x00B0
123 #define GICR_SYNCR 0x00C0
124 #define GICR_IDREGS GICD_IDREGS
125 #define GICR_PIDR2 GICD_PIDR2
126
127 #define GICR_CTLR_ENABLE_LPIS (1UL << 0)
128 #define GICR_CTLR_RWP (1UL << 3)
129
130 #define GICR_TYPER_CPU_NUMBER(r) (((r) >> 8) & 0xffff)
131
132 #define EPPI_BASE_INTID 1056
133
134 #define GICR_TYPER_NR_PPIS(r) \
135 ( { \
136 unsigned int __ppinum = ((r) >> 27) & 0x1f; \
137 unsigned int __nr_ppis = 16; \
138 if (__ppinum == 1 || __ppinum == 2) \
139 __nr_ppis += __ppinum * 32; \
140 \
141 __nr_ppis; \
142 })
143
144 #define GICR_WAKER_ProcessorSleep (1U << 1)
145 #define GICR_WAKER_ChildrenAsleep (1U << 2)
146
147 #define GIC_BASER_CACHE_nCnB 0ULL
148 #define GIC_BASER_CACHE_SameAsInner 0ULL
149 #define GIC_BASER_CACHE_nC 1ULL
150 #define GIC_BASER_CACHE_RaWt 2ULL
151 #define GIC_BASER_CACHE_RaWb 3ULL
152 #define GIC_BASER_CACHE_WaWt 4ULL
153 #define GIC_BASER_CACHE_WaWb 5ULL
154 #define GIC_BASER_CACHE_RaWaWt 6ULL
155 #define GIC_BASER_CACHE_RaWaWb 7ULL
156 #define GIC_BASER_CACHE_MASK 7ULL
157 #define GIC_BASER_NonShareable 0ULL
158 #define GIC_BASER_InnerShareable 1ULL
159 #define GIC_BASER_OuterShareable 2ULL
160 #define GIC_BASER_SHAREABILITY_MASK 3ULL
161
162 #define GIC_BASER_CACHEABILITY(reg, inner_outer, type) \
163 (GIC_BASER_CACHE_##type << reg##_##inner_outer##_CACHEABILITY_SHIFT)
164
165 #define GIC_BASER_SHAREABILITY(reg, type) (GIC_BASER_##type << reg##_SHAREABILITY_SHIFT)
166
167 /* encode a size field of width @w containing @n - 1 units */
168 #define GIC_ENCODE_SZ(n, w) (((unsigned long)(n)-1) & GENMASK_ULL(((w)-1), 0))
169
170 #define GICR_PROPBASER_SHAREABILITY_SHIFT (10)
171 #define GICR_PROPBASER_INNER_CACHEABILITY_SHIFT (7)
172 #define GICR_PROPBASER_OUTER_CACHEABILITY_SHIFT (56)
173 #define GICR_PROPBASER_SHAREABILITY_MASK GIC_BASER_SHAREABILITY(GICR_PROPBASER, SHAREABILITY_MASK)
174 #define GICR_PROPBASER_INNER_CACHEABILITY_MASK GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, MASK)
175 #define GICR_PROPBASER_OUTER_CACHEABILITY_MASK GIC_BASER_CACHEABILITY(GICR_PROPBASER, OUTER, MASK)
176 #define GICR_PROPBASER_CACHEABILITY_MASK GICR_PROPBASER_INNER_CACHEABILITY_MASK
177
178 #define GICR_PROPBASER_InnerShareable GIC_BASER_SHAREABILITY(GICR_PROPBASER, InnerShareable)
179
180 #define GICR_PROPBASER_nCnB GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, nCnB)
181 #define GICR_PROPBASER_nC GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, nC)
182 #define GICR_PROPBASER_RaWt GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, RaWt)
183 #define GICR_PROPBASER_RaWb GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, RaWb)
184 #define GICR_PROPBASER_WaWt GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, WaWt)
185 #define GICR_PROPBASER_WaWb GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, WaWb)
186 #define GICR_PROPBASER_RaWaWt GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, RaWaWt)
187 #define GICR_PROPBASER_RaWaWb GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, RaWaWb)
188
189 #define GICR_PROPBASER_IDBITS_MASK (0x1f)
190 #define GICR_PROPBASER_ADDRESS(x) ((x)&GENMASK_ULL(51, 12))
191 #define GICR_PENDBASER_ADDRESS(x) ((x)&GENMASK_ULL(51, 16))
192
193 #define GICR_PENDBASER_SHAREABILITY_SHIFT (10)
194 #define GICR_PENDBASER_INNER_CACHEABILITY_SHIFT (7)
195 #define GICR_PENDBASER_OUTER_CACHEABILITY_SHIFT (56)
196 #define GICR_PENDBASER_SHAREABILITY_MASK GIC_BASER_SHAREABILITY(GICR_PENDBASER, SHAREABILITY_MASK)
197 #define GICR_PENDBASER_INNER_CACHEABILITY_MASK GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, MASK)
198 #define GICR_PENDBASER_OUTER_CACHEABILITY_MASK GIC_BASER_CACHEABILITY(GICR_PENDBASER, OUTER, MASK)
199 #define GICR_PENDBASER_CACHEABILITY_MASK GICR_PENDBASER_INNER_CACHEABILITY_MASK
200
201 #define GICR_PENDBASER_InnerShareable GIC_BASER_SHAREABILITY(GICR_PENDBASER, InnerShareable)
202
203 #define GICR_PENDBASER_nCnB GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, nCnB)
204 #define GICR_PENDBASER_nC GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, nC)
205 #define GICR_PENDBASER_RaWt GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, RaWt)
206 #define GICR_PENDBASER_RaWb GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, RaWb)
207 #define GICR_PENDBASER_WaWt GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, WaWt)
208 #define GICR_PENDBASER_WaWb GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, WaWb)
209 #define GICR_PENDBASER_RaWaWt GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, RaWaWt)
210 #define GICR_PENDBASER_RaWaWb GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, RaWaWb)
211
212 #define GICR_PENDBASER_PTZ BIT_ULL(62)
213
214 /*
215 * Re-Distributor registers, offsets from SGI_base
216 */
217 #define GICR_IGROUPR0 GICD_IGROUPR
218 #define GICR_ISENABLER0 GICD_ISENABLER
219 #define GICR_ICENABLER0 GICD_ICENABLER
220 #define GICR_ISPENDR0 GICD_ISPENDR
221 #define GICR_ICPENDR0 GICD_ICPENDR
222 #define GICR_ISACTIVER0 GICD_ISACTIVER
223 #define GICR_ICACTIVER0 GICD_ICACTIVER
224 #define GICR_IPRIORITYR0 GICD_IPRIORITYR
225 #define GICR_ICFGR0 GICD_ICFGR
226 #define GICR_IGRPMODR0 GICD_IGRPMODR
227 #define GICR_NSACR GICD_NSACR
228
229 #define GICR_TYPER_PLPIS (1U << 0)
230 #define GICR_TYPER_VLPIS (1U << 1)
231 #define GICR_TYPER_DIRTY (1U << 2)
232 #define GICR_TYPER_DirectLPIS (1U << 3)
233 #define GICR_TYPER_LAST (1U << 4)
234 #define GICR_TYPER_RVPEID (1U << 7)
235 #define GICR_TYPER_COMMON_LPI_AFF GENMASK_ULL(25, 24)
236 #define GICR_TYPER_AFFINITY GENMASK_ULL(63, 32)
237
238 #define GICR_INVLPIR_INTID GENMASK_ULL(31, 0)
239 #define GICR_INVLPIR_VPEID GENMASK_ULL(47, 32)
240 #define GICR_INVLPIR_V GENMASK_ULL(63, 63)
241
242 #define GICR_INVALLR_VPEID GICR_INVLPIR_VPEID
243 #define GICR_INVALLR_V GICR_INVLPIR_V
244
245 #define GIC_V3_REDIST_SIZE 0x20000
246
247 #define LPI_PROP_GROUP1 (1 << 1)
248 #define LPI_PROP_ENABLED (1 << 0)
249
250 /*
251 * Re-Distributor registers, offsets from VLPI_base
252 */
253 #define GICR_VPROPBASER 0x0070
254
255 #define GICR_VPROPBASER_IDBITS_MASK 0x1f
256
257 #define GICR_VPROPBASER_SHAREABILITY_SHIFT (10)
258 #define GICR_VPROPBASER_INNER_CACHEABILITY_SHIFT (7)
259 #define GICR_VPROPBASER_OUTER_CACHEABILITY_SHIFT (56)
260
261 #define GICR_VPROPBASER_SHAREABILITY_MASK GIC_BASER_SHAREABILITY(GICR_VPROPBASER, SHAREABILITY_MASK)
262 #define GICR_VPROPBASER_INNER_CACHEABILITY_MASK GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, MASK)
263 #define GICR_VPROPBASER_OUTER_CACHEABILITY_MASK GIC_BASER_CACHEABILITY(GICR_VPROPBASER, OUTER, MASK)
264 #define GICR_VPROPBASER_CACHEABILITY_MASK GICR_VPROPBASER_INNER_CACHEABILITY_MASK
265
266 #define GICR_VPROPBASER_InnerShareable GIC_BASER_SHAREABILITY(GICR_VPROPBASER, InnerShareable)
267
268 #define GICR_VPROPBASER_nCnB GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, nCnB)
269 #define GICR_VPROPBASER_nC GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, nC)
270 #define GICR_VPROPBASER_RaWt GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, RaWt)
271 #define GICR_VPROPBASER_RaWb GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, RaWb)
272 #define GICR_VPROPBASER_WaWt GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, WaWt)
273 #define GICR_VPROPBASER_WaWb GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, WaWb)
274 #define GICR_VPROPBASER_RaWaWt GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, RaWaWt)
275 #define GICR_VPROPBASER_RaWaWb GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, RaWaWb)
276
277 /*
278 * GICv4.1 VPROPBASER reinvention. A subtle mix between the old
279 * VPROPBASER and ITS_BASER. Just not quite any of the two.
280 */
281 #define GICR_VPROPBASER_4_1_VALID (1ULL << 63)
282 #define GICR_VPROPBASER_4_1_ENTRY_SIZE GENMASK_ULL(61, 59)
283 #define GICR_VPROPBASER_4_1_INDIRECT (1ULL << 55)
284 #define GICR_VPROPBASER_4_1_PAGE_SIZE GENMASK_ULL(54, 53)
285 #define GICR_VPROPBASER_4_1_Z (1ULL << 52)
286 #define GICR_VPROPBASER_4_1_ADDR GENMASK_ULL(51, 12)
287 #define GICR_VPROPBASER_4_1_SIZE GENMASK_ULL(6, 0)
288
289 #define GICR_VPENDBASER 0x0078
290
291 #define GICR_VPENDBASER_SHAREABILITY_SHIFT (10)
292 #define GICR_VPENDBASER_INNER_CACHEABILITY_SHIFT (7)
293 #define GICR_VPENDBASER_OUTER_CACHEABILITY_SHIFT (56)
294 #define GICR_VPENDBASER_SHAREABILITY_MASK GIC_BASER_SHAREABILITY(GICR_VPENDBASER, SHAREABILITY_MASK)
295 #define GICR_VPENDBASER_INNER_CACHEABILITY_MASK GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, MASK)
296 #define GICR_VPENDBASER_OUTER_CACHEABILITY_MASK GIC_BASER_CACHEABILITY(GICR_VPENDBASER, OUTER, MASK)
297 #define GICR_VPENDBASER_CACHEABILITY_MASK GICR_VPENDBASER_INNER_CACHEABILITY_MASK
298
299 #define GICR_VPENDBASER_NonShareable GIC_BASER_SHAREABILITY(GICR_VPENDBASER, NonShareable)
300
301 #define GICR_VPENDBASER_InnerShareable GIC_BASER_SHAREABILITY(GICR_VPENDBASER, InnerShareable)
302
303 #define GICR_VPENDBASER_nCnB GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, nCnB)
304 #define GICR_VPENDBASER_nC GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, nC)
305 #define GICR_VPENDBASER_RaWt GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, RaWt)
306 #define GICR_VPENDBASER_RaWb GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, RaWb)
307 #define GICR_VPENDBASER_WaWt GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, WaWt)
308 #define GICR_VPENDBASER_WaWb GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, WaWb)
309 #define GICR_VPENDBASER_RaWaWt GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, RaWaWt)
310 #define GICR_VPENDBASER_RaWaWb GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, RaWaWb)
311
312 #define GICR_VPENDBASER_Dirty (1ULL << 60)
313 #define GICR_VPENDBASER_PendingLast (1ULL << 61)
314 #define GICR_VPENDBASER_IDAI (1ULL << 62)
315 #define GICR_VPENDBASER_Valid (1ULL << 63)
316
317 /*
318 * GICv4.1 VPENDBASER, used for VPE residency. On top of these fields,
319 * also use the above Valid, PendingLast and Dirty.
320 */
321 #define GICR_VPENDBASER_4_1_DB (1ULL << 62)
322 #define GICR_VPENDBASER_4_1_VGRP0EN (1ULL << 59)
323 #define GICR_VPENDBASER_4_1_VGRP1EN (1ULL << 58)
324 #define GICR_VPENDBASER_4_1_VPEID GENMASK_ULL(15, 0)
325
326 #define GICR_VSGIR 0x0080
327
328 #define GICR_VSGIR_VPEID GENMASK(15, 0)
329
330 #define GICR_VSGIPENDR 0x0088
331
332 #define GICR_VSGIPENDR_BUSY (1U << 31)
333 #define GICR_VSGIPENDR_PENDING GENMASK(15, 0)
334
335 /*
336 * ITS registers, offsets from ITS_base
337 */
338 #define GITS_CTLR 0x0000
339 #define GITS_IIDR 0x0004
340 #define GITS_TYPER 0x0008
341 #define GITS_MPIDR 0x0018
342 #define GITS_CBASER 0x0080
343 #define GITS_CWRITER 0x0088
344 #define GITS_CREADR 0x0090
345 #define GITS_BASER 0x0100
346 #define GITS_IDREGS_BASE 0xffd0
347 #define GITS_PIDR0 0xffe0
348 #define GITS_PIDR1 0xffe4
349 #define GITS_PIDR2 GICR_PIDR2
350 #define GITS_PIDR4 0xffd0
351 #define GITS_CIDR0 0xfff0
352 #define GITS_CIDR1 0xfff4
353 #define GITS_CIDR2 0xfff8
354 #define GITS_CIDR3 0xfffc
355
356 #define GITS_TRANSLATER 0x10040
357
358 #define GITS_SGIR 0x20020
359
360 #define GITS_SGIR_VPEID GENMASK_ULL(47, 32)
361 #define GITS_SGIR_VINTID GENMASK_ULL(3, 0)
362
363 #define GITS_CTLR_ENABLE (1U << 0)
364 #define GITS_CTLR_ImDe (1U << 1)
365 #define GITS_CTLR_ITS_NUMBER_SHIFT 4
366 #define GITS_CTLR_ITS_NUMBER (0xFU << GITS_CTLR_ITS_NUMBER_SHIFT)
367 #define GITS_CTLR_QUIESCENT (1U << 31)
368
369 #define GITS_TYPER_PLPIS (1UL << 0)
370 #define GITS_TYPER_VLPIS (1UL << 1)
371 #define GITS_TYPER_ITT_ENTRY_SIZE_SHIFT 4
372 #define GITS_TYPER_ITT_ENTRY_SIZE GENMASK_ULL(7, 4)
373 #define GITS_TYPER_IDBITS_SHIFT 8
374 #define GITS_TYPER_DEVBITS_SHIFT 13
375 #define GITS_TYPER_DEVBITS GENMASK_ULL(17, 13)
376 #define GITS_TYPER_PTA (1UL << 19)
377 #define GITS_TYPER_HCC_SHIFT 24
378 #define GITS_TYPER_HCC(r) (((r) >> GITS_TYPER_HCC_SHIFT) & 0xff)
379 #define GITS_TYPER_VMOVP (1ULL << 37)
380 #define GITS_TYPER_VMAPP (1ULL << 40)
381 #define GITS_TYPER_SVPET GENMASK_ULL(42, 41)
382
383 #define GITS_IIDR_REV_SHIFT 12
384 #define GITS_IIDR_REV_MASK (0xf << GITS_IIDR_REV_SHIFT)
385 #define GITS_IIDR_REV(r) (((r) >> GITS_IIDR_REV_SHIFT) & 0xf)
386 #define GITS_IIDR_PRODUCTID_SHIFT 24
387
388 #define GITS_CBASER_VALID (1ULL << 63)
389 #define GITS_CBASER_SHAREABILITY_SHIFT (10)
390 #define GITS_CBASER_INNER_CACHEABILITY_SHIFT (59)
391 #define GITS_CBASER_OUTER_CACHEABILITY_SHIFT (53)
392 #define GITS_CBASER_SHAREABILITY_MASK GIC_BASER_SHAREABILITY(GITS_CBASER, SHAREABILITY_MASK)
393 #define GITS_CBASER_INNER_CACHEABILITY_MASK GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, MASK)
394 #define GITS_CBASER_OUTER_CACHEABILITY_MASK GIC_BASER_CACHEABILITY(GITS_CBASER, OUTER, MASK)
395 #define GITS_CBASER_CACHEABILITY_MASK GITS_CBASER_INNER_CACHEABILITY_MASK
396
397 #define GITS_CBASER_InnerShareable GIC_BASER_SHAREABILITY(GITS_CBASER, InnerShareable)
398
399 #define GITS_CBASER_nCnB GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, nCnB)
400 #define GITS_CBASER_nC GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, nC)
401 #define GITS_CBASER_RaWt GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, RaWt)
402 #define GITS_CBASER_RaWb GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, RaWb)
403 #define GITS_CBASER_WaWt GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, WaWt)
404 #define GITS_CBASER_WaWb GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, WaWb)
405 #define GITS_CBASER_RaWaWt GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, RaWaWt)
406 #define GITS_CBASER_RaWaWb GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, RaWaWb)
407
408 #define GITS_CBASER_ADDRESS(cbaser) ((cbaser)&GENMASK_ULL(51, 12))
409
410 #define GITS_BASER_NR_REGS 8
411
412 #define GITS_BASER_VALID (1ULL << 63)
413 #define GITS_BASER_INDIRECT (1ULL << 62)
414
415 #define GITS_BASER_INNER_CACHEABILITY_SHIFT (59)
416 #define GITS_BASER_OUTER_CACHEABILITY_SHIFT (53)
417 #define GITS_BASER_INNER_CACHEABILITY_MASK GIC_BASER_CACHEABILITY(GITS_BASER, INNER, MASK)
418 #define GITS_BASER_CACHEABILITY_MASK GITS_BASER_INNER_CACHEABILITY_MASK
419 #define GITS_BASER_OUTER_CACHEABILITY_MASK GIC_BASER_CACHEABILITY(GITS_BASER, OUTER, MASK)
420 #define GITS_BASER_SHAREABILITY_MASK GIC_BASER_SHAREABILITY(GITS_BASER, SHAREABILITY_MASK)
421
422 #define GITS_BASER_nCnB GIC_BASER_CACHEABILITY(GITS_BASER, INNER, nCnB)
423 #define GITS_BASER_nC GIC_BASER_CACHEABILITY(GITS_BASER, INNER, nC)
424 #define GITS_BASER_RaWt GIC_BASER_CACHEABILITY(GITS_BASER, INNER, RaWt)
425 #define GITS_BASER_RaWb GIC_BASER_CACHEABILITY(GITS_BASER, INNER, RaWb)
426 #define GITS_BASER_WaWt GIC_BASER_CACHEABILITY(GITS_BASER, INNER, WaWt)
427 #define GITS_BASER_WaWb GIC_BASER_CACHEABILITY(GITS_BASER, INNER, WaWb)
428 #define GITS_BASER_RaWaWt GIC_BASER_CACHEABILITY(GITS_BASER, INNER, RaWaWt)
429 #define GITS_BASER_RaWaWb GIC_BASER_CACHEABILITY(GITS_BASER, INNER, RaWaWb)
430
431 #define GITS_BASER_TYPE_SHIFT (56)
432 #define GITS_BASER_TYPE(r) (((r) >> GITS_BASER_TYPE_SHIFT) & 7)
433 #define GITS_BASER_ENTRY_SIZE_SHIFT (48)
434 #define GITS_BASER_ENTRY_SIZE(r) ((((r) >> GITS_BASER_ENTRY_SIZE_SHIFT) & 0x1f) + 1)
435 #define GITS_BASER_ENTRY_SIZE_MASK GENMASK_ULL(52, 48)
436 #define GITS_BASER_PHYS_52_to_48(phys) (((phys)&GENMASK_ULL(47, 16)) | (((phys) >> 48) & 0xf) << 12)
437 #define GITS_BASER_ADDR_48_to_52(baser) (((baser)&GENMASK_ULL(47, 16)) | (((baser) >> 12) & 0xf) << 48)
438
439 #define GITS_BASER_SHAREABILITY_SHIFT (10)
440 #define GITS_BASER_InnerShareable GIC_BASER_SHAREABILITY(GITS_BASER, InnerShareable)
441 #define GITS_BASER_PAGE_SIZE_SHIFT (8)
442 #define __GITS_BASER_PSZ(sz) (GIC_PAGE_SIZE_##sz << GITS_BASER_PAGE_SIZE_SHIFT)
443 #define GITS_BASER_PAGE_SIZE_4K __GITS_BASER_PSZ(4K)
444 #define GITS_BASER_PAGE_SIZE_16K __GITS_BASER_PSZ(16K)
445 #define GITS_BASER_PAGE_SIZE_64K __GITS_BASER_PSZ(64K)
446 #define GITS_BASER_PAGE_SIZE_MASK __GITS_BASER_PSZ(MASK)
447 #define GITS_BASER_PAGES_MAX 256
448 #define GITS_BASER_PAGES_SHIFT (0)
449 #define GITS_BASER_NR_PAGES(r) (((r)&0xff) + 1)
450
451 #define GITS_BASER_TYPE_NONE 0
452 #define GITS_BASER_TYPE_DEVICE 1
453 #define GITS_BASER_TYPE_VCPU 2
454 #define GITS_BASER_TYPE_RESERVED3 3
455 #define GITS_BASER_TYPE_COLLECTION 4
456 #define GITS_BASER_TYPE_RESERVED5 5
457 #define GITS_BASER_TYPE_RESERVED6 6
458 #define GITS_BASER_TYPE_RESERVED7 7
459
460 #define GITS_LVL1_ENTRY_SIZE (8UL)
461
462 /*
463 * ITS commands
464 */
465 #define GITS_CMD_MAPD 0x08
466 #define GITS_CMD_MAPC 0x09
467 #define GITS_CMD_MAPTI 0x0a
468 #define GITS_CMD_MAPI 0x0b
469 #define GITS_CMD_MOVI 0x01
470 #define GITS_CMD_DISCARD 0x0f
471 #define GITS_CMD_INV 0x0c
472 #define GITS_CMD_MOVALL 0x0e
473 #define GITS_CMD_INVALL 0x0d
474 #define GITS_CMD_INT 0x03
475 #define GITS_CMD_CLEAR 0x04
476 #define GITS_CMD_SYNC 0x05
477
478 /*
479 * GICv4 ITS specific commands
480 */
481 #define GITS_CMD_GICv4(x) ((x) | 0x20)
482 #define GITS_CMD_VINVALL GITS_CMD_GICv4(GITS_CMD_INVALL)
483 #define GITS_CMD_VMAPP GITS_CMD_GICv4(GITS_CMD_MAPC)
484 #define GITS_CMD_VMAPTI GITS_CMD_GICv4(GITS_CMD_MAPTI)
485 #define GITS_CMD_VMOVI GITS_CMD_GICv4(GITS_CMD_MOVI)
486 #define GITS_CMD_VSYNC GITS_CMD_GICv4(GITS_CMD_SYNC)
487 /* VMOVP, VSGI and INVDB are the odd ones, as they dont have a physical counterpart */
488 #define GITS_CMD_VMOVP GITS_CMD_GICv4(2)
489 #define GITS_CMD_VSGI GITS_CMD_GICv4(3)
490 #define GITS_CMD_INVDB GITS_CMD_GICv4(0xe)
491
492 /*
493 * ITS error numbers
494 */
495 #define E_ITS_MOVI_UNMAPPED_INTERRUPT 0x010107
496 #define E_ITS_MOVI_UNMAPPED_COLLECTION 0x010109
497 #define E_ITS_INT_UNMAPPED_INTERRUPT 0x010307
498 #define E_ITS_CLEAR_UNMAPPED_INTERRUPT 0x010507
499 #define E_ITS_MAPD_DEVICE_OOR 0x010801
500 #define E_ITS_MAPD_ITTSIZE_OOR 0x010802
501 #define E_ITS_MAPC_PROCNUM_OOR 0x010902
502 #define E_ITS_MAPC_COLLECTION_OOR 0x010903
503 #define E_ITS_MAPTI_UNMAPPED_DEVICE 0x010a04
504 #define E_ITS_MAPTI_ID_OOR 0x010a05
505 #define E_ITS_MAPTI_PHYSICALID_OOR 0x010a06
506 #define E_ITS_INV_UNMAPPED_INTERRUPT 0x010c07
507 #define E_ITS_INVALL_UNMAPPED_COLLECTION 0x010d09
508 #define E_ITS_MOVALL_PROCNUM_OOR 0x010e01
509 #define E_ITS_DISCARD_UNMAPPED_INTERRUPT 0x010f07
510
511 /*
512 * CPU interface registers
513 */
514 #define ICC_CTLR_EL1_EOImode_SHIFT (1)
515 #define ICC_CTLR_EL1_EOImode_drop_dir (0U << ICC_CTLR_EL1_EOImode_SHIFT)
516 #define ICC_CTLR_EL1_EOImode_drop (1U << ICC_CTLR_EL1_EOImode_SHIFT)
517 #define ICC_CTLR_EL1_EOImode_MASK (1 << ICC_CTLR_EL1_EOImode_SHIFT)
518 #define ICC_CTLR_EL1_CBPR_SHIFT 0
519 #define ICC_CTLR_EL1_CBPR_MASK (1 << ICC_CTLR_EL1_CBPR_SHIFT)
520 #define ICC_CTLR_EL1_PMHE_SHIFT 6
521 #define ICC_CTLR_EL1_PMHE_MASK (1 << ICC_CTLR_EL1_PMHE_SHIFT)
522 #define ICC_CTLR_EL1_PRI_BITS_SHIFT 8
523 #define ICC_CTLR_EL1_PRI_BITS_MASK (0x7 << ICC_CTLR_EL1_PRI_BITS_SHIFT)
524 #define ICC_CTLR_EL1_ID_BITS_SHIFT 11
525 #define ICC_CTLR_EL1_ID_BITS_MASK (0x7 << ICC_CTLR_EL1_ID_BITS_SHIFT)
526 #define ICC_CTLR_EL1_SEIS_SHIFT 14
527 #define ICC_CTLR_EL1_SEIS_MASK (0x1 << ICC_CTLR_EL1_SEIS_SHIFT)
528 #define ICC_CTLR_EL1_A3V_SHIFT 15
529 #define ICC_CTLR_EL1_A3V_MASK (0x1 << ICC_CTLR_EL1_A3V_SHIFT)
530 #define ICC_CTLR_EL1_RSS (0x1 << 18)
531 #define ICC_CTLR_EL1_ExtRange (0x1 << 19)
532 #define ICC_PMR_EL1_SHIFT 0
533 #define ICC_PMR_EL1_MASK (0xff << ICC_PMR_EL1_SHIFT)
534 #define ICC_BPR0_EL1_SHIFT 0
535 #define ICC_BPR0_EL1_MASK (0x7 << ICC_BPR0_EL1_SHIFT)
536 #define ICC_BPR1_EL1_SHIFT 0
537 #define ICC_BPR1_EL1_MASK (0x7 << ICC_BPR1_EL1_SHIFT)
538 #define ICC_IGRPEN0_EL1_SHIFT 0
539 #define ICC_IGRPEN0_EL1_MASK (1 << ICC_IGRPEN0_EL1_SHIFT)
540 #define ICC_IGRPEN1_EL1_SHIFT 0
541 #define ICC_IGRPEN1_EL1_MASK (1 << ICC_IGRPEN1_EL1_SHIFT)
542 #define ICC_SRE_EL1_DIB (1U << 2)
543 #define ICC_SRE_EL1_DFB (1U << 1)
544 #define ICC_SRE_EL1_SRE (1U << 0)
545
546 /*
547 * Hypervisor interface registers (SRE only)
548 */
549 #define ICH_LR_VIRTUAL_ID_MASK ((1ULL << 32) - 1)
550
551 #define ICH_LR_EOI (1ULL << 41)
552 #define ICH_LR_GROUP (1ULL << 60)
553 #define ICH_LR_HW (1ULL << 61)
554 #define ICH_LR_STATE (3ULL << 62)
555 #define ICH_LR_PENDING_BIT (1ULL << 62)
556 #define ICH_LR_ACTIVE_BIT (1ULL << 63)
557 #define ICH_LR_PHYS_ID_SHIFT 32
558 #define ICH_LR_PHYS_ID_MASK (0x3ffULL << ICH_LR_PHYS_ID_SHIFT)
559 #define ICH_LR_PRIORITY_SHIFT 48
560 #define ICH_LR_PRIORITY_MASK (0xffULL << ICH_LR_PRIORITY_SHIFT)
561
562 /* These are for GICv2 emulation only */
563 #define GICH_LR_VIRTUALID (0x3ffUL << 0)
564 #define GICH_LR_PHYSID_CPUID_SHIFT (10)
565 #define GICH_LR_PHYSID_CPUID (7UL << GICH_LR_PHYSID_CPUID_SHIFT)
566
567 #define ICH_MISR_EOI (1 << 0)
568 #define ICH_MISR_U (1 << 1)
569
570 #define ICH_HCR_EN (1 << 0)
571 #define ICH_HCR_UIE (1 << 1)
572 #define ICH_HCR_NPIE (1 << 3)
573 #define ICH_HCR_TC (1 << 10)
574 #define ICH_HCR_TALL0 (1 << 11)
575 #define ICH_HCR_TALL1 (1 << 12)
576 #define ICH_HCR_EOIcount_SHIFT 27
577 #define ICH_HCR_EOIcount_MASK (0x1f << ICH_HCR_EOIcount_SHIFT)
578
579 #define ICH_VMCR_ACK_CTL_SHIFT 2
580 #define ICH_VMCR_ACK_CTL_MASK (1 << ICH_VMCR_ACK_CTL_SHIFT)
581 #define ICH_VMCR_FIQ_EN_SHIFT 3
582 #define ICH_VMCR_FIQ_EN_MASK (1 << ICH_VMCR_FIQ_EN_SHIFT)
583 #define ICH_VMCR_CBPR_SHIFT 4
584 #define ICH_VMCR_CBPR_MASK (1 << ICH_VMCR_CBPR_SHIFT)
585 #define ICH_VMCR_EOIM_SHIFT 9
586 #define ICH_VMCR_EOIM_MASK (1 << ICH_VMCR_EOIM_SHIFT)
587 #define ICH_VMCR_BPR1_SHIFT 18
588 #define ICH_VMCR_BPR1_MASK (7 << ICH_VMCR_BPR1_SHIFT)
589 #define ICH_VMCR_BPR0_SHIFT 21
590 #define ICH_VMCR_BPR0_MASK (7 << ICH_VMCR_BPR0_SHIFT)
591 #define ICH_VMCR_PMR_SHIFT 24
592 #define ICH_VMCR_PMR_MASK (0xffUL << ICH_VMCR_PMR_SHIFT)
593 #define ICH_VMCR_ENG0_SHIFT 0
594 #define ICH_VMCR_ENG0_MASK (1 << ICH_VMCR_ENG0_SHIFT)
595 #define ICH_VMCR_ENG1_SHIFT 1
596 #define ICH_VMCR_ENG1_MASK (1 << ICH_VMCR_ENG1_SHIFT)
597
598 #define ICH_VTR_PRI_BITS_SHIFT 29
599 #define ICH_VTR_PRI_BITS_MASK (7 << ICH_VTR_PRI_BITS_SHIFT)
600 #define ICH_VTR_ID_BITS_SHIFT 23
601 #define ICH_VTR_ID_BITS_MASK (7 << ICH_VTR_ID_BITS_SHIFT)
602 #define ICH_VTR_SEIS_SHIFT 22
603 #define ICH_VTR_SEIS_MASK (1 << ICH_VTR_SEIS_SHIFT)
604 #define ICH_VTR_A3V_SHIFT 21
605 #define ICH_VTR_A3V_MASK (1 << ICH_VTR_A3V_SHIFT)
606
607 #define ICC_IAR1_EL1_SPURIOUS 0x3ff
608
609 #define ICC_SRE_EL2_SRE (1 << 0)
610 #define ICC_SRE_EL2_ENABLE (1 << 3)
611
612 #define ICC_SGI1R_TARGET_LIST_SHIFT 0
613 #define ICC_SGI1R_TARGET_LIST_MASK (0xffff << ICC_SGI1R_TARGET_LIST_SHIFT)
614 #define ICC_SGI1R_AFFINITY_1_SHIFT 16
615 #define ICC_SGI1R_AFFINITY_1_MASK (0xff << ICC_SGI1R_AFFINITY_1_SHIFT)
616 #define ICC_SGI1R_SGI_ID_SHIFT 24
617 #define ICC_SGI1R_SGI_ID_MASK (0xfULL << ICC_SGI1R_SGI_ID_SHIFT)
618 #define ICC_SGI1R_AFFINITY_2_SHIFT 32
619 #define ICC_SGI1R_AFFINITY_2_MASK (0xffULL << ICC_SGI1R_AFFINITY_2_SHIFT)
620 #define ICC_SGI1R_IRQ_ROUTING_MODE_BIT 40
621 #define ICC_SGI1R_RS_SHIFT 44
622 #define ICC_SGI1R_RS_MASK (0xfULL << ICC_SGI1R_RS_SHIFT)
623 #define ICC_SGI1R_AFFINITY_3_SHIFT 48
624 #define ICC_SGI1R_AFFINITY_3_MASK (0xffULL << ICC_SGI1R_AFFINITY_3_SHIFT)
625
626 #include <asm/arch_gicv3.h>
627
628 #ifndef __ASSEMBLY__
629
630 /*
631 * We need a value to serve as a irq-type for LPIs. Choose one that will
632 * hopefully pique the interest of the reviewer.
633 */
634 #define GIC_IRQ_TYPE_LPI 0xa110c8ed
635
636 struct rdists {
637 struct {
638 raw_spinlock_t rd_lock;
639 void __iomem *rd_base;
640 struct page *pend_page;
641 phys_addr_t phys_base;
642 bool lpi_enabled;
643 cpumask_t *vpe_table_mask;
644 void *vpe_l1_base;
645 } __percpu *rdist;
646 phys_addr_t prop_table_pa;
647 void *prop_table_va;
648 u64 flags;
649 u32 gicd_typer;
650 u32 gicd_typer2;
651 bool has_vlpis;
652 bool has_rvpeid;
653 bool has_direct_lpi;
654 bool has_vpend_valid_dirty;
655 };
656
657 struct irq_domain;
658 struct fwnode_handle;
659 int its_cpu_init(void);
660 int its_init(struct fwnode_handle *handle, struct rdists *rdists, struct irq_domain *domain);
661 int mbi_init(struct fwnode_handle *fwnode, struct irq_domain *parent);
662
gic_enable_sre(void)663 static inline bool gic_enable_sre(void)
664 {
665 u32 val;
666
667 val = gic_read_sre();
668 if (val & ICC_SRE_EL1_SRE) {
669 return true;
670 }
671
672 val |= ICC_SRE_EL1_SRE;
673 gic_write_sre(val);
674 val = gic_read_sre();
675
676 return !!(val & ICC_SRE_EL1_SRE);
677 }
678
679 void gic_resume(void);
680
681 #endif
682
683 #endif
684