1 // SPDX-License-Identifier: GPL-2.0-or-later
2 /*
3  * Pinctrl driver for Rockchip RK805 PMIC
4  *
5  * Copyright (c) 2017, Fuzhou Rockchip Electronics Co., Ltd
6  *
7  * Author: Joseph Chen <chenjh@rock-chips.com>
8  *
9  * Based on the pinctrl-as3722 driver
10  */
11 
12 #include <linux/gpio/driver.h>
13 #include <linux/kernel.h>
14 #include <linux/module.h>
15 #include <linux/mfd/rk808.h>
16 #include <linux/of.h>
17 #include <linux/of_device.h>
18 #include <linux/platform_device.h>
19 #include <linux/pinctrl/consumer.h>
20 #include <linux/pinctrl/machine.h>
21 #include <linux/pinctrl/pinctrl.h>
22 #include <linux/pinctrl/pinconf-generic.h>
23 #include <linux/pinctrl/pinconf.h>
24 #include <linux/pinctrl/pinmux.h>
25 #include <linux/pm.h>
26 #include <linux/slab.h>
27 
28 #include "core.h"
29 #include "pinconf.h"
30 #include "pinctrl-utils.h"
31 
32 struct rk805_pin_function {
33     const char *name;
34     const char *const *groups;
35     unsigned int ngroups;
36     int mux_option;
37 };
38 
39 struct rk805_pin_group {
40     const char *name;
41     const unsigned int pins[1];
42     unsigned int npins;
43 };
44 
45 /*
46  * @reg: gpio setting register;
47  * @fun_mask: functions select mask value, when set is gpio;
48  * @dir_mask: input or output mask value, when set is output, otherwise input;
49  * @val_mask: gpio set value, when set is level high, otherwise low;
50  *
51  * Different PMIC has different pin features, belowing 3 mask members are not
52  * all necessary for every PMIC. For example, RK805 has 2 pins that can be used
53  * as output only GPIOs, so func_mask and dir_mask are not needed. RK816 has 1
54  * pin that can be used as TS/GPIO, so fun_mask, dir_mask and val_mask are all
55  * necessary.
56  */
57 struct rk805_pin_config {
58     u8 reg;
59     u8 fun_msk;
60     u8 dir_msk;
61     u8 val_msk;
62 };
63 
64 struct rk805_pctrl_info {
65     struct rk808 *rk808;
66     struct device *dev;
67     struct pinctrl_dev *pctl;
68     struct gpio_chip gpio_chip;
69     struct pinctrl_desc pinctrl_desc;
70     const struct rk805_pin_function *functions;
71     unsigned int num_functions;
72     const struct rk805_pin_group *groups;
73     int num_pin_groups;
74     const struct pinctrl_pin_desc *pins;
75     unsigned int num_pins;
76     const struct rk805_pin_config *pin_cfg;
77 };
78 
79 enum rk805_pinmux_option {
80     RK805_PINMUX_GPIO,
81     RK805_PINMUX_TS,
82 };
83 
84 enum {
85     RK805_GPIO0,
86     RK805_GPIO1,
87 };
88 
89 static const char *const rk805_gpio_groups[] = {
90     "gpio0",
91     "gpio1",
92 };
93 
94 /* RK805: 2 output only GPIOs */
95 static const struct pinctrl_pin_desc rk805_pins_desc[] = {
96     PINCTRL_PIN(RK805_GPIO0, "gpio0"),
97     PINCTRL_PIN(RK805_GPIO1, "gpio1"),
98 };
99 
100 static const struct rk805_pin_function rk805_pin_functions[] = {
101     {
102         .name = "gpio",
103         .groups = rk805_gpio_groups,
104         .ngroups = ARRAY_SIZE(rk805_gpio_groups),
105         .mux_option = RK805_PINMUX_GPIO,
106     },
107 };
108 
109 static const struct rk805_pin_group rk805_pin_groups[] = {
110     {
111         .name = "gpio0",
112         .pins = {RK805_GPIO0},
113         .npins = 1,
114     },
115     {
116         .name = "gpio1",
117         .pins = {RK805_GPIO1},
118         .npins = 1,
119     },
120 };
121 
122 #define RK805_GPIO0_VAL_MSK BIT(0)
123 #define RK805_GPIO1_VAL_MSK BIT(1)
124 
125 static const struct rk805_pin_config rk805_gpio_cfgs[] = {
126     {
127         .reg = RK805_OUT_REG,
128         .val_msk = RK805_GPIO0_VAL_MSK,
129     },
130     {
131         .reg = RK805_OUT_REG,
132         .val_msk = RK805_GPIO1_VAL_MSK,
133     },
134 };
135 
136 #define RK816_FUN_MASK BIT(2)
137 #define RK816_VAL_MASK BIT(3)
138 #define RK816_DIR_MASK BIT(4)
139 
140 enum {
141     RK816_GPIO0,
142 };
143 
144 /* RK816: gpio/ts */
145 static const char *const rk816_gpio_groups[] = {
146     "gpio0",
147 };
148 
149 static const struct pinctrl_pin_desc rk816_pins_desc[] = {
150     PINCTRL_PIN(RK816_GPIO0, "gpio0"),
151 };
152 
153 static const struct rk805_pin_function rk816_pin_functions[] = {
154     {
155         .name = "gpio",
156         .groups = rk816_gpio_groups,
157         .ngroups = ARRAY_SIZE(rk816_gpio_groups),
158         .mux_option = RK805_PINMUX_GPIO,
159     },
160     {
161         .name = "ts",
162         .groups = rk816_gpio_groups,
163         .ngroups = ARRAY_SIZE(rk816_gpio_groups),
164         .mux_option = RK805_PINMUX_TS,
165     },
166 };
167 
168 static const struct rk805_pin_group rk816_pin_groups[] = {
169     {
170         .name = "gpio0",
171         .pins = {RK816_GPIO0},
172         .npins = 1,
173     },
174 };
175 
176 static struct rk805_pin_config rk816_gpio_cfgs[] = {
177     {
178         .reg = RK816_GPIO_IO_POL_REG,
179         .val_msk = RK816_VAL_MASK,
180         .fun_msk = RK816_FUN_MASK,
181         .dir_msk = RK816_DIR_MASK,
182     },
183 };
184 
185 enum rk817_pinmux_option { RK817_PINMUX_FUN0 = 0, RK817_PINMUX_FUN1, RK817_PINMUX_FUN2, RK817_PINMUX_FUN3 };
186 
187 enum { RK817_GPIO_SLP, RK817_GPIO_TS, RK817_GPIO_GT };
188 
189 /* for rk809 only a sleep pin */
190 static const char *const rk817_gpio_groups[] = {
191     "gpio_slp",
192     "gpio_ts",
193     "gpio_gt",
194 };
195 
196 static const struct pinctrl_pin_desc rk817_pins_desc[] = {
197     PINCTRL_PIN(RK817_GPIO_SLP, "gpio_slp"), /* sleep pin */
198     PINCTRL_PIN(RK817_GPIO_TS, "gpio_ts"),   /* ts pin */
199     PINCTRL_PIN(RK817_GPIO_GT, "gpio_gt")    /* gate pin */
200 };
201 
202 static const struct rk805_pin_function rk817_pin_functions[] = {
203     {
204         .name = "pin_fun0",
205         .groups = rk817_gpio_groups,
206         .ngroups = ARRAY_SIZE(rk817_gpio_groups),
207         .mux_option = RK817_PINMUX_FUN0,
208     },
209     {
210         .name = "pin_fun1",
211         .groups = rk817_gpio_groups,
212         .ngroups = ARRAY_SIZE(rk817_gpio_groups),
213         .mux_option = RK817_PINMUX_FUN1,
214     },
215     {
216         .name = "pin_fun2",
217         .groups = rk817_gpio_groups,
218         .ngroups = ARRAY_SIZE(rk817_gpio_groups),
219         .mux_option = RK817_PINMUX_FUN2,
220     },
221     {
222         .name = "pin_fun3",
223         .groups = rk817_gpio_groups,
224         .ngroups = ARRAY_SIZE(rk817_gpio_groups),
225         .mux_option = RK817_PINMUX_FUN3,
226     },
227 };
228 
229 /* for rk809 only a sleep pin */
230 static const struct rk805_pin_group rk817_pin_groups[] = {
231     {
232         .name = "gpio_slp",
233         .pins = {RK817_GPIO_SLP},
234         .npins = 1,
235     },
236     {
237         .name = "gpio_ts",
238         .pins = {RK817_GPIO_TS},
239         .npins = 1,
240     },
241     {
242         .name = "gpio_gt",
243         .pins = {RK817_GPIO_GT},
244         .npins = 1,
245     }
246 };
247 
248 #define RK817_GPIOTS_VAL_MSK BIT(3)
249 #define RK817_GPIOGT_VAL_MSK BIT(6)
250 #define RK817_GPIOTS_FUNC_MSK BIT(2)
251 #define RK817_GPIOGT_FUNC_MSK BIT(5)
252 #define RK817_GPIOTS_DIR_MSK BIT(4)
253 #define RK817_GPIOGT_DIR_MSK BIT(7)
254 
255 static struct rk805_pin_config rk817_gpio_cfgs[] = {
256     {.reg = RK817_SYS_CFG(3), .val_msk = 0, .fun_msk = RK817_SLPPIN_FUNC_MSK, .dir_msk = 0},
257     {.reg = RK817_GPIO_INT_CFG,
258      .val_msk = RK817_GPIOTS_VAL_MSK,
259      .fun_msk = RK817_GPIOTS_FUNC_MSK,
260      .dir_msk = RK817_GPIOTS_DIR_MSK},
261     {.reg = RK817_GPIO_INT_CFG,
262      .val_msk = RK817_GPIOGT_VAL_MSK,
263      .fun_msk = RK817_GPIOGT_FUNC_MSK,
264      .dir_msk = RK817_GPIOGT_DIR_MSK}};
265 
266 /* generic gpio chip */
rk805_gpio_get(struct gpio_chip *chip, unsigned int offset)267 static int rk805_gpio_get(struct gpio_chip *chip, unsigned int offset)
268 {
269     struct rk805_pctrl_info *pci = gpiochip_get_data(chip);
270     int ret, val;
271 
272     if (!pci->pin_cfg[offset].val_msk) {
273         dev_dbg(pci->dev, "getting gpio%d value is not support\n", offset);
274         return -1;
275     }
276 
277     ret = regmap_read(pci->rk808->regmap, pci->pin_cfg[offset].reg, &val);
278     if (ret) {
279         dev_err(pci->dev, "get gpio%d value failed\n", offset);
280         return ret;
281     }
282 
283     return !!(val & pci->pin_cfg[offset].val_msk);
284 }
285 
rk805_gpio_set(struct gpio_chip *chip, unsigned int offset, int value)286 static void rk805_gpio_set(struct gpio_chip *chip, unsigned int offset, int value)
287 {
288     struct rk805_pctrl_info *pci = gpiochip_get_data(chip);
289     int ret;
290     if (!pci->pin_cfg[offset].val_msk) {
291         return;
292     }
293     ret = regmap_update_bits(pci->rk808->regmap, pci->pin_cfg[offset].reg, pci->pin_cfg[offset].val_msk,
294                              value ? pci->pin_cfg[offset].val_msk : 0);
295     if (ret) {
296         dev_err(pci->dev, "set gpio%d value %d failed\n", offset, value);
297     }
298 }
299 
rk805_gpio_direction_input(struct gpio_chip *chip, unsigned int offset)300 static int rk805_gpio_direction_input(struct gpio_chip *chip, unsigned int offset)
301 {
302     return pinctrl_gpio_direction_input(chip->base + offset);
303 }
304 
rk805_gpio_direction_output(struct gpio_chip *chip, unsigned int offset, int value)305 static int rk805_gpio_direction_output(struct gpio_chip *chip, unsigned int offset, int value)
306 {
307     rk805_gpio_set(chip, offset, value);
308     return pinctrl_gpio_direction_output(chip->base + offset);
309 }
310 
rk805_gpio_get_direction(struct gpio_chip *chip, unsigned int offset)311 static int rk805_gpio_get_direction(struct gpio_chip *chip, unsigned int offset)
312 {
313     struct rk805_pctrl_info *pci = gpiochip_get_data(chip);
314     unsigned int val;
315     int ret;
316 
317     /* default output */
318     if (!pci->pin_cfg[offset].dir_msk) {
319         return GPIO_LINE_DIRECTION_OUT;
320     }
321 
322     ret = regmap_read(pci->rk808->regmap, pci->pin_cfg[offset].reg, &val);
323     if (ret) {
324         dev_err(pci->dev, "get gpio%d direction failed\n", offset);
325         return ret;
326     }
327 
328     if (val & pci->pin_cfg[offset].dir_msk) {
329         return GPIO_LINE_DIRECTION_OUT;
330     }
331 
332     return GPIO_LINE_DIRECTION_IN;
333 }
334 
335 static const struct gpio_chip rk805_gpio_chip = {
336     .label = "rk805-gpio",
337     .request = gpiochip_generic_request,
338     .free = gpiochip_generic_free,
339     .get_direction = rk805_gpio_get_direction,
340     .get = rk805_gpio_get,
341     .set = rk805_gpio_set,
342     .direction_input = rk805_gpio_direction_input,
343     .direction_output = rk805_gpio_direction_output,
344     .can_sleep = true,
345     .base = -1,
346     .owner = THIS_MODULE,
347 };
348 
349 static struct gpio_chip rk816_gpio_chip = {
350     .label = "rk816-gpio",
351     .request = gpiochip_generic_request,
352     .free = gpiochip_generic_free,
353     .get_direction = rk805_gpio_get_direction,
354     .get = rk805_gpio_get,
355     .set = rk805_gpio_set,
356     .direction_input = rk805_gpio_direction_input,
357     .direction_output = rk805_gpio_direction_output,
358     .can_sleep = true,
359     .base = -1,
360     .owner = THIS_MODULE,
361 };
362 
363 static struct gpio_chip rk817_gpio_chip = {
364     .label = "rk817-gpio",
365     .request = gpiochip_generic_request,
366     .free = gpiochip_generic_free,
367     .get_direction = rk805_gpio_get_direction,
368     .get = rk805_gpio_get,
369     .set = rk805_gpio_set,
370     .direction_input = rk805_gpio_direction_input,
371     .direction_output = rk805_gpio_direction_output,
372     .can_sleep = true,
373     .base = -1,
374     .owner = THIS_MODULE,
375 };
376 
377 /* generic pinctrl */
rk805_pinctrl_get_groups_count(struct pinctrl_dev *pctldev)378 static int rk805_pinctrl_get_groups_count(struct pinctrl_dev *pctldev)
379 {
380     struct rk805_pctrl_info *pci = pinctrl_dev_get_drvdata(pctldev);
381 
382     return pci->num_pin_groups;
383 }
384 
rk805_pinctrl_get_group_name(struct pinctrl_dev *pctldev, unsigned int group)385 static const char *rk805_pinctrl_get_group_name(struct pinctrl_dev *pctldev, unsigned int group)
386 {
387     struct rk805_pctrl_info *pci = pinctrl_dev_get_drvdata(pctldev);
388 
389     return pci->groups[group].name;
390 }
391 
rk805_pinctrl_get_group_pins(struct pinctrl_dev *pctldev, unsigned int group, const unsigned int **pins, unsigned int *num_pins)392 static int rk805_pinctrl_get_group_pins(struct pinctrl_dev *pctldev, unsigned int group, const unsigned int **pins,
393                                         unsigned int *num_pins)
394 {
395     struct rk805_pctrl_info *pci = pinctrl_dev_get_drvdata(pctldev);
396 
397     *pins = pci->groups[group].pins;
398     *num_pins = pci->groups[group].npins;
399 
400     return 0;
401 }
402 
403 static const struct pinctrl_ops rk805_pinctrl_ops = {
404     .get_groups_count = rk805_pinctrl_get_groups_count,
405     .get_group_name = rk805_pinctrl_get_group_name,
406     .get_group_pins = rk805_pinctrl_get_group_pins,
407     .dt_node_to_map = pinconf_generic_dt_node_to_map_pin,
408     .dt_free_map = pinctrl_utils_free_map,
409 };
410 
rk805_pinctrl_get_funcs_count(struct pinctrl_dev *pctldev)411 static int rk805_pinctrl_get_funcs_count(struct pinctrl_dev *pctldev)
412 {
413     struct rk805_pctrl_info *pci = pinctrl_dev_get_drvdata(pctldev);
414 
415     return pci->num_functions;
416 }
417 
rk805_pinctrl_get_func_name(struct pinctrl_dev *pctldev, unsigned int function)418 static const char *rk805_pinctrl_get_func_name(struct pinctrl_dev *pctldev, unsigned int function)
419 {
420     struct rk805_pctrl_info *pci = pinctrl_dev_get_drvdata(pctldev);
421 
422     return pci->functions[function].name;
423 }
424 
rk805_pinctrl_get_func_groups(struct pinctrl_dev *pctldev, unsigned int function, const char *const **groups, unsigned int *const num_groups)425 static int rk805_pinctrl_get_func_groups(struct pinctrl_dev *pctldev, unsigned int function, const char *const **groups,
426                                          unsigned int *const num_groups)
427 {
428     struct rk805_pctrl_info *pci = pinctrl_dev_get_drvdata(pctldev);
429 
430     *groups = pci->functions[function].groups;
431     *num_groups = pci->functions[function].ngroups;
432 
433     return 0;
434 }
435 
_rk805_pinctrl_set_mux(struct pinctrl_dev *pctldev, unsigned int offset, int mux)436 static int _rk805_pinctrl_set_mux(struct pinctrl_dev *pctldev, unsigned int offset, int mux)
437 {
438     struct rk805_pctrl_info *pci = pinctrl_dev_get_drvdata(pctldev);
439     int ret;
440 
441     if (!pci->pin_cfg[offset].fun_msk) {
442         return 0;
443     }
444 
445     if (mux == RK805_PINMUX_GPIO) {
446         ret = regmap_update_bits(pci->rk808->regmap, pci->pin_cfg[offset].reg, pci->pin_cfg[offset].fun_msk,
447                                  pci->pin_cfg[offset].fun_msk);
448         if (ret) {
449             dev_err(pci->dev, "set gpio%d GPIO failed\n", offset);
450             return ret;
451         }
452     } else if (mux == RK805_PINMUX_TS) {
453         ret = regmap_update_bits(pci->rk808->regmap, pci->pin_cfg[offset].reg, pci->pin_cfg[offset].fun_msk, 0);
454         if (ret) {
455             dev_err(pci->dev, "set gpio%d TS failed\n", offset);
456             return ret;
457         }
458     } else {
459         dev_err(pci->dev, "Couldn't find function mux %d\n", mux);
460         return -EINVAL;
461     }
462 
463     return 0;
464 }
465 
_rk817_pinctrl_set_mux(struct pinctrl_dev *pctldev, unsigned int offset, int mux)466 static int _rk817_pinctrl_set_mux(struct pinctrl_dev *pctldev, unsigned int offset, int mux)
467 {
468     struct rk805_pctrl_info *pci = pinctrl_dev_get_drvdata(pctldev);
469     int ret;
470 
471     if (!pci->pin_cfg[offset].fun_msk) {
472         return 0;
473     }
474 
475     mux <<= ffs(pci->pin_cfg[offset].fun_msk) - 1;
476     ret = regmap_update_bits(pci->rk808->regmap, pci->pin_cfg[offset].reg, pci->pin_cfg[offset].fun_msk, mux);
477     if (ret) {
478         dev_err(pci->dev, "set gpio%d func%d failed\n", offset, mux);
479     }
480 
481     return ret;
482 }
483 
rk805_pinctrl_set_mux(struct pinctrl_dev *pctldev, unsigned int function, unsigned int group)484 static int rk805_pinctrl_set_mux(struct pinctrl_dev *pctldev, unsigned int function, unsigned int group)
485 {
486     struct rk805_pctrl_info *pci = pinctrl_dev_get_drvdata(pctldev);
487     int mux = pci->functions[function].mux_option;
488     int offset = group;
489 
490     switch (pci->rk808->variant) {
491         case RK805_ID:
492         case RK816_ID:
493             return _rk805_pinctrl_set_mux(pctldev, offset, mux);
494 
495         case RK809_ID:
496         case RK817_ID:
497             return _rk817_pinctrl_set_mux(pctldev, offset, mux);
498         default:
499             dev_err(pci->dev, "Couldn't find the variant id\n");
500             return -EINVAL;
501     }
502 }
503 
rk805_pmx_gpio_set_direction(struct pinctrl_dev *pctldev, struct pinctrl_gpio_range *range, unsigned int offset, bool input)504 static int rk805_pmx_gpio_set_direction(struct pinctrl_dev *pctldev, struct pinctrl_gpio_range *range,
505                                         unsigned int offset, bool input)
506 {
507     struct rk805_pctrl_info *pci = pinctrl_dev_get_drvdata(pctldev);
508     int ret;
509 
510     /* set direction */
511     if (!pci->pin_cfg[offset].dir_msk) {
512         return 0;
513     }
514 
515     ret = regmap_update_bits(pci->rk808->regmap, pci->pin_cfg[offset].reg, pci->pin_cfg[offset].dir_msk,
516                              input ? 0 : pci->pin_cfg[offset].dir_msk);
517     if (ret) {
518         dev_err(pci->dev, "set gpio%d direction failed\n", offset);
519         return ret;
520     }
521 
522     return ret;
523 }
524 
rk805_pinctrl_gpio_request_enable(struct pinctrl_dev *pctldev, struct pinctrl_gpio_range *range, unsigned int offset)525 static int rk805_pinctrl_gpio_request_enable(struct pinctrl_dev *pctldev, struct pinctrl_gpio_range *range,
526                                              unsigned int offset)
527 {
528     struct rk805_pctrl_info *pci = pinctrl_dev_get_drvdata(pctldev);
529 
530     /* switch to gpio function */
531     switch (pci->rk808->variant) {
532         case RK805_ID:
533         case RK816_ID:
534             return _rk805_pinctrl_set_mux(pctldev, offset, RK805_PINMUX_GPIO);
535         default:
536             return 0;
537     }
538 }
539 
540 static const struct pinmux_ops rk805_pinmux_ops = {
541     .gpio_request_enable = rk805_pinctrl_gpio_request_enable,
542     .get_functions_count = rk805_pinctrl_get_funcs_count,
543     .get_function_name = rk805_pinctrl_get_func_name,
544     .get_function_groups = rk805_pinctrl_get_func_groups,
545     .set_mux = rk805_pinctrl_set_mux,
546     .gpio_set_direction = rk805_pmx_gpio_set_direction,
547 };
548 
rk805_pinconf_get(struct pinctrl_dev *pctldev, unsigned int pin, unsigned long *config)549 static int rk805_pinconf_get(struct pinctrl_dev *pctldev, unsigned int pin, unsigned long *config)
550 {
551     struct rk805_pctrl_info *pci = pinctrl_dev_get_drvdata(pctldev);
552     enum pin_config_param param = pinconf_to_config_param(*config);
553     u32 arg = 0;
554 
555     switch (param) {
556         case PIN_CONFIG_OUTPUT:
557         case PIN_CONFIG_INPUT_ENABLE:
558             arg = rk805_gpio_get(&pci->gpio_chip, pin);
559             break;
560         default:
561             dev_err(pci->dev, "Properties not supported\n");
562             return -ENOTSUPP;
563     }
564 
565     *config = pinconf_to_config_packed(param, (u16)arg);
566 
567     return 0;
568 }
569 
rk805_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin, unsigned long *configs, unsigned int num_configs)570 static int rk805_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin, unsigned long *configs,
571                              unsigned int num_configs)
572 {
573     struct rk805_pctrl_info *pci = pinctrl_dev_get_drvdata(pctldev);
574     enum pin_config_param param;
575     u32 i, arg = 0;
576 
577     for (i = 0; i < num_configs; i++) {
578         param = pinconf_to_config_param(configs[i]);
579         arg = pinconf_to_config_argument(configs[i]);
580 
581         switch (param) {
582             case PIN_CONFIG_OUTPUT:
583                 rk805_pmx_gpio_set_direction(pctldev, NULL, pin, false);
584                 rk805_gpio_set(&pci->gpio_chip, pin, arg);
585                 break;
586             case PIN_CONFIG_INPUT_ENABLE:
587                 if (arg) {
588                     rk805_pmx_gpio_set_direction(pctldev, NULL, pin, true);
589                 }
590                 break;
591             default:
592                 dev_err(pci->dev, "Properties not supported\n");
593                 return -ENOTSUPP;
594         }
595     }
596 
597     return 0;
598 }
599 
600 static const struct pinconf_ops rk805_pinconf_ops = {
601     .pin_config_get = rk805_pinconf_get,
602     .pin_config_set = rk805_pinconf_set,
603 };
604 
605 static const struct pinctrl_desc rk805_pinctrl_desc = {
606     .name = "rk805-pinctrl",
607     .pctlops = &rk805_pinctrl_ops,
608     .pmxops = &rk805_pinmux_ops,
609     .confops = &rk805_pinconf_ops,
610     .owner = THIS_MODULE,
611 };
612 
613 static struct pinctrl_desc rk816_pinctrl_desc = {
614     .name = "rk816-pinctrl",
615     .pctlops = &rk805_pinctrl_ops,
616     .pmxops = &rk805_pinmux_ops,
617     .confops = &rk805_pinconf_ops,
618     .owner = THIS_MODULE,
619 };
620 
621 static struct pinctrl_desc rk817_pinctrl_desc = {
622     .name = "rk817-pinctrl",
623     .pctlops = &rk805_pinctrl_ops,
624     .pmxops = &rk805_pinmux_ops,
625     .confops = &rk805_pinconf_ops,
626     .owner = THIS_MODULE,
627 };
628 
rk805_pinctrl_probe(struct platform_device *pdev)629 static int rk805_pinctrl_probe(struct platform_device *pdev)
630 {
631     struct rk805_pctrl_info *pci;
632     struct device_node *np;
633     int ret;
634 
635     pci = devm_kzalloc(&pdev->dev, sizeof(*pci), GFP_KERNEL);
636     if (!pci) {
637         return -ENOMEM;
638     }
639 
640     pci->dev = &pdev->dev;
641     np = of_get_child_by_name(pdev->dev.parent->of_node, "pinctrl_rk8xx");
642     if (np) {
643         pci->dev->of_node = np;
644     } else {
645         pci->dev->of_node = pdev->dev.parent->of_node;
646     }
647     pci->rk808 = dev_get_drvdata(pdev->dev.parent);
648 
649     platform_set_drvdata(pdev, pci);
650 
651     switch (pci->rk808->variant) {
652         case RK805_ID:
653             pci->pinctrl_desc = rk805_pinctrl_desc;
654             pci->gpio_chip = rk805_gpio_chip;
655             pci->pins = rk805_pins_desc;
656             pci->num_pins = ARRAY_SIZE(rk805_pins_desc);
657             pci->functions = rk805_pin_functions;
658             pci->num_functions = ARRAY_SIZE(rk805_pin_functions);
659             pci->groups = rk805_pin_groups;
660             pci->num_pin_groups = ARRAY_SIZE(rk805_pin_groups);
661             pci->pinctrl_desc.pins = rk805_pins_desc;
662             pci->pinctrl_desc.npins = ARRAY_SIZE(rk805_pins_desc);
663             pci->pin_cfg = rk805_gpio_cfgs;
664             pci->gpio_chip.ngpio = ARRAY_SIZE(rk805_gpio_cfgs);
665             break;
666 
667         case RK816_ID:
668             pci->pinctrl_desc = rk816_pinctrl_desc;
669             pci->gpio_chip = rk816_gpio_chip;
670             pci->pins = rk816_pins_desc;
671             pci->num_pins = ARRAY_SIZE(rk816_pins_desc);
672             pci->functions = rk816_pin_functions;
673             pci->num_functions = ARRAY_SIZE(rk816_pin_functions);
674             pci->groups = rk816_pin_groups;
675             pci->num_pin_groups = ARRAY_SIZE(rk816_pin_groups);
676             pci->pinctrl_desc.pins = rk816_pins_desc;
677             pci->pinctrl_desc.npins = ARRAY_SIZE(rk816_pins_desc);
678             pci->pin_cfg = rk816_gpio_cfgs;
679             pci->gpio_chip.ngpio = ARRAY_SIZE(rk816_gpio_cfgs);
680             break;
681 
682         case RK809_ID:
683         case RK817_ID:
684             pci->pinctrl_desc = rk817_pinctrl_desc;
685             pci->gpio_chip = rk817_gpio_chip;
686             pci->pins = rk817_pins_desc;
687             pci->num_pins = ARRAY_SIZE(rk817_pins_desc);
688             pci->functions = rk817_pin_functions;
689             pci->num_functions = ARRAY_SIZE(rk817_pin_functions);
690             pci->groups = rk817_pin_groups;
691             pci->num_pin_groups = ARRAY_SIZE(rk817_pin_groups);
692             pci->pinctrl_desc.pins = rk817_pins_desc;
693             pci->pinctrl_desc.npins = ARRAY_SIZE(rk817_pins_desc);
694             pci->pin_cfg = rk817_gpio_cfgs;
695             pci->gpio_chip.ngpio = ARRAY_SIZE(rk817_gpio_cfgs);
696             /* for rk809 only a sleep pin */
697             if (pci->rk808->variant == RK809_ID) {
698                 pci->pinctrl_desc.npins = 1;
699                 pci->num_pin_groups = 1;
700                 pci->num_pins = 1;
701                 pci->gpio_chip.ngpio = 1;
702             }
703             break;
704 
705         default:
706             dev_err(&pdev->dev, "unsupported RK805 ID %lu\n", pci->rk808->variant);
707             return -EINVAL;
708     }
709 
710     pci->gpio_chip.parent = &pdev->dev;
711 
712     if (np) {
713         pci->gpio_chip.of_node = np;
714     } else {
715         pci->gpio_chip.of_node = pdev->dev.parent->of_node;
716     }
717 
718     /* Add gpiochip */
719     ret = devm_gpiochip_add_data(&pdev->dev, &pci->gpio_chip, pci);
720     if (ret < 0) {
721         dev_err(&pdev->dev, "Couldn't add gpiochip\n");
722         return ret;
723     }
724 
725     /* Add pinctrl */
726     pci->pctl = devm_pinctrl_register(&pdev->dev, &pci->pinctrl_desc, pci);
727     if (IS_ERR(pci->pctl)) {
728         dev_err(&pdev->dev, "Couldn't add pinctrl\n");
729         return PTR_ERR(pci->pctl);
730     }
731 
732     /* Add pin range */
733     ret = gpiochip_add_pin_range(&pci->gpio_chip, dev_name(&pdev->dev), 0, 0, pci->gpio_chip.ngpio);
734     if (ret < 0) {
735         dev_err(&pdev->dev, "Couldn't add gpiochip pin range\n");
736         return ret;
737     }
738 
739     return 0;
740 }
741 
742 static struct platform_driver rk805_pinctrl_driver = {
743     .probe = rk805_pinctrl_probe,
744     .driver =
745         {
746             .name = "rk805-pinctrl",
747         },
748 };
749 
rk805_pinctrl_driver_register(void)750 static int __init rk805_pinctrl_driver_register(void)
751 {
752     return platform_driver_register(&rk805_pinctrl_driver);
753 }
754 fs_initcall_sync(rk805_pinctrl_driver_register);
755 
756 MODULE_DESCRIPTION("RK805 pin control and GPIO driver");
757 MODULE_AUTHOR("Joseph Chen <chenjh@rock-chips.com>");
758 MODULE_LICENSE("GPL v2");
759