/kernel/linux/linux-5.10/drivers/clk/mediatek/ |
H A D | clk-mt8183-ipu_conn.c | 16 .clr_ofs = 0x8, 22 .clr_ofs = 0x10, 28 .clr_ofs = 0x18, 34 .clr_ofs = 0x1c, 40 .clr_ofs = 0x20,
|
H A D | clk-mt2701-aud.c | 56 .clr_ofs = 0x0, 62 .clr_ofs = 0x10, 68 .clr_ofs = 0x14, 74 .clr_ofs = 0x634,
|
H A D | clk-gate.c | 53 regmap_write(cg->regmap, cg->clr_ofs, BIT(cg->bit)); in mtk_cg_clr_bit() 149 int clr_ofs, in mtk_clk_register_gate() 172 cg->clr_ofs = clr_ofs; in mtk_clk_register_gate() 144 mtk_clk_register_gate( const char *name, const char *parent_name, struct regmap *regmap, int set_ofs, int clr_ofs, int sta_ofs, u8 bit, const struct clk_ops *ops, unsigned long flags, struct device *dev) mtk_clk_register_gate() argument
|
H A D | clk-mt7622-aud.c | 57 .clr_ofs = 0x0, 63 .clr_ofs = 0x10, 69 .clr_ofs = 0x14, 75 .clr_ofs = 0x634,
|
/kernel/linux/linux-6.6/drivers/clk/mediatek/ |
H A D | clk-mt8183-ipu_conn.c | 16 .clr_ofs = 0x8, 22 .clr_ofs = 0x10, 28 .clr_ofs = 0x18, 34 .clr_ofs = 0x1c, 40 .clr_ofs = 0x20,
|
H A D | clk-mt8186-vdec.c | 17 .clr_ofs = 0x4, 23 .clr_ofs = 0x190, 29 .clr_ofs = 0x204, 35 .clr_ofs = 0xc,
|
H A D | clk-mt8188-vdo1.c | 18 .clr_ofs = 0x108, 24 .clr_ofs = 0x118, 30 .clr_ofs = 0x128, 36 .clr_ofs = 0x138, 42 .clr_ofs = 0x148,
|
H A D | clk-mt8195-vdo1.c | 15 .clr_ofs = 0x108, 21 .clr_ofs = 0x128, 27 .clr_ofs = 0x138, 33 .clr_ofs = 0x148, 39 .clr_ofs = 0x400,
|
H A D | clk-gate.c | 21 int clr_ofs; member 62 regmap_write(cg->regmap, cg->clr_ofs, BIT(cg->bit)); in mtk_cg_clr_bit() 158 int clr_ofs, int sta_ofs, u8 bit, in mtk_clk_register_gate() 178 cg->clr_ofs = clr_ofs; in mtk_clk_register_gate() 234 gate->regs->clr_ofs, in mtk_clk_register_gates() 155 mtk_clk_register_gate(struct device *dev, const char *name, const char *parent_name, struct regmap *regmap, int set_ofs, int clr_ofs, int sta_ofs, u8 bit, const struct clk_ops *ops, unsigned long flags) mtk_clk_register_gate() argument
|
H A D | clk-mt8188-vdec.c | 16 .clr_ofs = 0x4, 22 .clr_ofs = 0x204, 28 .clr_ofs = 0xc,
|
H A D | clk-mt7986-eth.c | 19 .clr_ofs = 0xe4, 35 .clr_ofs = 0xe4, 51 .clr_ofs = 0x30,
|
H A D | clk-mt8195-vdec.c | 15 .clr_ofs = 0x4, 21 .clr_ofs = 0x204, 27 .clr_ofs = 0xc,
|
H A D | clk-mt8192-vdec.c | 17 .clr_ofs = 0x4, 23 .clr_ofs = 0x204, 29 .clr_ofs = 0xc,
|
H A D | clk-mt8188-infra_ao.c | 17 .clr_ofs = 0x84, 23 .clr_ofs = 0x8c, 29 .clr_ofs = 0xa8, 35 .clr_ofs = 0xc4, 41 .clr_ofs = 0xe4,
|
H A D | clk-mt8195-infra_ao.c | 16 .clr_ofs = 0x84, 22 .clr_ofs = 0x8c, 28 .clr_ofs = 0xa8, 34 .clr_ofs = 0xc4, 40 .clr_ofs = 0xe4,
|
H A D | clk-mt7622-aud.c | 33 .clr_ofs = 0x0, 39 .clr_ofs = 0x10, 45 .clr_ofs = 0x14, 51 .clr_ofs = 0x634,
|
H A D | clk-mt2701-aud.c | 32 .clr_ofs = 0x0, 38 .clr_ofs = 0x10, 44 .clr_ofs = 0x14, 50 .clr_ofs = 0x634,
|
H A D | clk-mt6795-vdecsys.c | 19 .clr_ofs = 0x0004, 25 .clr_ofs = 0x000c,
|
H A D | clk-mt8173-vdecsys.c | 20 .clr_ofs = 0x0004, 26 .clr_ofs = 0x000c,
|
H A D | clk-mt2712-mm.c | 17 .clr_ofs = 0x108, 23 .clr_ofs = 0x118, 29 .clr_ofs = 0x228,
|
H A D | clk-mt8192-aud.c | 17 .clr_ofs = 0x0, 23 .clr_ofs = 0x4, 29 .clr_ofs = 0x8,
|
H A D | clk-mt8188-wpe.c | 18 .clr_ofs = 0x0, 24 .clr_ofs = 0x58, 30 .clr_ofs = 0x5c,
|
H A D | clk-mt8188-vpp0.c | 16 .clr_ofs = 0x28, 22 .clr_ofs = 0x34, 28 .clr_ofs = 0x40,
|
H A D | clk-mt8188-vdo0.c | 18 .clr_ofs = 0x108, 24 .clr_ofs = 0x118, 30 .clr_ofs = 0x128,
|
H A D | clk-mt7981-eth.c | 21 .clr_ofs = 0xE4, 43 .clr_ofs = 0xE4, 65 .clr_ofs = 0x30,
|