Home
last modified time | relevance | path

Searched refs:clr_ofs (Results 1 - 25 of 227) sorted by relevance

12345678910

/kernel/linux/linux-5.10/drivers/clk/mediatek/
H A Dclk-mt8183-ipu_conn.c16 .clr_ofs = 0x8,
22 .clr_ofs = 0x10,
28 .clr_ofs = 0x18,
34 .clr_ofs = 0x1c,
40 .clr_ofs = 0x20,
H A Dclk-mt2701-aud.c56 .clr_ofs = 0x0,
62 .clr_ofs = 0x10,
68 .clr_ofs = 0x14,
74 .clr_ofs = 0x634,
H A Dclk-gate.c53 regmap_write(cg->regmap, cg->clr_ofs, BIT(cg->bit)); in mtk_cg_clr_bit()
149 int clr_ofs, in mtk_clk_register_gate()
172 cg->clr_ofs = clr_ofs; in mtk_clk_register_gate()
144 mtk_clk_register_gate( const char *name, const char *parent_name, struct regmap *regmap, int set_ofs, int clr_ofs, int sta_ofs, u8 bit, const struct clk_ops *ops, unsigned long flags, struct device *dev) mtk_clk_register_gate() argument
H A Dclk-mt7622-aud.c57 .clr_ofs = 0x0,
63 .clr_ofs = 0x10,
69 .clr_ofs = 0x14,
75 .clr_ofs = 0x634,
/kernel/linux/linux-6.6/drivers/clk/mediatek/
H A Dclk-mt8183-ipu_conn.c16 .clr_ofs = 0x8,
22 .clr_ofs = 0x10,
28 .clr_ofs = 0x18,
34 .clr_ofs = 0x1c,
40 .clr_ofs = 0x20,
H A Dclk-mt8186-vdec.c17 .clr_ofs = 0x4,
23 .clr_ofs = 0x190,
29 .clr_ofs = 0x204,
35 .clr_ofs = 0xc,
H A Dclk-mt8188-vdo1.c18 .clr_ofs = 0x108,
24 .clr_ofs = 0x118,
30 .clr_ofs = 0x128,
36 .clr_ofs = 0x138,
42 .clr_ofs = 0x148,
H A Dclk-mt8195-vdo1.c15 .clr_ofs = 0x108,
21 .clr_ofs = 0x128,
27 .clr_ofs = 0x138,
33 .clr_ofs = 0x148,
39 .clr_ofs = 0x400,
H A Dclk-gate.c21 int clr_ofs; member
62 regmap_write(cg->regmap, cg->clr_ofs, BIT(cg->bit)); in mtk_cg_clr_bit()
158 int clr_ofs, int sta_ofs, u8 bit, in mtk_clk_register_gate()
178 cg->clr_ofs = clr_ofs; in mtk_clk_register_gate()
234 gate->regs->clr_ofs, in mtk_clk_register_gates()
155 mtk_clk_register_gate(struct device *dev, const char *name, const char *parent_name, struct regmap *regmap, int set_ofs, int clr_ofs, int sta_ofs, u8 bit, const struct clk_ops *ops, unsigned long flags) mtk_clk_register_gate() argument
H A Dclk-mt8188-vdec.c16 .clr_ofs = 0x4,
22 .clr_ofs = 0x204,
28 .clr_ofs = 0xc,
H A Dclk-mt7986-eth.c19 .clr_ofs = 0xe4,
35 .clr_ofs = 0xe4,
51 .clr_ofs = 0x30,
H A Dclk-mt8195-vdec.c15 .clr_ofs = 0x4,
21 .clr_ofs = 0x204,
27 .clr_ofs = 0xc,
H A Dclk-mt8192-vdec.c17 .clr_ofs = 0x4,
23 .clr_ofs = 0x204,
29 .clr_ofs = 0xc,
H A Dclk-mt8188-infra_ao.c17 .clr_ofs = 0x84,
23 .clr_ofs = 0x8c,
29 .clr_ofs = 0xa8,
35 .clr_ofs = 0xc4,
41 .clr_ofs = 0xe4,
H A Dclk-mt8195-infra_ao.c16 .clr_ofs = 0x84,
22 .clr_ofs = 0x8c,
28 .clr_ofs = 0xa8,
34 .clr_ofs = 0xc4,
40 .clr_ofs = 0xe4,
H A Dclk-mt7622-aud.c33 .clr_ofs = 0x0,
39 .clr_ofs = 0x10,
45 .clr_ofs = 0x14,
51 .clr_ofs = 0x634,
H A Dclk-mt2701-aud.c32 .clr_ofs = 0x0,
38 .clr_ofs = 0x10,
44 .clr_ofs = 0x14,
50 .clr_ofs = 0x634,
H A Dclk-mt6795-vdecsys.c19 .clr_ofs = 0x0004,
25 .clr_ofs = 0x000c,
H A Dclk-mt8173-vdecsys.c20 .clr_ofs = 0x0004,
26 .clr_ofs = 0x000c,
H A Dclk-mt2712-mm.c17 .clr_ofs = 0x108,
23 .clr_ofs = 0x118,
29 .clr_ofs = 0x228,
H A Dclk-mt8192-aud.c17 .clr_ofs = 0x0,
23 .clr_ofs = 0x4,
29 .clr_ofs = 0x8,
H A Dclk-mt8188-wpe.c18 .clr_ofs = 0x0,
24 .clr_ofs = 0x58,
30 .clr_ofs = 0x5c,
H A Dclk-mt8188-vpp0.c16 .clr_ofs = 0x28,
22 .clr_ofs = 0x34,
28 .clr_ofs = 0x40,
H A Dclk-mt8188-vdo0.c18 .clr_ofs = 0x108,
24 .clr_ofs = 0x118,
30 .clr_ofs = 0x128,
H A Dclk-mt7981-eth.c21 .clr_ofs = 0xE4,
43 .clr_ofs = 0xE4,
65 .clr_ofs = 0x30,

Completed in 7 milliseconds

12345678910