Home
last modified time | relevance | path

Searched refs:MDREFR (Results 1 - 18 of 18) sorted by relevance

/kernel/linux/linux-5.10/drivers/cpufreq/
H A Dsa1110-cpufreq.c178 sd->mdrefr = MDREFR & 0xffbffff0; in sdram_calculate_timing()
189 printk(KERN_DEBUG "MDCNFG: %08x MDREFR: %08x MDCAS0: %08x MDCAS1: %08x MDCAS2: %08x\n", in sdram_calculate_timing()
200 MDREFR = (MDREFR & 0xffff000f) | (dri << 4); in sdram_set_refresh()
201 (void) MDREFR; in sdram_set_refresh()
280 str %4, [%1, #28] @ MDREFR \n\ in sa1110_target()
/kernel/linux/linux-6.6/drivers/cpufreq/
H A Dsa1110-cpufreq.c178 sd->mdrefr = MDREFR & 0xffbffff0; in sdram_calculate_timing()
189 printk(KERN_DEBUG "MDCNFG: %08x MDREFR: %08x MDCAS0: %08x MDCAS1: %08x MDCAS2: %08x\n", in sdram_calculate_timing()
200 MDREFR = (MDREFR & 0xffff000f) | (dri << 4); in sdram_set_refresh()
201 (void) MDREFR; in sdram_set_refresh()
280 str %4, [%1, #28] @ MDREFR \n\ in sa1110_target()
/kernel/linux/linux-5.10/arch/arm/mach-sa1100/
H A Dsleep.S36 ldr r6, =MDREFR
71 * r6 = &MDREFR
72 * r7 = first MDREFR value
73 * r8 = second MDREFR value
76 * r11 = third MDREFR value
124 @ Step 2 clear DRI field in MDREFR
127 @ Step 3 set SLFRSH bit in MDREFR
/kernel/linux/linux-6.6/arch/arm/mach-sa1100/
H A Dsleep.S36 ldr r6, =MDREFR
71 * r6 = &MDREFR
72 * r7 = first MDREFR value
73 * r8 = second MDREFR value
76 * r11 = third MDREFR value
124 @ Step 2 clear DRI field in MDREFR
127 @ Step 3 set SLFRSH bit in MDREFR
/kernel/linux/linux-5.10/arch/arm/mach-pxa/
H A Dh5000.c177 __raw_writel(__raw_readl(MDREFR) | 0x02080000, MDREFR); in fix_msc()
H A Dpxa27x.c114 sleep_save[SLEEP_SAVE_MDREFR] = __raw_readl(MDREFR); in pxa27x_cpu_pm_save()
122 __raw_writel(sleep_save[SLEEP_SAVE_MDREFR], MDREFR); in pxa27x_cpu_pm_restore()
H A Dreset.c86 writel_relaxed(MDREFR_SLFRSH, MDREFR); in do_hw_reset()
H A Dsleep.S55 ldr r4, =MDREFR
96 ldr r4, =MDREFR
/kernel/linux/linux-6.6/arch/arm/mach-pxa/
H A Dpxa27x.c105 sleep_save[SLEEP_SAVE_MDREFR] = __raw_readl(MDREFR); in pxa27x_cpu_pm_save()
113 __raw_writel(sleep_save[SLEEP_SAVE_MDREFR], MDREFR); in pxa27x_cpu_pm_restore()
H A Dsmemc.h16 #define MDREFR (SMEMC_VIRT + 0x04) /* SDRAM Refresh Control Register */ macro
H A Dreset.c84 writel_relaxed(MDREFR_SLFRSH, MDREFR); in do_hw_reset()
H A Dgeneric.c91 return MDREFR; in pxa_smemc_get_mdrefr()
H A Dsleep.S56 ldr r4, =MDREFR
97 ldr r4, =MDREFR
/kernel/linux/linux-5.10/arch/arm/mach-pxa/include/mach/
H A Dsmemc.h16 #define MDREFR (SMEMC_VIRT + 0x04) /* SDRAM Refresh Control Register */ macro
/kernel/linux/linux-5.10/drivers/clk/pxa/
H A Dclk-pxa25x.c271 pxa2xx_cpll_change(&pxa25x_freqs[i], mdrefr_dri, MDREFR, CCCR); in clk_pxa25x_cpll_set_rate()
H A Dclk-pxa27x.c263 pxa2xx_cpll_change(&pxa27x_freqs[i], mdrefr_dri, MDREFR, CCCR); in clk_pxa27x_cpll_set_rate()
/kernel/linux/linux-5.10/arch/arm/mach-sa1100/include/mach/
H A DSA-1100.h1541 #define MDREFR __REG(0xA000001C) macro
/kernel/linux/linux-6.6/arch/arm/mach-sa1100/include/mach/
H A DSA-1100.h1541 #define MDREFR __REG(0xA000001C) macro

Completed in 15 milliseconds