Home
last modified time | relevance | path

Searched refs:DPLL_VGA_MODE_DIS (Results 1 - 15 of 15) sorted by relevance

/kernel/linux/linux-6.6/drivers/gpu/drm/i915/display/
H A Dintel_dpll.c816 dpll = DPLL_VGA_MODE_DIS; in i9xx_compute_dpll()
895 dpll = DPLL_VGA_MODE_DIS; in i8xx_compute_dpll()
1213 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS; in vlv_compute_dpll()
1231 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS; in chv_compute_dpll()
1603 intel_de_write(dev_priv, DPLL(pipe), dpll & ~DPLL_VGA_MODE_DIS); in i9xx_enable_pll()
1952 DPLL_VGA_MODE_DIS) == 0); in chv_enable_pll()
2006 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS; in vlv_disable_pll()
2023 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS; in chv_disable_pll()
2053 intel_de_write(dev_priv, DPLL(pipe), DPLL_VGA_MODE_DIS); in i9xx_disable_pll()
H A Dintel_display_power_well.c1188 val |= DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS; in vlv_display_power_well_init()
H A Dintel_display.c7903 DPLL_VGA_MODE_DIS | in i830_enable_pipe()
7932 intel_de_write(dev_priv, DPLL(pipe), dpll & ~DPLL_VGA_MODE_DIS); in i830_enable_pipe()
7982 intel_de_write(dev_priv, DPLL(pipe), DPLL_VGA_MODE_DIS); in i830_disable_pipe()
/kernel/linux/linux-5.10/drivers/gpu/drm/gma500/
H A Dcdv_intel_display.c226 REG_WRITE(dpll_reg, DPLL_SYNCLOCK_ENABLE | DPLL_VGA_MODE_DIS); in cdv_dpll_set_clock_cdv()
662 dpll = DPLL_VGA_MODE_DIS; in cdv_intel_crtc_mode_set()
725 REG_WRITE(map->dpll, dpll | DPLL_VGA_MODE_DIS | DPLL_SYNCLOCK_ENABLE); in cdv_intel_crtc_mode_set()
H A Dpsb_intel_display.c152 dpll = DPLL_VGA_MODE_DIS; in psb_intel_crtc_mode_set()
H A Doaktrail_crtc.c523 dpll |= DPLL_VGA_MODE_DIS; in oaktrail_crtc_mode_set()
H A Dpsb_intel_reg.h232 #define DPLL_VGA_MODE_DIS (1 << 28) macro
/kernel/linux/linux-6.6/drivers/gpu/drm/gma500/
H A Dcdv_intel_display.c227 REG_WRITE(dpll_reg, DPLL_SYNCLOCK_ENABLE | DPLL_VGA_MODE_DIS); in cdv_dpll_set_clock_cdv()
665 dpll = DPLL_VGA_MODE_DIS; in cdv_intel_crtc_mode_set()
722 REG_WRITE(map->dpll, dpll | DPLL_VGA_MODE_DIS | DPLL_SYNCLOCK_ENABLE); in cdv_intel_crtc_mode_set()
H A Dpsb_intel_display.c158 dpll = DPLL_VGA_MODE_DIS; in psb_intel_crtc_mode_set()
H A Doaktrail_crtc.c527 dpll |= DPLL_VGA_MODE_DIS; in oaktrail_crtc_mode_set()
H A Dpsb_intel_reg.h232 #define DPLL_VGA_MODE_DIS (1 << 28) macro
/kernel/linux/linux-5.10/drivers/gpu/drm/i915/display/
H A Dintel_display.c1495 DPLL_VGA_MODE_DIS) == 0); in chv_enable_pll()
1530 intel_de_write(dev_priv, reg, dpll & ~DPLL_VGA_MODE_DIS); in i9xx_enable_pll()
1570 intel_de_write(dev_priv, DPLL(pipe), DPLL_VGA_MODE_DIS); in i9xx_disable_pll()
1582 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS; in vlv_disable_pll()
1599 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS; in chv_disable_pll()
8397 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS; in vlv_compute_dpll()
8414 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS; in chv_compute_dpll()
8695 dpll = DPLL_VGA_MODE_DIS; in i9xx_compute_dpll()
8769 dpll = DPLL_VGA_MODE_DIS; in i8xx_compute_dpll()
18084 DPLL_VGA_MODE_DIS | in i830_enable_pipe()
[all...]
H A Dintel_display_power.c1406 val |= DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS; in vlv_display_power_well_init()
/kernel/linux/linux-6.6/drivers/gpu/drm/i915/
H A Di915_reg.h1434 #define DPLL_VGA_MODE_DIS (1 << 28) macro
/kernel/linux/linux-5.10/drivers/gpu/drm/i915/
H A Di915_reg.h3438 #define DPLL_VGA_MODE_DIS (1 << 28) macro

Completed in 133 milliseconds