Home
last modified time | relevance | path

Searched refs:SCLK_EMMC (Results 1 - 21 of 21) sorted by relevance

/device/soc/rockchip/common/sdk_linux/include/dt-bindings/clock/
H A Drk3036-cru.h21 #define SCLK_EMMC 71 macro
H A Drk3128-cru.h24 #define SCLK_EMMC 71 macro
H A Drk3188-cru-common.h30 #define SCLK_EMMC 74 macro
H A Drk1808-cru.h43 #define SCLK_EMMC 42 macro
H A Dpx30-cru.h59 #define SCLK_EMMC 57 macro
H A Drk3288-cru.h26 #define SCLK_EMMC 71 macro
H A Drk3368-cru.h26 #define SCLK_EMMC 71 macro
H A Drk3399-cru.h36 #define SCLK_EMMC 78 macro
/device/soc/rockchip/rk3588/kernel/include/dt-bindings/clock/
H A Drk1808-cru.h43 #define SCLK_EMMC 42 macro
/device/soc/rockchip/common/sdk_linux/drivers/clk/rockchip/
H A Dclk-rk3036.c257 COMPOSITE(SCLK_EMMC, "sclk_emmc", mux_mmc_src_p, 0, RK2928_CLKSEL_CON(12), 12, 2, MFLAGS, 0, 7, DFLAGS,
H A Dclk-rk3128.c274 COMPOSITE(SCLK_EMMC, "sclk_emmc", mux_mmc_src_p, 0, RK2928_CLKSEL_CON(12), 14, 2, MFLAGS, 8, 6, DFLAGS,
H A Dclk-rk3368.c459 COMPOSITE(SCLK_EMMC, "sclk_emmc", mux_mmc_src_p, 0, RK3368_CLKSEL_CON(51), 8, 2, MFLAGS, 0, 7, DFLAGS,
H A Dclk-rk3188.c346 COMPOSITE_NOMUX(SCLK_EMMC, "sclk_emmc", "hclk_peri", 0, RK2928_CLKSEL_CON(12), 8, 6, DFLAGS, RK2928_CLKGATE_CON(2),
H A Dclk-rk3328.c458 COMPOSITE(SCLK_EMMC, "clk_emmc", mux_2plls_24m_u480m_p, 0, RK3328_CLKSEL_CON(32), 8, 2, MFLAGS, 0, 8, DFLAGS,
H A Dclk-rv1108.c507 DIV(SCLK_EMMC, "sclk_emmc", "sclk_emmc_src", 0, RK2928_CLKSEL_CON(26), 8, 8, DFLAGS),
H A Dclk-rk3228.c319 DIV(SCLK_EMMC, "sclk_emmc", "sclk_emmc_src", 0, RK2928_CLKSEL_CON(12), 8, 8, DFLAGS),
H A Dclk-rk3308.c401 COMPOSITE_NODIV(SCLK_EMMC, "clk_emmc", mux_emmc_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
H A Dclk-rk3288.c392 COMPOSITE(SCLK_EMMC, "sclk_emmc", mux_mmc_src_p, 0, RK3288_CLKSEL_CON(12), 14, 2, MFLAGS, 8, 6, DFLAGS,
H A Dclk-px30.c364 COMPOSITE_NODIV(SCLK_EMMC, "clk_emmc", mux_emmc_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
H A Dclk-rk3399.c719 COMPOSITE(SCLK_EMMC, "clk_emmc", mux_pll_src_cpll_gpll_npll_upll_24m_p, 0, RK3399_CLKSEL_CON(22), 8, 3, MFLAGS, 0,
/device/soc/rockchip/common/vendor/drivers/clk/
H A Dclk-rk1808.c481 COMPOSITE_NODIV(SCLK_EMMC, "clk_emmc", mux_emmc_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,

Completed in 26 milliseconds