History log of /
kernel
/
linux
/
linux-6.6
/
drivers
/
accel
/
habanalabs
/
include
/
gaudi2
/ (Results
1 - 1
of
1
)
Home
History
Annotate
only in
this directory
Revision
Date
Author
Comments
(<<< Hide modified files)
(Show modified files >>>)
62306a36
21-Oct-2024
openharmony_ci <120357966@qq.com>
!75 LTS 6.6 补丁升级
Merge pull request !75 from zyf1116/master
arc/gaudi2_arc_common_packets.h
asic_reg/arc_farm_arc0_acp_eng_regs.h
asic_reg/arc_farm_arc0_aux_masks.h
asic_reg/arc_farm_arc0_aux_regs.h
asic_reg/arc_farm_arc0_dup_eng_axuser_regs.h
asic_reg/arc_farm_arc0_dup_eng_regs.h
asic_reg/arc_farm_kdma_ctx_axuser_masks.h
asic_reg/arc_farm_kdma_ctx_axuser_regs.h
asic_reg/arc_farm_kdma_ctx_masks.h
asic_reg/arc_farm_kdma_ctx_regs.h
asic_reg/arc_farm_kdma_kdma_cgm_regs.h
asic_reg/arc_farm_kdma_masks.h
asic_reg/arc_farm_kdma_regs.h
asic_reg/cpu_if_regs.h
asic_reg/dcore0_dec0_cmd_masks.h
asic_reg/dcore0_dec0_cmd_regs.h
asic_reg/dcore0_edma0_core_ctx_axuser_regs.h
asic_reg/dcore0_edma0_core_ctx_regs.h
asic_reg/dcore0_edma0_core_masks.h
asic_reg/dcore0_edma0_core_regs.h
asic_reg/dcore0_edma0_qm_arc_aux_regs.h
asic_reg/dcore0_edma0_qm_axuser_nonsecured_regs.h
asic_reg/dcore0_edma0_qm_cgm_regs.h
asic_reg/dcore0_edma0_qm_masks.h
asic_reg/dcore0_edma0_qm_regs.h
asic_reg/dcore0_edma1_core_ctx_axuser_regs.h
asic_reg/dcore0_edma1_qm_axuser_nonsecured_regs.h
asic_reg/dcore0_hmmu0_mmu_masks.h
asic_reg/dcore0_hmmu0_mmu_regs.h
asic_reg/dcore0_hmmu0_stlb_masks.h
asic_reg/dcore0_hmmu0_stlb_regs.h
asic_reg/dcore0_mme_acc_regs.h
asic_reg/dcore0_mme_ctrl_lo_arch_agu_cout0_master_regs.h
asic_reg/dcore0_mme_ctrl_lo_arch_agu_cout0_slave_regs.h
asic_reg/dcore0_mme_ctrl_lo_arch_agu_cout1_master_regs.h
asic_reg/dcore0_mme_ctrl_lo_arch_agu_cout1_slave_regs.h
asic_reg/dcore0_mme_ctrl_lo_arch_agu_in0_master_regs.h
asic_reg/dcore0_mme_ctrl_lo_arch_agu_in0_slave_regs.h
asic_reg/dcore0_mme_ctrl_lo_arch_agu_in1_master_regs.h
asic_reg/dcore0_mme_ctrl_lo_arch_agu_in1_slave_regs.h
asic_reg/dcore0_mme_ctrl_lo_arch_agu_in2_master_regs.h
asic_reg/dcore0_mme_ctrl_lo_arch_agu_in2_slave_regs.h
asic_reg/dcore0_mme_ctrl_lo_arch_agu_in3_master_regs.h
asic_reg/dcore0_mme_ctrl_lo_arch_agu_in3_slave_regs.h
asic_reg/dcore0_mme_ctrl_lo_arch_agu_in4_master_regs.h
asic_reg/dcore0_mme_ctrl_lo_arch_agu_in4_slave_regs.h
asic_reg/dcore0_mme_ctrl_lo_arch_base_addr_regs.h
asic_reg/dcore0_mme_ctrl_lo_arch_non_tensor_end_regs.h
asic_reg/dcore0_mme_ctrl_lo_arch_non_tensor_start_regs.h
asic_reg/dcore0_mme_ctrl_lo_arch_tensor_a_regs.h
asic_reg/dcore0_mme_ctrl_lo_arch_tensor_b_regs.h
asic_reg/dcore0_mme_ctrl_lo_arch_tensor_cout_regs.h
asic_reg/dcore0_mme_ctrl_lo_masks.h
asic_reg/dcore0_mme_ctrl_lo_mme_axuser_regs.h
asic_reg/dcore0_mme_ctrl_lo_regs.h
asic_reg/dcore0_mme_qm_arc_acp_eng_regs.h
asic_reg/dcore0_mme_qm_arc_aux_regs.h
asic_reg/dcore0_mme_qm_arc_dup_eng_axuser_regs.h
asic_reg/dcore0_mme_qm_arc_dup_eng_regs.h
asic_reg/dcore0_mme_qm_axuser_nonsecured_regs.h
asic_reg/dcore0_mme_qm_axuser_secured_regs.h
asic_reg/dcore0_mme_qm_cgm_regs.h
asic_reg/dcore0_mme_qm_regs.h
asic_reg/dcore0_mme_sbte0_masks.h
asic_reg/dcore0_mme_sbte0_mstr_if_axuser_regs.h
asic_reg/dcore0_mme_wb0_mstr_if_axuser_regs.h
asic_reg/dcore0_rtr0_ctrl_regs.h
asic_reg/dcore0_rtr0_mstr_if_rr_prvt_hbw_regs.h
asic_reg/dcore0_rtr0_mstr_if_rr_prvt_lbw_regs.h
asic_reg/dcore0_rtr0_mstr_if_rr_shrd_hbw_regs.h
asic_reg/dcore0_rtr0_mstr_if_rr_shrd_lbw_regs.h
asic_reg/dcore0_sync_mngr_glbl_masks.h
asic_reg/dcore0_sync_mngr_glbl_regs.h
asic_reg/dcore0_sync_mngr_mstr_if_axuser_masks.h
asic_reg/dcore0_sync_mngr_mstr_if_axuser_regs.h
asic_reg/dcore0_sync_mngr_objs_masks.h
asic_reg/dcore0_sync_mngr_objs_regs.h
asic_reg/dcore0_tpc0_cfg_axuser_regs.h
asic_reg/dcore0_tpc0_cfg_kernel_regs.h
asic_reg/dcore0_tpc0_cfg_kernel_tensor_0_regs.h
asic_reg/dcore0_tpc0_cfg_masks.h
asic_reg/dcore0_tpc0_cfg_qm_regs.h
asic_reg/dcore0_tpc0_cfg_qm_sync_object_regs.h
asic_reg/dcore0_tpc0_cfg_qm_tensor_0_regs.h
asic_reg/dcore0_tpc0_cfg_regs.h
asic_reg/dcore0_tpc0_cfg_special_regs.h
asic_reg/dcore0_tpc0_eml_busmon_0_regs.h
asic_reg/dcore0_tpc0_eml_etf_regs.h
asic_reg/dcore0_tpc0_eml_funnel_regs.h
asic_reg/dcore0_tpc0_eml_spmu_regs.h
asic_reg/dcore0_tpc0_eml_stm_regs.h
asic_reg/dcore0_tpc0_qm_arc_aux_regs.h
asic_reg/dcore0_tpc0_qm_axuser_nonsecured_regs.h
asic_reg/dcore0_tpc0_qm_cgm_regs.h
asic_reg/dcore0_tpc0_qm_regs.h
asic_reg/dcore0_vdec0_brdg_ctrl_axuser_dec_regs.h
asic_reg/dcore0_vdec0_brdg_ctrl_axuser_msix_abnrm_regs.h
asic_reg/dcore0_vdec0_brdg_ctrl_axuser_msix_l2c_regs.h
asic_reg/dcore0_vdec0_brdg_ctrl_axuser_msix_nrm_regs.h
asic_reg/dcore0_vdec0_brdg_ctrl_axuser_msix_vcd_regs.h
asic_reg/dcore0_vdec0_brdg_ctrl_masks.h
asic_reg/dcore0_vdec0_brdg_ctrl_regs.h
asic_reg/dcore0_vdec0_ctrl_special_regs.h
asic_reg/dcore1_mme_ctrl_lo_regs.h
asic_reg/dcore1_sync_mngr_glbl_regs.h
asic_reg/dcore3_mme_ctrl_lo_regs.h
asic_reg/gaudi2_blocks_linux_driver.h
asic_reg/gaudi2_regs.h
asic_reg/nic0_qm0_cgm_regs.h
asic_reg/nic0_qm0_regs.h
asic_reg/nic0_qm_arc_aux0_regs.h
asic_reg/nic0_qpc0_regs.h
asic_reg/nic0_umr0_0_completion_queue_ci_1_regs.h
asic_reg/nic0_umr0_0_unsecure_doorbell0_regs.h
asic_reg/pcie_aux_regs.h
asic_reg/pcie_dbi_regs.h
asic_reg/pcie_dec0_cmd_masks.h
asic_reg/pcie_dec0_cmd_regs.h
asic_reg/pcie_vdec0_brdg_ctrl_axuser_dec_regs.h
asic_reg/pcie_vdec0_brdg_ctrl_axuser_msix_abnrm_regs.h
asic_reg/pcie_vdec0_brdg_ctrl_axuser_msix_l2c_regs.h
asic_reg/pcie_vdec0_brdg_ctrl_axuser_msix_nrm_regs.h
asic_reg/pcie_vdec0_brdg_ctrl_axuser_msix_vcd_regs.h
asic_reg/pcie_vdec0_brdg_ctrl_masks.h
asic_reg/pcie_vdec0_brdg_ctrl_regs.h
asic_reg/pcie_vdec0_ctrl_special_regs.h
asic_reg/pcie_wrap_regs.h
asic_reg/pcie_wrap_special_regs.h
asic_reg/pdma0_core_ctx_axuser_regs.h
asic_reg/pdma0_core_ctx_regs.h
asic_reg/pdma0_core_masks.h
asic_reg/pdma0_core_regs.h
asic_reg/pdma0_core_special_masks.h
asic_reg/pdma0_qm_arc_aux_regs.h
asic_reg/pdma0_qm_axuser_nonsecured_regs.h
asic_reg/pdma0_qm_axuser_secured_regs.h
asic_reg/pdma0_qm_cgm_regs.h
asic_reg/pdma0_qm_masks.h
asic_reg/pdma0_qm_regs.h
asic_reg/pdma1_core_ctx_axuser_regs.h
asic_reg/pdma1_qm_axuser_nonsecured_regs.h
asic_reg/pmmu_hbw_stlb_masks.h
asic_reg/pmmu_hbw_stlb_regs.h
asic_reg/pmmu_pif_regs.h
asic_reg/psoc_etr_masks.h
asic_reg/psoc_etr_regs.h
asic_reg/psoc_global_conf_masks.h
asic_reg/psoc_global_conf_regs.h
asic_reg/psoc_reset_conf_masks.h
asic_reg/psoc_reset_conf_regs.h
asic_reg/psoc_timestamp_regs.h
asic_reg/rot0_desc_regs.h
asic_reg/rot0_masks.h
asic_reg/rot0_qm_arc_aux_regs.h
asic_reg/rot0_qm_axuser_nonsecured_regs.h
asic_reg/rot0_qm_cgm_regs.h
asic_reg/rot0_qm_regs.h
asic_reg/rot0_regs.h
asic_reg/xbar_edge_0_regs.h
asic_reg/xbar_mid_0_regs.h
gaudi2.h
gaudi2_async_events.h
gaudi2_async_ids_map_extended.h
gaudi2_coresight.h
gaudi2_fw_if.h
gaudi2_packets.h
gaudi2_reg_map.h
gaudi2_special_blocks.h