1b8021494Sopenharmony_ci// Copyright 2016, VIXL authors
2b8021494Sopenharmony_ci// All rights reserved.
3b8021494Sopenharmony_ci//
4b8021494Sopenharmony_ci// Redistribution and use in source and binary forms, with or without
5b8021494Sopenharmony_ci// modification, are permitted provided that the following conditions are met:
6b8021494Sopenharmony_ci//
7b8021494Sopenharmony_ci//   * Redistributions of source code must retain the above copyright notice,
8b8021494Sopenharmony_ci//     this list of conditions and the following disclaimer.
9b8021494Sopenharmony_ci//   * Redistributions in binary form must reproduce the above copyright notice,
10b8021494Sopenharmony_ci//     this list of conditions and the following disclaimer in the documentation
11b8021494Sopenharmony_ci//     and/or other materials provided with the distribution.
12b8021494Sopenharmony_ci//   * Neither the name of ARM Limited nor the names of its contributors may be
13b8021494Sopenharmony_ci//     used to endorse or promote products derived from this software without
14b8021494Sopenharmony_ci//     specific prior written permission.
15b8021494Sopenharmony_ci//
16b8021494Sopenharmony_ci// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS CONTRIBUTORS "AS IS" AND
17b8021494Sopenharmony_ci// ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
18b8021494Sopenharmony_ci// WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
19b8021494Sopenharmony_ci// DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE
20b8021494Sopenharmony_ci// FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21b8021494Sopenharmony_ci// DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
22b8021494Sopenharmony_ci// SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
23b8021494Sopenharmony_ci// CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24b8021494Sopenharmony_ci// OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
25b8021494Sopenharmony_ci// OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26b8021494Sopenharmony_ci
27b8021494Sopenharmony_ci{
28b8021494Sopenharmony_ci  "mnemonics": [
29b8021494Sopenharmony_ci    "Adc",  // ADC{<c>}{<q>} {<Rd>}, <Rn>, <Rm>, <shift> <Rs> ; A1
30b8021494Sopenharmony_ci    "Adcs", // ADCS{<c>}{<q>} {<Rd>}, <Rn>, <Rm>, <shift> <Rs> ; A1
31b8021494Sopenharmony_ci    "Add",  // ADD{<c>}{<q>} {<Rd>}, <Rn>, <Rm>, <shift> <Rs> ; A1
32b8021494Sopenharmony_ci    "Adds", // ADDS{<c>}{<q>} {<Rd>}, <Rn>, <Rm>, <shift> <Rs> ; A1
33b8021494Sopenharmony_ci    "And",  // AND{<c>}{<q>} {<Rd>}, <Rn>, <Rm>, <shift> <Rs> ; A1
34b8021494Sopenharmony_ci    "Ands", // ANDS{<c>}{<q>} {<Rd>}, <Rn>, <Rm>, <shift> <Rs> ; A1
35b8021494Sopenharmony_ci    "Bic",  // BIC{<c>}{<q>} {<Rd>}, <Rn>, <Rm>, <shift> <Rs> ; A1
36b8021494Sopenharmony_ci    "Bics", // BICS{<c>}{<q>} {<Rd>}, <Rn>, <Rm>, <shift> <Rs> ; A1
37b8021494Sopenharmony_ci    "Eor",  // EOR{<c>}{<q>} {<Rd>}, <Rn>, <Rm>, <shift> <Rs> ; A1
38b8021494Sopenharmony_ci    "Eors", // EORS{<c>}{<q>} {<Rd>}, <Rn>, <Rm>, <shift> <Rs> ; A1
39b8021494Sopenharmony_ci    "Orr",  // ORR{<c>}{<q>} {<Rd>}, <Rn>, <Rm>, <shift> <Rs> ; A1
40b8021494Sopenharmony_ci    "Orrs", // ORRS{<c>}{<q>} {<Rd>}, <Rn>, <Rm>, <shift> <Rs> ; A1
41b8021494Sopenharmony_ci    "Rsb",  // RSB{<c>}{<q>} {<Rd>}, <Rn>, <Rm>, <shift> <Rs> ; A1
42b8021494Sopenharmony_ci    "Rsbs", // RSBS{<c>}{<q>} {<Rd>}, <Rn>, <Rm>, <shift> <Rs> ; A1
43b8021494Sopenharmony_ci    "Rsc",  // RSC{<c>}{<q>} {<Rd>}, <Rn>, <Rm>, <shift> <Rs> ; A1
44b8021494Sopenharmony_ci    "Rscs", // RSCS{<c>}{<q>} {<Rd>}, <Rn>, <Rm>, <shift> <Rs> ; A1
45b8021494Sopenharmony_ci    "Sbc",  // SBC{<c>}{<q>} {<Rd>}, <Rn>, <Rm>, <shift> <Rs> ; A1
46b8021494Sopenharmony_ci    "Sbcs", // SBCS{<c>}{<q>} {<Rd>}, <Rn>, <Rm>, <shift> <Rs> ; A1
47b8021494Sopenharmony_ci    "Sub",  // SUB{<c>}{<q>} {<Rd>}, <Rn>, <Rm>, <shift> <Rs> ; A1
48b8021494Sopenharmony_ci    "Subs"  // SUBS{<c>}{<q>} {<Rd>}, <Rn>, <Rm>, <shift> <Rs> ; A1
49b8021494Sopenharmony_ci  ],
50b8021494Sopenharmony_ci  "description": {
51b8021494Sopenharmony_ci    "operands": [
52b8021494Sopenharmony_ci      {
53b8021494Sopenharmony_ci        "name": "cond",
54b8021494Sopenharmony_ci        "type": "Condition"
55b8021494Sopenharmony_ci      },
56b8021494Sopenharmony_ci      {
57b8021494Sopenharmony_ci        "name": "rd",
58b8021494Sopenharmony_ci        "type": "AllRegisters"
59b8021494Sopenharmony_ci      },
60b8021494Sopenharmony_ci      {
61b8021494Sopenharmony_ci        "name": "rn",
62b8021494Sopenharmony_ci        "type": "AllRegisters"
63b8021494Sopenharmony_ci      },
64b8021494Sopenharmony_ci      {
65b8021494Sopenharmony_ci        "name": "op",
66b8021494Sopenharmony_ci        "wrapper": "Operand",
67b8021494Sopenharmony_ci        "operands": [
68b8021494Sopenharmony_ci          {
69b8021494Sopenharmony_ci            "name": "rm",
70b8021494Sopenharmony_ci            "type": "AllRegisters"
71b8021494Sopenharmony_ci          },
72b8021494Sopenharmony_ci          {
73b8021494Sopenharmony_ci            "name": "shift",
74b8021494Sopenharmony_ci            "type": "Shift"
75b8021494Sopenharmony_ci          },
76b8021494Sopenharmony_ci          {
77b8021494Sopenharmony_ci            "name": "rs",
78b8021494Sopenharmony_ci            "type": "AllRegisters"
79b8021494Sopenharmony_ci          }
80b8021494Sopenharmony_ci        ]
81b8021494Sopenharmony_ci      }
82b8021494Sopenharmony_ci    ],
83b8021494Sopenharmony_ci    "inputs": [
84b8021494Sopenharmony_ci      {
85b8021494Sopenharmony_ci        "name": "apsr",
86b8021494Sopenharmony_ci        "type": "NZCV"
87b8021494Sopenharmony_ci      },
88b8021494Sopenharmony_ci      {
89b8021494Sopenharmony_ci        "name": "rd",
90b8021494Sopenharmony_ci        "type": "Register"
91b8021494Sopenharmony_ci      },
92b8021494Sopenharmony_ci      {
93b8021494Sopenharmony_ci        "name": "rn",
94b8021494Sopenharmony_ci        "type": "Register"
95b8021494Sopenharmony_ci      },
96b8021494Sopenharmony_ci      {
97b8021494Sopenharmony_ci        "name": "rm",
98b8021494Sopenharmony_ci        "type": "Register"
99b8021494Sopenharmony_ci      },
100b8021494Sopenharmony_ci      {
101b8021494Sopenharmony_ci        "name": "rs",
102b8021494Sopenharmony_ci        "type": "RegisterShift"
103b8021494Sopenharmony_ci      }
104b8021494Sopenharmony_ci    ]
105b8021494Sopenharmony_ci  },
106b8021494Sopenharmony_ci  "test-files": [
107b8021494Sopenharmony_ci    {
108b8021494Sopenharmony_ci      "type": "assembler",
109b8021494Sopenharmony_ci      "test-cases": [
110b8021494Sopenharmony_ci        {
111b8021494Sopenharmony_ci          "name": "Operands",
112b8021494Sopenharmony_ci          "operands": [
113b8021494Sopenharmony_ci            "cond", "rd", "rn", "rm", "shift", "rs"
114b8021494Sopenharmony_ci          ],
115b8021494Sopenharmony_ci          "operand-limit": 1000,
116b8021494Sopenharmony_ci          "operand-filter": "(rd != 'r15') and (rn != 'r15') and (rm != 'r15') and (rs != 'r15')"
117b8021494Sopenharmony_ci        }
118b8021494Sopenharmony_ci      ]
119b8021494Sopenharmony_ci    },
120b8021494Sopenharmony_ci    {
121b8021494Sopenharmony_ci      "type": "assembler-negative",
122b8021494Sopenharmony_ci      "test-cases": [
123b8021494Sopenharmony_ci        {
124b8021494Sopenharmony_ci          "name": "Operands",
125b8021494Sopenharmony_ci          "operands": [
126b8021494Sopenharmony_ci            "cond", "rd", "rn", "rm", "shift", "rs"
127b8021494Sopenharmony_ci          ],
128b8021494Sopenharmony_ci          "operand-limit": 1000,
129b8021494Sopenharmony_ci          "operand-filter": "(rd == 'r15') or (rn == 'r15') or (rm == 'r15') or (rs == 'r15')"
130b8021494Sopenharmony_ci        }
131b8021494Sopenharmony_ci      ]
132b8021494Sopenharmony_ci    },
133b8021494Sopenharmony_ci    {
134b8021494Sopenharmony_ci      "type": "simulator",
135b8021494Sopenharmony_ci      "test-cases": [
136b8021494Sopenharmony_ci        {
137b8021494Sopenharmony_ci          "name": "Condition",
138b8021494Sopenharmony_ci          "operands": [
139b8021494Sopenharmony_ci            "cond"
140b8021494Sopenharmony_ci          ],
141b8021494Sopenharmony_ci          "inputs": [
142b8021494Sopenharmony_ci            "apsr"
143b8021494Sopenharmony_ci          ]
144b8021494Sopenharmony_ci        },
145b8021494Sopenharmony_ci        // Test combinations of registers values with rd == rn.
146b8021494Sopenharmony_ci        {
147b8021494Sopenharmony_ci          "name": "RdIsRn",
148b8021494Sopenharmony_ci          "operands": [
149b8021494Sopenharmony_ci            "rd", "rn", "rm"
150b8021494Sopenharmony_ci          ],
151b8021494Sopenharmony_ci          "inputs": [
152b8021494Sopenharmony_ci            "rd", "rn", "rm"
153b8021494Sopenharmony_ci          ],
154b8021494Sopenharmony_ci          "operand-filter": "rd == rn and rn != rm",
155b8021494Sopenharmony_ci          "operand-limit": 10,
156b8021494Sopenharmony_ci          "input-filter": "rd == rn",
157b8021494Sopenharmony_ci          "input-limit": 200
158b8021494Sopenharmony_ci        },
159b8021494Sopenharmony_ci        // Test combinations of registers values with rd == rm.
160b8021494Sopenharmony_ci        {
161b8021494Sopenharmony_ci          "name": "RdIsRm",
162b8021494Sopenharmony_ci          "operands": [
163b8021494Sopenharmony_ci            "rd", "rn", "rm"
164b8021494Sopenharmony_ci          ],
165b8021494Sopenharmony_ci          "inputs": [
166b8021494Sopenharmony_ci            "rd", "rn", "rm"
167b8021494Sopenharmony_ci          ],
168b8021494Sopenharmony_ci          "operand-filter": "rd == rm and rn != rm",
169b8021494Sopenharmony_ci          "operand-limit": 10,
170b8021494Sopenharmony_ci          "input-filter": "rd == rm",
171b8021494Sopenharmony_ci          "input-limit": 200
172b8021494Sopenharmony_ci        },
173b8021494Sopenharmony_ci        // Test combinations of registers values.
174b8021494Sopenharmony_ci        {
175b8021494Sopenharmony_ci          "name": "RdIsNotRnIsNotRm",
176b8021494Sopenharmony_ci          "operands": [
177b8021494Sopenharmony_ci            "rd", "rn", "rm"
178b8021494Sopenharmony_ci          ],
179b8021494Sopenharmony_ci          "inputs": [
180b8021494Sopenharmony_ci            "rd", "rn", "rm"
181b8021494Sopenharmony_ci          ],
182b8021494Sopenharmony_ci          "operand-filter": "rd != rn != rm",
183b8021494Sopenharmony_ci          "operand-limit": 10,
184b8021494Sopenharmony_ci          "input-limit": 200
185b8021494Sopenharmony_ci        },
186b8021494Sopenharmony_ci        // Test combinations of shift types and register values.
187b8021494Sopenharmony_ci        {
188b8021494Sopenharmony_ci          "name": "ShiftTypes",
189b8021494Sopenharmony_ci          "operands": [
190b8021494Sopenharmony_ci            "rm", "shift", "rs"
191b8021494Sopenharmony_ci          ],
192b8021494Sopenharmony_ci          "inputs": [
193b8021494Sopenharmony_ci            "rm", "rs"
194b8021494Sopenharmony_ci          ],
195b8021494Sopenharmony_ci          "operand-filter": "rm == 'r1' and rs == 'r2'"
196b8021494Sopenharmony_ci        }
197b8021494Sopenharmony_ci      ]
198b8021494Sopenharmony_ci    }
199b8021494Sopenharmony_ci  ]
200b8021494Sopenharmony_ci}
201