1bf215546Sopenharmony_ci<?xml version="1.0" encoding="UTF-8"?>
2bf215546Sopenharmony_ci<database xmlns="http://nouveau.freedesktop.org/"
3bf215546Sopenharmony_cixmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
4bf215546Sopenharmony_cixsi:schemaLocation="http://nouveau.freedesktop.org/ rules-ng.xsd">
5bf215546Sopenharmony_ci<import file="freedreno_copyright.xml"/>
6bf215546Sopenharmony_ci
7bf215546Sopenharmony_ci<domain name="DSI_10nm_PHY_CMN" width="32">
8bf215546Sopenharmony_ci	<reg32 offset="0x00000" name="REVISION_ID0"/>
9bf215546Sopenharmony_ci	<reg32 offset="0x00004" name="REVISION_ID1"/>
10bf215546Sopenharmony_ci	<reg32 offset="0x00008" name="REVISION_ID2"/>
11bf215546Sopenharmony_ci	<reg32 offset="0x0000c" name="REVISION_ID3"/>
12bf215546Sopenharmony_ci	<reg32 offset="0x00010" name="CLK_CFG0"/>
13bf215546Sopenharmony_ci	<reg32 offset="0x00014" name="CLK_CFG1"/>
14bf215546Sopenharmony_ci	<reg32 offset="0x00018" name="GLBL_CTRL"/>
15bf215546Sopenharmony_ci	<reg32 offset="0x0001c" name="RBUF_CTRL"/>
16bf215546Sopenharmony_ci	<reg32 offset="0x00020" name="VREG_CTRL"/>
17bf215546Sopenharmony_ci	<reg32 offset="0x00024" name="CTRL_0"/>
18bf215546Sopenharmony_ci	<reg32 offset="0x00028" name="CTRL_1"/>
19bf215546Sopenharmony_ci	<reg32 offset="0x0002c" name="CTRL_2"/>
20bf215546Sopenharmony_ci	<reg32 offset="0x00030" name="LANE_CFG0"/>
21bf215546Sopenharmony_ci	<reg32 offset="0x00034" name="LANE_CFG1"/>
22bf215546Sopenharmony_ci	<reg32 offset="0x00038" name="PLL_CNTRL"/>
23bf215546Sopenharmony_ci	<reg32 offset="0x00098" name="LANE_CTRL0"/>
24bf215546Sopenharmony_ci	<reg32 offset="0x0009c" name="LANE_CTRL1"/>
25bf215546Sopenharmony_ci	<reg32 offset="0x000a0" name="LANE_CTRL2"/>
26bf215546Sopenharmony_ci	<reg32 offset="0x000a4" name="LANE_CTRL3"/>
27bf215546Sopenharmony_ci	<reg32 offset="0x000a8" name="LANE_CTRL4"/>
28bf215546Sopenharmony_ci	<reg32 offset="0x000ac" name="TIMING_CTRL_0"/>
29bf215546Sopenharmony_ci	<reg32 offset="0x000b0" name="TIMING_CTRL_1"/>
30bf215546Sopenharmony_ci	<reg32 offset="0x000b4" name="TIMING_CTRL_2"/>
31bf215546Sopenharmony_ci	<reg32 offset="0x000b8" name="TIMING_CTRL_3"/>
32bf215546Sopenharmony_ci	<reg32 offset="0x000bc" name="TIMING_CTRL_4"/>
33bf215546Sopenharmony_ci	<reg32 offset="0x000c0" name="TIMING_CTRL_5"/>
34bf215546Sopenharmony_ci	<reg32 offset="0x000c4" name="TIMING_CTRL_6"/>
35bf215546Sopenharmony_ci	<reg32 offset="0x000c8" name="TIMING_CTRL_7"/>
36bf215546Sopenharmony_ci	<reg32 offset="0x000cc" name="TIMING_CTRL_8"/>
37bf215546Sopenharmony_ci	<reg32 offset="0x000d0" name="TIMING_CTRL_9"/>
38bf215546Sopenharmony_ci	<reg32 offset="0x000d4" name="TIMING_CTRL_10"/>
39bf215546Sopenharmony_ci	<reg32 offset="0x000d8" name="TIMING_CTRL_11"/>
40bf215546Sopenharmony_ci	<reg32 offset="0x000ec" name="PHY_STATUS"/>
41bf215546Sopenharmony_ci	<reg32 offset="0x000f4" name="LANE_STATUS0"/>
42bf215546Sopenharmony_ci	<reg32 offset="0x000f8" name="LANE_STATUS1"/>
43bf215546Sopenharmony_ci</domain>
44bf215546Sopenharmony_ci
45bf215546Sopenharmony_ci<domain name="DSI_10nm_PHY" width="32">
46bf215546Sopenharmony_ci	<array offset="0x00000" name="LN" length="5" stride="0x80">
47bf215546Sopenharmony_ci		<reg32 offset="0x00" name="CFG0"/>
48bf215546Sopenharmony_ci		<reg32 offset="0x04" name="CFG1"/>
49bf215546Sopenharmony_ci		<reg32 offset="0x08" name="CFG2"/>
50bf215546Sopenharmony_ci		<reg32 offset="0x0c" name="CFG3"/>
51bf215546Sopenharmony_ci		<reg32 offset="0x10" name="TEST_DATAPATH"/>
52bf215546Sopenharmony_ci		<reg32 offset="0x14" name="PIN_SWAP"/>
53bf215546Sopenharmony_ci		<reg32 offset="0x18" name="HSTX_STR_CTRL"/>
54bf215546Sopenharmony_ci		<reg32 offset="0x1c" name="OFFSET_TOP_CTRL"/>
55bf215546Sopenharmony_ci		<reg32 offset="0x20" name="OFFSET_BOT_CTRL"/>
56bf215546Sopenharmony_ci		<reg32 offset="0x24" name="LPTX_STR_CTRL"/>
57bf215546Sopenharmony_ci		<reg32 offset="0x28" name="LPRX_CTRL"/>
58bf215546Sopenharmony_ci		<reg32 offset="0x2c" name="TX_DCTRL"/>
59bf215546Sopenharmony_ci	</array>
60bf215546Sopenharmony_ci</domain>
61bf215546Sopenharmony_ci
62bf215546Sopenharmony_ci<domain name="DSI_10nm_PHY_PLL" width="32">
63bf215546Sopenharmony_ci	<reg32 offset="0x0000" name="ANALOG_CONTROLS_ONE"/>
64bf215546Sopenharmony_ci	<reg32 offset="0x0004" name="ANALOG_CONTROLS_TWO"/>
65bf215546Sopenharmony_ci	<reg32 offset="0x0010" name="ANALOG_CONTROLS_THREE"/>
66bf215546Sopenharmony_ci	<reg32 offset="0x001c" name="DSM_DIVIDER"/>
67bf215546Sopenharmony_ci	<reg32 offset="0x0020" name="FEEDBACK_DIVIDER"/>
68bf215546Sopenharmony_ci	<reg32 offset="0x0024" name="SYSTEM_MUXES"/>
69bf215546Sopenharmony_ci	<reg32 offset="0x002c" name="CMODE"/>
70bf215546Sopenharmony_ci	<reg32 offset="0x0030" name="CALIBRATION_SETTINGS"/>
71bf215546Sopenharmony_ci	<reg32 offset="0x0054" name="BAND_SEL_CAL_SETTINGS_THREE"/>
72bf215546Sopenharmony_ci	<reg32 offset="0x0064" name="FREQ_DETECT_SETTINGS_ONE"/>
73bf215546Sopenharmony_ci	<reg32 offset="0x007c" name="PFILT"/>
74bf215546Sopenharmony_ci	<reg32 offset="0x0080" name="IFILT"/>
75bf215546Sopenharmony_ci	<reg32 offset="0x0094" name="OUTDIV"/>
76bf215546Sopenharmony_ci	<reg32 offset="0x00a4" name="CORE_OVERRIDE"/>
77bf215546Sopenharmony_ci	<reg32 offset="0x00a8" name="CORE_INPUT_OVERRIDE"/>
78bf215546Sopenharmony_ci	<reg32 offset="0x00b4" name="PLL_DIGITAL_TIMERS_TWO"/>
79bf215546Sopenharmony_ci	<reg32 offset="0x00cc" name="DECIMAL_DIV_START_1"/>
80bf215546Sopenharmony_ci	<reg32 offset="0x00d0" name="FRAC_DIV_START_LOW_1"/>
81bf215546Sopenharmony_ci	<reg32 offset="0x00d4" name="FRAC_DIV_START_MID_1"/>
82bf215546Sopenharmony_ci	<reg32 offset="0x00d8" name="FRAC_DIV_START_HIGH_1"/>
83bf215546Sopenharmony_ci	<reg32 offset="0x010c" name="SSC_STEPSIZE_LOW_1"/>
84bf215546Sopenharmony_ci	<reg32 offset="0x0110" name="SSC_STEPSIZE_HIGH_1"/>
85bf215546Sopenharmony_ci	<reg32 offset="0x0114" name="SSC_DIV_PER_LOW_1"/>
86bf215546Sopenharmony_ci	<reg32 offset="0x0118" name="SSC_DIV_PER_HIGH_1"/>
87bf215546Sopenharmony_ci	<reg32 offset="0x011c" name="SSC_DIV_ADJPER_LOW_1"/>
88bf215546Sopenharmony_ci	<reg32 offset="0x0120" name="SSC_DIV_ADJPER_HIGH_1"/>
89bf215546Sopenharmony_ci	<reg32 offset="0x013c" name="SSC_CONTROL"/>
90bf215546Sopenharmony_ci	<reg32 offset="0x0140" name="PLL_OUTDIV_RATE"/>
91bf215546Sopenharmony_ci	<reg32 offset="0x0144" name="PLL_LOCKDET_RATE_1"/>
92bf215546Sopenharmony_ci	<reg32 offset="0x014c" name="PLL_PROP_GAIN_RATE_1"/>
93bf215546Sopenharmony_ci	<reg32 offset="0x0154" name="PLL_BAND_SET_RATE_1"/>
94bf215546Sopenharmony_ci	<reg32 offset="0x015c" name="PLL_INT_GAIN_IFILT_BAND_1"/>
95bf215546Sopenharmony_ci	<reg32 offset="0x0164" name="PLL_FL_INT_GAIN_PFILT_BAND_1"/>
96bf215546Sopenharmony_ci	<reg32 offset="0x0180" name="PLL_LOCK_OVERRIDE"/>
97bf215546Sopenharmony_ci	<reg32 offset="0x0184" name="PLL_LOCK_DELAY"/>
98bf215546Sopenharmony_ci	<reg32 offset="0x018c" name="CLOCK_INVERTERS"/>
99bf215546Sopenharmony_ci	<reg32 offset="0x01a0" name="COMMON_STATUS_ONE"/>
100bf215546Sopenharmony_ci</domain>
101bf215546Sopenharmony_ci
102bf215546Sopenharmony_ci</database>
103