1d722e3fbSopenharmony_ci/* 2d722e3fbSopenharmony_ci * Copyright 2017 Advanced Micro Devices, Inc. 3d722e3fbSopenharmony_ci * 4d722e3fbSopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 5d722e3fbSopenharmony_ci * copy of this software and associated documentation files (the "Software"), 6d722e3fbSopenharmony_ci * to deal in the Software without restriction, including without limitation 7d722e3fbSopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8d722e3fbSopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 9d722e3fbSopenharmony_ci * Software is furnished to do so, subject to the following conditions: 10d722e3fbSopenharmony_ci * 11d722e3fbSopenharmony_ci * The above copyright notice and this permission notice shall be included in 12d722e3fbSopenharmony_ci * all copies or substantial portions of the Software. 13d722e3fbSopenharmony_ci * 14d722e3fbSopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15d722e3fbSopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16d722e3fbSopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17d722e3fbSopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18d722e3fbSopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19d722e3fbSopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20d722e3fbSopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 21d722e3fbSopenharmony_ci * 22d722e3fbSopenharmony_ci*/ 23d722e3fbSopenharmony_ci 24d722e3fbSopenharmony_ci#include <stdio.h> 25d722e3fbSopenharmony_ci#include <inttypes.h> 26d722e3fbSopenharmony_ci 27d722e3fbSopenharmony_ci#include "CUnit/Basic.h" 28d722e3fbSopenharmony_ci 29d722e3fbSopenharmony_ci#include "util_math.h" 30d722e3fbSopenharmony_ci 31d722e3fbSopenharmony_ci#include "amdgpu_test.h" 32d722e3fbSopenharmony_ci#include "amdgpu_drm.h" 33d722e3fbSopenharmony_ci#include "amdgpu_internal.h" 34d722e3fbSopenharmony_ci#include "decode_messages.h" 35d722e3fbSopenharmony_ci 36d722e3fbSopenharmony_ci#define IB_SIZE 4096 37d722e3fbSopenharmony_ci#define MAX_RESOURCES 16 38d722e3fbSopenharmony_ci 39d722e3fbSopenharmony_cistruct amdgpu_vcn_bo { 40d722e3fbSopenharmony_ci amdgpu_bo_handle handle; 41d722e3fbSopenharmony_ci amdgpu_va_handle va_handle; 42d722e3fbSopenharmony_ci uint64_t addr; 43d722e3fbSopenharmony_ci uint64_t size; 44d722e3fbSopenharmony_ci uint8_t *ptr; 45d722e3fbSopenharmony_ci}; 46d722e3fbSopenharmony_ci 47d722e3fbSopenharmony_cistruct amdgpu_vcn_reg { 48d722e3fbSopenharmony_ci uint32_t data0; 49d722e3fbSopenharmony_ci uint32_t data1; 50d722e3fbSopenharmony_ci uint32_t cmd; 51d722e3fbSopenharmony_ci uint32_t nop; 52d722e3fbSopenharmony_ci uint32_t cntl; 53d722e3fbSopenharmony_ci}; 54d722e3fbSopenharmony_ci 55d722e3fbSopenharmony_cistatic amdgpu_device_handle device_handle; 56d722e3fbSopenharmony_cistatic uint32_t major_version; 57d722e3fbSopenharmony_cistatic uint32_t minor_version; 58d722e3fbSopenharmony_cistatic uint32_t family_id; 59d722e3fbSopenharmony_cistatic uint32_t chip_rev; 60d722e3fbSopenharmony_cistatic uint32_t chip_id; 61d722e3fbSopenharmony_cistatic uint32_t asic_id; 62d722e3fbSopenharmony_cistatic uint32_t chip_rev; 63d722e3fbSopenharmony_cistatic uint32_t chip_id; 64d722e3fbSopenharmony_ci 65d722e3fbSopenharmony_cistatic amdgpu_context_handle context_handle; 66d722e3fbSopenharmony_cistatic amdgpu_bo_handle ib_handle; 67d722e3fbSopenharmony_cistatic amdgpu_va_handle ib_va_handle; 68d722e3fbSopenharmony_cistatic uint64_t ib_mc_address; 69d722e3fbSopenharmony_cistatic uint32_t *ib_cpu; 70d722e3fbSopenharmony_ci 71d722e3fbSopenharmony_cistatic amdgpu_bo_handle resources[MAX_RESOURCES]; 72d722e3fbSopenharmony_cistatic unsigned num_resources; 73d722e3fbSopenharmony_ci 74d722e3fbSopenharmony_cistatic uint8_t vcn_reg_index; 75d722e3fbSopenharmony_cistatic struct amdgpu_vcn_reg reg[] = { 76d722e3fbSopenharmony_ci {0x81c4, 0x81c5, 0x81c3, 0x81ff, 0x81c6}, 77d722e3fbSopenharmony_ci {0x504, 0x505, 0x503, 0x53f, 0x506}, 78d722e3fbSopenharmony_ci {0x10, 0x11, 0xf, 0x29, 0x26d}, 79d722e3fbSopenharmony_ci}; 80d722e3fbSopenharmony_ci 81d722e3fbSopenharmony_cistatic void amdgpu_cs_vcn_dec_create(void); 82d722e3fbSopenharmony_cistatic void amdgpu_cs_vcn_dec_decode(void); 83d722e3fbSopenharmony_cistatic void amdgpu_cs_vcn_dec_destroy(void); 84d722e3fbSopenharmony_ci 85d722e3fbSopenharmony_cistatic void amdgpu_cs_vcn_enc_create(void); 86d722e3fbSopenharmony_cistatic void amdgpu_cs_vcn_enc_encode(void); 87d722e3fbSopenharmony_cistatic void amdgpu_cs_vcn_enc_destroy(void); 88d722e3fbSopenharmony_ci 89d722e3fbSopenharmony_ciCU_TestInfo vcn_tests[] = { 90d722e3fbSopenharmony_ci 91d722e3fbSopenharmony_ci { "VCN DEC create", amdgpu_cs_vcn_dec_create }, 92d722e3fbSopenharmony_ci { "VCN DEC decode", amdgpu_cs_vcn_dec_decode }, 93d722e3fbSopenharmony_ci { "VCN DEC destroy", amdgpu_cs_vcn_dec_destroy }, 94d722e3fbSopenharmony_ci 95d722e3fbSopenharmony_ci { "VCN ENC create", amdgpu_cs_vcn_enc_create }, 96d722e3fbSopenharmony_ci { "VCN ENC decode", amdgpu_cs_vcn_enc_encode }, 97d722e3fbSopenharmony_ci { "VCN ENC destroy", amdgpu_cs_vcn_enc_destroy }, 98d722e3fbSopenharmony_ci CU_TEST_INFO_NULL, 99d722e3fbSopenharmony_ci}; 100d722e3fbSopenharmony_ci 101d722e3fbSopenharmony_ciCU_BOOL suite_vcn_tests_enable(void) 102d722e3fbSopenharmony_ci{ 103d722e3fbSopenharmony_ci struct drm_amdgpu_info_hw_ip info; 104d722e3fbSopenharmony_ci int r; 105d722e3fbSopenharmony_ci 106d722e3fbSopenharmony_ci if (amdgpu_device_initialize(drm_amdgpu[0], &major_version, 107d722e3fbSopenharmony_ci &minor_version, &device_handle)) 108d722e3fbSopenharmony_ci return CU_FALSE; 109d722e3fbSopenharmony_ci 110d722e3fbSopenharmony_ci family_id = device_handle->info.family_id; 111d722e3fbSopenharmony_ci asic_id = device_handle->info.asic_id; 112d722e3fbSopenharmony_ci chip_rev = device_handle->info.chip_rev; 113d722e3fbSopenharmony_ci chip_id = device_handle->info.chip_external_rev; 114d722e3fbSopenharmony_ci 115d722e3fbSopenharmony_ci r = amdgpu_query_hw_ip_info(device_handle, AMDGPU_HW_IP_VCN_DEC, 0, &info); 116d722e3fbSopenharmony_ci 117d722e3fbSopenharmony_ci if (amdgpu_device_deinitialize(device_handle)) 118d722e3fbSopenharmony_ci return CU_FALSE; 119d722e3fbSopenharmony_ci 120d722e3fbSopenharmony_ci if (r != 0 || !info.available_rings || 121d722e3fbSopenharmony_ci (family_id < AMDGPU_FAMILY_RV && 122d722e3fbSopenharmony_ci (family_id == AMDGPU_FAMILY_AI && 123d722e3fbSopenharmony_ci (chip_id - chip_rev) < 0x32))) { /* Arcturus */ 124d722e3fbSopenharmony_ci printf("\n\nThe ASIC NOT support VCN, suite disabled\n"); 125d722e3fbSopenharmony_ci return CU_FALSE; 126d722e3fbSopenharmony_ci } 127d722e3fbSopenharmony_ci 128d722e3fbSopenharmony_ci if (family_id == AMDGPU_FAMILY_AI) { 129d722e3fbSopenharmony_ci amdgpu_set_test_active("VCN Tests", "VCN ENC create", CU_FALSE); 130d722e3fbSopenharmony_ci amdgpu_set_test_active("VCN Tests", "VCN ENC decode", CU_FALSE); 131d722e3fbSopenharmony_ci amdgpu_set_test_active("VCN Tests", "VCN ENC destroy", CU_FALSE); 132d722e3fbSopenharmony_ci } 133d722e3fbSopenharmony_ci 134d722e3fbSopenharmony_ci if (info.hw_ip_version_major == 1) 135d722e3fbSopenharmony_ci vcn_reg_index = 0; 136d722e3fbSopenharmony_ci else if (info.hw_ip_version_major == 2) 137d722e3fbSopenharmony_ci vcn_reg_index = 1; 138d722e3fbSopenharmony_ci else if ((info.hw_ip_version_major == 2 && info.hw_ip_version_minor >= 5) || 139d722e3fbSopenharmony_ci info.hw_ip_version_major == 3) 140d722e3fbSopenharmony_ci vcn_reg_index = 2; 141d722e3fbSopenharmony_ci else 142d722e3fbSopenharmony_ci return CU_FALSE; 143d722e3fbSopenharmony_ci 144d722e3fbSopenharmony_ci return CU_TRUE; 145d722e3fbSopenharmony_ci} 146d722e3fbSopenharmony_ci 147d722e3fbSopenharmony_ciint suite_vcn_tests_init(void) 148d722e3fbSopenharmony_ci{ 149d722e3fbSopenharmony_ci int r; 150d722e3fbSopenharmony_ci 151d722e3fbSopenharmony_ci r = amdgpu_device_initialize(drm_amdgpu[0], &major_version, 152d722e3fbSopenharmony_ci &minor_version, &device_handle); 153d722e3fbSopenharmony_ci if (r) 154d722e3fbSopenharmony_ci return CUE_SINIT_FAILED; 155d722e3fbSopenharmony_ci 156d722e3fbSopenharmony_ci family_id = device_handle->info.family_id; 157d722e3fbSopenharmony_ci 158d722e3fbSopenharmony_ci r = amdgpu_cs_ctx_create(device_handle, &context_handle); 159d722e3fbSopenharmony_ci if (r) 160d722e3fbSopenharmony_ci return CUE_SINIT_FAILED; 161d722e3fbSopenharmony_ci 162d722e3fbSopenharmony_ci r = amdgpu_bo_alloc_and_map(device_handle, IB_SIZE, 4096, 163d722e3fbSopenharmony_ci AMDGPU_GEM_DOMAIN_GTT, 0, 164d722e3fbSopenharmony_ci &ib_handle, (void**)&ib_cpu, 165d722e3fbSopenharmony_ci &ib_mc_address, &ib_va_handle); 166d722e3fbSopenharmony_ci if (r) 167d722e3fbSopenharmony_ci return CUE_SINIT_FAILED; 168d722e3fbSopenharmony_ci 169d722e3fbSopenharmony_ci return CUE_SUCCESS; 170d722e3fbSopenharmony_ci} 171d722e3fbSopenharmony_ci 172d722e3fbSopenharmony_ciint suite_vcn_tests_clean(void) 173d722e3fbSopenharmony_ci{ 174d722e3fbSopenharmony_ci int r; 175d722e3fbSopenharmony_ci 176d722e3fbSopenharmony_ci r = amdgpu_bo_unmap_and_free(ib_handle, ib_va_handle, 177d722e3fbSopenharmony_ci ib_mc_address, IB_SIZE); 178d722e3fbSopenharmony_ci if (r) 179d722e3fbSopenharmony_ci return CUE_SCLEAN_FAILED; 180d722e3fbSopenharmony_ci 181d722e3fbSopenharmony_ci r = amdgpu_cs_ctx_free(context_handle); 182d722e3fbSopenharmony_ci if (r) 183d722e3fbSopenharmony_ci return CUE_SCLEAN_FAILED; 184d722e3fbSopenharmony_ci 185d722e3fbSopenharmony_ci r = amdgpu_device_deinitialize(device_handle); 186d722e3fbSopenharmony_ci if (r) 187d722e3fbSopenharmony_ci return CUE_SCLEAN_FAILED; 188d722e3fbSopenharmony_ci 189d722e3fbSopenharmony_ci return CUE_SUCCESS; 190d722e3fbSopenharmony_ci} 191d722e3fbSopenharmony_ci 192d722e3fbSopenharmony_cistatic int submit(unsigned ndw, unsigned ip) 193d722e3fbSopenharmony_ci{ 194d722e3fbSopenharmony_ci struct amdgpu_cs_request ibs_request = {0}; 195d722e3fbSopenharmony_ci struct amdgpu_cs_ib_info ib_info = {0}; 196d722e3fbSopenharmony_ci struct amdgpu_cs_fence fence_status = {0}; 197d722e3fbSopenharmony_ci uint32_t expired; 198d722e3fbSopenharmony_ci int r; 199d722e3fbSopenharmony_ci 200d722e3fbSopenharmony_ci ib_info.ib_mc_address = ib_mc_address; 201d722e3fbSopenharmony_ci ib_info.size = ndw; 202d722e3fbSopenharmony_ci 203d722e3fbSopenharmony_ci ibs_request.ip_type = ip; 204d722e3fbSopenharmony_ci 205d722e3fbSopenharmony_ci r = amdgpu_bo_list_create(device_handle, num_resources, resources, 206d722e3fbSopenharmony_ci NULL, &ibs_request.resources); 207d722e3fbSopenharmony_ci if (r) 208d722e3fbSopenharmony_ci return r; 209d722e3fbSopenharmony_ci 210d722e3fbSopenharmony_ci ibs_request.number_of_ibs = 1; 211d722e3fbSopenharmony_ci ibs_request.ibs = &ib_info; 212d722e3fbSopenharmony_ci ibs_request.fence_info.handle = NULL; 213d722e3fbSopenharmony_ci 214d722e3fbSopenharmony_ci r = amdgpu_cs_submit(context_handle, 0, &ibs_request, 1); 215d722e3fbSopenharmony_ci if (r) 216d722e3fbSopenharmony_ci return r; 217d722e3fbSopenharmony_ci 218d722e3fbSopenharmony_ci r = amdgpu_bo_list_destroy(ibs_request.resources); 219d722e3fbSopenharmony_ci if (r) 220d722e3fbSopenharmony_ci return r; 221d722e3fbSopenharmony_ci 222d722e3fbSopenharmony_ci fence_status.context = context_handle; 223d722e3fbSopenharmony_ci fence_status.ip_type = ip; 224d722e3fbSopenharmony_ci fence_status.fence = ibs_request.seq_no; 225d722e3fbSopenharmony_ci 226d722e3fbSopenharmony_ci r = amdgpu_cs_query_fence_status(&fence_status, 227d722e3fbSopenharmony_ci AMDGPU_TIMEOUT_INFINITE, 228d722e3fbSopenharmony_ci 0, &expired); 229d722e3fbSopenharmony_ci if (r) 230d722e3fbSopenharmony_ci return r; 231d722e3fbSopenharmony_ci 232d722e3fbSopenharmony_ci return 0; 233d722e3fbSopenharmony_ci} 234d722e3fbSopenharmony_ci 235d722e3fbSopenharmony_cistatic void alloc_resource(struct amdgpu_vcn_bo *vcn_bo, 236d722e3fbSopenharmony_ci unsigned size, unsigned domain) 237d722e3fbSopenharmony_ci{ 238d722e3fbSopenharmony_ci struct amdgpu_bo_alloc_request req = {0}; 239d722e3fbSopenharmony_ci amdgpu_bo_handle buf_handle; 240d722e3fbSopenharmony_ci amdgpu_va_handle va_handle; 241d722e3fbSopenharmony_ci uint64_t va = 0; 242d722e3fbSopenharmony_ci int r; 243d722e3fbSopenharmony_ci 244d722e3fbSopenharmony_ci req.alloc_size = ALIGN(size, 4096); 245d722e3fbSopenharmony_ci req.preferred_heap = domain; 246d722e3fbSopenharmony_ci r = amdgpu_bo_alloc(device_handle, &req, &buf_handle); 247d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 248d722e3fbSopenharmony_ci r = amdgpu_va_range_alloc(device_handle, 249d722e3fbSopenharmony_ci amdgpu_gpu_va_range_general, 250d722e3fbSopenharmony_ci req.alloc_size, 1, 0, &va, 251d722e3fbSopenharmony_ci &va_handle, 0); 252d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 253d722e3fbSopenharmony_ci r = amdgpu_bo_va_op(buf_handle, 0, req.alloc_size, va, 0, 254d722e3fbSopenharmony_ci AMDGPU_VA_OP_MAP); 255d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 256d722e3fbSopenharmony_ci vcn_bo->addr = va; 257d722e3fbSopenharmony_ci vcn_bo->handle = buf_handle; 258d722e3fbSopenharmony_ci vcn_bo->size = req.alloc_size; 259d722e3fbSopenharmony_ci vcn_bo->va_handle = va_handle; 260d722e3fbSopenharmony_ci r = amdgpu_bo_cpu_map(vcn_bo->handle, (void **)&vcn_bo->ptr); 261d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 262d722e3fbSopenharmony_ci memset(vcn_bo->ptr, 0, size); 263d722e3fbSopenharmony_ci r = amdgpu_bo_cpu_unmap(vcn_bo->handle); 264d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 265d722e3fbSopenharmony_ci} 266d722e3fbSopenharmony_ci 267d722e3fbSopenharmony_cistatic void free_resource(struct amdgpu_vcn_bo *vcn_bo) 268d722e3fbSopenharmony_ci{ 269d722e3fbSopenharmony_ci int r; 270d722e3fbSopenharmony_ci 271d722e3fbSopenharmony_ci r = amdgpu_bo_va_op(vcn_bo->handle, 0, vcn_bo->size, 272d722e3fbSopenharmony_ci vcn_bo->addr, 0, AMDGPU_VA_OP_UNMAP); 273d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 274d722e3fbSopenharmony_ci 275d722e3fbSopenharmony_ci r = amdgpu_va_range_free(vcn_bo->va_handle); 276d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 277d722e3fbSopenharmony_ci 278d722e3fbSopenharmony_ci r = amdgpu_bo_free(vcn_bo->handle); 279d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 280d722e3fbSopenharmony_ci memset(vcn_bo, 0, sizeof(*vcn_bo)); 281d722e3fbSopenharmony_ci} 282d722e3fbSopenharmony_ci 283d722e3fbSopenharmony_cistatic void vcn_dec_cmd(uint64_t addr, unsigned cmd, int *idx) 284d722e3fbSopenharmony_ci{ 285d722e3fbSopenharmony_ci ib_cpu[(*idx)++] = reg[vcn_reg_index].data0; 286d722e3fbSopenharmony_ci ib_cpu[(*idx)++] = addr; 287d722e3fbSopenharmony_ci ib_cpu[(*idx)++] = reg[vcn_reg_index].data1; 288d722e3fbSopenharmony_ci ib_cpu[(*idx)++] = addr >> 32; 289d722e3fbSopenharmony_ci ib_cpu[(*idx)++] = reg[vcn_reg_index].cmd; 290d722e3fbSopenharmony_ci ib_cpu[(*idx)++] = cmd << 1; 291d722e3fbSopenharmony_ci} 292d722e3fbSopenharmony_ci 293d722e3fbSopenharmony_cistatic void amdgpu_cs_vcn_dec_create(void) 294d722e3fbSopenharmony_ci{ 295d722e3fbSopenharmony_ci struct amdgpu_vcn_bo msg_buf; 296d722e3fbSopenharmony_ci int len, r; 297d722e3fbSopenharmony_ci 298d722e3fbSopenharmony_ci num_resources = 0; 299d722e3fbSopenharmony_ci alloc_resource(&msg_buf, 4096, AMDGPU_GEM_DOMAIN_GTT); 300d722e3fbSopenharmony_ci resources[num_resources++] = msg_buf.handle; 301d722e3fbSopenharmony_ci resources[num_resources++] = ib_handle; 302d722e3fbSopenharmony_ci 303d722e3fbSopenharmony_ci r = amdgpu_bo_cpu_map(msg_buf.handle, (void **)&msg_buf.ptr); 304d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 305d722e3fbSopenharmony_ci 306d722e3fbSopenharmony_ci memset(msg_buf.ptr, 0, 4096); 307d722e3fbSopenharmony_ci memcpy(msg_buf.ptr, vcn_dec_create_msg, sizeof(vcn_dec_create_msg)); 308d722e3fbSopenharmony_ci 309d722e3fbSopenharmony_ci len = 0; 310d722e3fbSopenharmony_ci ib_cpu[len++] = reg[vcn_reg_index].data0; 311d722e3fbSopenharmony_ci ib_cpu[len++] = msg_buf.addr; 312d722e3fbSopenharmony_ci ib_cpu[len++] = reg[vcn_reg_index].data1; 313d722e3fbSopenharmony_ci ib_cpu[len++] = msg_buf.addr >> 32; 314d722e3fbSopenharmony_ci ib_cpu[len++] = reg[vcn_reg_index].cmd; 315d722e3fbSopenharmony_ci ib_cpu[len++] = 0; 316d722e3fbSopenharmony_ci for (; len % 16; ) { 317d722e3fbSopenharmony_ci ib_cpu[len++] = reg[vcn_reg_index].nop; 318d722e3fbSopenharmony_ci ib_cpu[len++] = 0; 319d722e3fbSopenharmony_ci } 320d722e3fbSopenharmony_ci 321d722e3fbSopenharmony_ci r = submit(len, AMDGPU_HW_IP_VCN_DEC); 322d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 323d722e3fbSopenharmony_ci 324d722e3fbSopenharmony_ci free_resource(&msg_buf); 325d722e3fbSopenharmony_ci} 326d722e3fbSopenharmony_ci 327d722e3fbSopenharmony_cistatic void amdgpu_cs_vcn_dec_decode(void) 328d722e3fbSopenharmony_ci{ 329d722e3fbSopenharmony_ci const unsigned dpb_size = 15923584, dt_size = 737280; 330d722e3fbSopenharmony_ci uint64_t msg_addr, fb_addr, bs_addr, dpb_addr, ctx_addr, dt_addr, it_addr, sum; 331d722e3fbSopenharmony_ci struct amdgpu_vcn_bo dec_buf; 332d722e3fbSopenharmony_ci int size, len, i, r; 333d722e3fbSopenharmony_ci uint8_t *dec; 334d722e3fbSopenharmony_ci 335d722e3fbSopenharmony_ci size = 4*1024; /* msg */ 336d722e3fbSopenharmony_ci size += 4*1024; /* fb */ 337d722e3fbSopenharmony_ci size += 4096; /*it_scaling_table*/ 338d722e3fbSopenharmony_ci size += ALIGN(sizeof(uvd_bitstream), 4*1024); 339d722e3fbSopenharmony_ci size += ALIGN(dpb_size, 4*1024); 340d722e3fbSopenharmony_ci size += ALIGN(dt_size, 4*1024); 341d722e3fbSopenharmony_ci 342d722e3fbSopenharmony_ci num_resources = 0; 343d722e3fbSopenharmony_ci alloc_resource(&dec_buf, size, AMDGPU_GEM_DOMAIN_GTT); 344d722e3fbSopenharmony_ci resources[num_resources++] = dec_buf.handle; 345d722e3fbSopenharmony_ci resources[num_resources++] = ib_handle; 346d722e3fbSopenharmony_ci 347d722e3fbSopenharmony_ci r = amdgpu_bo_cpu_map(dec_buf.handle, (void **)&dec_buf.ptr); 348d722e3fbSopenharmony_ci dec = dec_buf.ptr; 349d722e3fbSopenharmony_ci 350d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 351d722e3fbSopenharmony_ci memset(dec_buf.ptr, 0, size); 352d722e3fbSopenharmony_ci memcpy(dec_buf.ptr, vcn_dec_decode_msg, sizeof(vcn_dec_decode_msg)); 353d722e3fbSopenharmony_ci memcpy(dec_buf.ptr + sizeof(vcn_dec_decode_msg), 354d722e3fbSopenharmony_ci avc_decode_msg, sizeof(avc_decode_msg)); 355d722e3fbSopenharmony_ci 356d722e3fbSopenharmony_ci dec += 4*1024; 357d722e3fbSopenharmony_ci memcpy(dec, feedback_msg, sizeof(feedback_msg)); 358d722e3fbSopenharmony_ci dec += 4*1024; 359d722e3fbSopenharmony_ci memcpy(dec, uvd_it_scaling_table, sizeof(uvd_it_scaling_table)); 360d722e3fbSopenharmony_ci 361d722e3fbSopenharmony_ci dec += 4*1024; 362d722e3fbSopenharmony_ci memcpy(dec, uvd_bitstream, sizeof(uvd_bitstream)); 363d722e3fbSopenharmony_ci 364d722e3fbSopenharmony_ci dec += ALIGN(sizeof(uvd_bitstream), 4*1024); 365d722e3fbSopenharmony_ci 366d722e3fbSopenharmony_ci dec += ALIGN(dpb_size, 4*1024); 367d722e3fbSopenharmony_ci 368d722e3fbSopenharmony_ci msg_addr = dec_buf.addr; 369d722e3fbSopenharmony_ci fb_addr = msg_addr + 4*1024; 370d722e3fbSopenharmony_ci it_addr = fb_addr + 4*1024; 371d722e3fbSopenharmony_ci bs_addr = it_addr + 4*1024; 372d722e3fbSopenharmony_ci dpb_addr = ALIGN(bs_addr + sizeof(uvd_bitstream), 4*1024); 373d722e3fbSopenharmony_ci ctx_addr = ALIGN(dpb_addr + 0x006B9400, 4*1024); 374d722e3fbSopenharmony_ci dt_addr = ALIGN(dpb_addr + dpb_size, 4*1024); 375d722e3fbSopenharmony_ci 376d722e3fbSopenharmony_ci len = 0; 377d722e3fbSopenharmony_ci vcn_dec_cmd(msg_addr, 0x0, &len); 378d722e3fbSopenharmony_ci vcn_dec_cmd(dpb_addr, 0x1, &len); 379d722e3fbSopenharmony_ci vcn_dec_cmd(dt_addr, 0x2, &len); 380d722e3fbSopenharmony_ci vcn_dec_cmd(fb_addr, 0x3, &len); 381d722e3fbSopenharmony_ci vcn_dec_cmd(bs_addr, 0x100, &len); 382d722e3fbSopenharmony_ci vcn_dec_cmd(it_addr, 0x204, &len); 383d722e3fbSopenharmony_ci vcn_dec_cmd(ctx_addr, 0x206, &len); 384d722e3fbSopenharmony_ci 385d722e3fbSopenharmony_ci ib_cpu[len++] = reg[vcn_reg_index].cntl; 386d722e3fbSopenharmony_ci ib_cpu[len++] = 0x1; 387d722e3fbSopenharmony_ci for (; len % 16; ) { 388d722e3fbSopenharmony_ci ib_cpu[len++] = reg[vcn_reg_index].nop; 389d722e3fbSopenharmony_ci ib_cpu[len++] = 0; 390d722e3fbSopenharmony_ci } 391d722e3fbSopenharmony_ci 392d722e3fbSopenharmony_ci r = submit(len, AMDGPU_HW_IP_VCN_DEC); 393d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 394d722e3fbSopenharmony_ci 395d722e3fbSopenharmony_ci for (i = 0, sum = 0; i < dt_size; ++i) 396d722e3fbSopenharmony_ci sum += dec[i]; 397d722e3fbSopenharmony_ci 398d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(sum, SUM_DECODE); 399d722e3fbSopenharmony_ci 400d722e3fbSopenharmony_ci free_resource(&dec_buf); 401d722e3fbSopenharmony_ci} 402d722e3fbSopenharmony_ci 403d722e3fbSopenharmony_cistatic void amdgpu_cs_vcn_dec_destroy(void) 404d722e3fbSopenharmony_ci{ 405d722e3fbSopenharmony_ci struct amdgpu_vcn_bo msg_buf; 406d722e3fbSopenharmony_ci int len, r; 407d722e3fbSopenharmony_ci 408d722e3fbSopenharmony_ci num_resources = 0; 409d722e3fbSopenharmony_ci alloc_resource(&msg_buf, 1024, AMDGPU_GEM_DOMAIN_GTT); 410d722e3fbSopenharmony_ci resources[num_resources++] = msg_buf.handle; 411d722e3fbSopenharmony_ci resources[num_resources++] = ib_handle; 412d722e3fbSopenharmony_ci 413d722e3fbSopenharmony_ci r = amdgpu_bo_cpu_map(msg_buf.handle, (void **)&msg_buf.ptr); 414d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 415d722e3fbSopenharmony_ci 416d722e3fbSopenharmony_ci memset(msg_buf.ptr, 0, 1024); 417d722e3fbSopenharmony_ci memcpy(msg_buf.ptr, vcn_dec_destroy_msg, sizeof(vcn_dec_destroy_msg)); 418d722e3fbSopenharmony_ci 419d722e3fbSopenharmony_ci len = 0; 420d722e3fbSopenharmony_ci ib_cpu[len++] = reg[vcn_reg_index].data0; 421d722e3fbSopenharmony_ci ib_cpu[len++] = msg_buf.addr; 422d722e3fbSopenharmony_ci ib_cpu[len++] = reg[vcn_reg_index].data1; 423d722e3fbSopenharmony_ci ib_cpu[len++] = msg_buf.addr >> 32; 424d722e3fbSopenharmony_ci ib_cpu[len++] = reg[vcn_reg_index].cmd; 425d722e3fbSopenharmony_ci ib_cpu[len++] = 0; 426d722e3fbSopenharmony_ci for (; len % 16; ) { 427d722e3fbSopenharmony_ci ib_cpu[len++] = reg[vcn_reg_index].nop; 428d722e3fbSopenharmony_ci ib_cpu[len++] = 0; 429d722e3fbSopenharmony_ci } 430d722e3fbSopenharmony_ci 431d722e3fbSopenharmony_ci r = submit(len, AMDGPU_HW_IP_VCN_DEC); 432d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 433d722e3fbSopenharmony_ci 434d722e3fbSopenharmony_ci free_resource(&msg_buf); 435d722e3fbSopenharmony_ci} 436d722e3fbSopenharmony_ci 437d722e3fbSopenharmony_cistatic void amdgpu_cs_vcn_enc_create(void) 438d722e3fbSopenharmony_ci{ 439d722e3fbSopenharmony_ci /* TODO */ 440d722e3fbSopenharmony_ci} 441d722e3fbSopenharmony_ci 442d722e3fbSopenharmony_cistatic void amdgpu_cs_vcn_enc_encode(void) 443d722e3fbSopenharmony_ci{ 444d722e3fbSopenharmony_ci /* TODO */ 445d722e3fbSopenharmony_ci} 446d722e3fbSopenharmony_ci 447d722e3fbSopenharmony_cistatic void amdgpu_cs_vcn_enc_destroy(void) 448d722e3fbSopenharmony_ci{ 449d722e3fbSopenharmony_ci /* TODO */ 450d722e3fbSopenharmony_ci} 451