1d722e3fbSopenharmony_ci/* 2d722e3fbSopenharmony_ci * Copyright 2014 Advanced Micro Devices, Inc. 3d722e3fbSopenharmony_ci * 4d722e3fbSopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 5d722e3fbSopenharmony_ci * copy of this software and associated documentation files (the "Software"), 6d722e3fbSopenharmony_ci * to deal in the Software without restriction, including without limitation 7d722e3fbSopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8d722e3fbSopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 9d722e3fbSopenharmony_ci * Software is furnished to do so, subject to the following conditions: 10d722e3fbSopenharmony_ci * 11d722e3fbSopenharmony_ci * The above copyright notice and this permission notice shall be included in 12d722e3fbSopenharmony_ci * all copies or substantial portions of the Software. 13d722e3fbSopenharmony_ci * 14d722e3fbSopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15d722e3fbSopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16d722e3fbSopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17d722e3fbSopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18d722e3fbSopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19d722e3fbSopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20d722e3fbSopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 21d722e3fbSopenharmony_ci * 22d722e3fbSopenharmony_ci*/ 23d722e3fbSopenharmony_ci 24d722e3fbSopenharmony_ci#include <stdio.h> 25d722e3fbSopenharmony_ci 26d722e3fbSopenharmony_ci#include "CUnit/Basic.h" 27d722e3fbSopenharmony_ci 28d722e3fbSopenharmony_ci#include "util_math.h" 29d722e3fbSopenharmony_ci 30d722e3fbSopenharmony_ci#include "amdgpu_test.h" 31d722e3fbSopenharmony_ci#include "decode_messages.h" 32d722e3fbSopenharmony_ci#include "amdgpu_drm.h" 33d722e3fbSopenharmony_ci#include "amdgpu_internal.h" 34d722e3fbSopenharmony_ci 35d722e3fbSopenharmony_ci#define IB_SIZE 4096 36d722e3fbSopenharmony_ci#define MAX_RESOURCES 16 37d722e3fbSopenharmony_ci 38d722e3fbSopenharmony_cistatic amdgpu_device_handle device_handle; 39d722e3fbSopenharmony_cistatic uint32_t major_version; 40d722e3fbSopenharmony_cistatic uint32_t minor_version; 41d722e3fbSopenharmony_cistatic uint32_t family_id; 42d722e3fbSopenharmony_cistatic uint32_t chip_rev; 43d722e3fbSopenharmony_cistatic uint32_t chip_id; 44d722e3fbSopenharmony_ci 45d722e3fbSopenharmony_cistatic amdgpu_context_handle context_handle; 46d722e3fbSopenharmony_cistatic amdgpu_bo_handle ib_handle; 47d722e3fbSopenharmony_cistatic uint64_t ib_mc_address; 48d722e3fbSopenharmony_cistatic uint32_t *ib_cpu; 49d722e3fbSopenharmony_cistatic amdgpu_va_handle ib_va_handle; 50d722e3fbSopenharmony_ci 51d722e3fbSopenharmony_cistatic amdgpu_bo_handle resources[MAX_RESOURCES]; 52d722e3fbSopenharmony_cistatic unsigned num_resources; 53d722e3fbSopenharmony_ci 54d722e3fbSopenharmony_cistatic void amdgpu_cs_uvd_create(void); 55d722e3fbSopenharmony_cistatic void amdgpu_cs_uvd_decode(void); 56d722e3fbSopenharmony_cistatic void amdgpu_cs_uvd_destroy(void); 57d722e3fbSopenharmony_ci 58d722e3fbSopenharmony_ciCU_TestInfo cs_tests[] = { 59d722e3fbSopenharmony_ci { "UVD create", amdgpu_cs_uvd_create }, 60d722e3fbSopenharmony_ci { "UVD decode", amdgpu_cs_uvd_decode }, 61d722e3fbSopenharmony_ci { "UVD destroy", amdgpu_cs_uvd_destroy }, 62d722e3fbSopenharmony_ci CU_TEST_INFO_NULL, 63d722e3fbSopenharmony_ci}; 64d722e3fbSopenharmony_ci 65d722e3fbSopenharmony_ciCU_BOOL suite_cs_tests_enable(void) 66d722e3fbSopenharmony_ci{ 67d722e3fbSopenharmony_ci if (amdgpu_device_initialize(drm_amdgpu[0], &major_version, 68d722e3fbSopenharmony_ci &minor_version, &device_handle)) 69d722e3fbSopenharmony_ci return CU_FALSE; 70d722e3fbSopenharmony_ci 71d722e3fbSopenharmony_ci family_id = device_handle->info.family_id; 72d722e3fbSopenharmony_ci chip_id = device_handle->info.chip_external_rev; 73d722e3fbSopenharmony_ci chip_rev = device_handle->info.chip_rev; 74d722e3fbSopenharmony_ci 75d722e3fbSopenharmony_ci if (amdgpu_device_deinitialize(device_handle)) 76d722e3fbSopenharmony_ci return CU_FALSE; 77d722e3fbSopenharmony_ci 78d722e3fbSopenharmony_ci 79d722e3fbSopenharmony_ci if (family_id >= AMDGPU_FAMILY_RV || family_id == AMDGPU_FAMILY_SI || 80d722e3fbSopenharmony_ci asic_is_gfx_pipe_removed(family_id, chip_id, chip_rev)) { 81d722e3fbSopenharmony_ci printf("\n\nThe ASIC NOT support UVD, suite disabled\n"); 82d722e3fbSopenharmony_ci return CU_FALSE; 83d722e3fbSopenharmony_ci } 84d722e3fbSopenharmony_ci 85d722e3fbSopenharmony_ci return CU_TRUE; 86d722e3fbSopenharmony_ci} 87d722e3fbSopenharmony_ci 88d722e3fbSopenharmony_ciint suite_cs_tests_init(void) 89d722e3fbSopenharmony_ci{ 90d722e3fbSopenharmony_ci amdgpu_bo_handle ib_result_handle; 91d722e3fbSopenharmony_ci void *ib_result_cpu; 92d722e3fbSopenharmony_ci uint64_t ib_result_mc_address; 93d722e3fbSopenharmony_ci amdgpu_va_handle ib_result_va_handle; 94d722e3fbSopenharmony_ci int r; 95d722e3fbSopenharmony_ci 96d722e3fbSopenharmony_ci r = amdgpu_device_initialize(drm_amdgpu[0], &major_version, 97d722e3fbSopenharmony_ci &minor_version, &device_handle); 98d722e3fbSopenharmony_ci if (r) { 99d722e3fbSopenharmony_ci if ((r == -EACCES) && (errno == EACCES)) 100d722e3fbSopenharmony_ci printf("\n\nError:%s. " 101d722e3fbSopenharmony_ci "Hint:Try to run this test program as root.", 102d722e3fbSopenharmony_ci strerror(errno)); 103d722e3fbSopenharmony_ci 104d722e3fbSopenharmony_ci return CUE_SINIT_FAILED; 105d722e3fbSopenharmony_ci } 106d722e3fbSopenharmony_ci 107d722e3fbSopenharmony_ci family_id = device_handle->info.family_id; 108d722e3fbSopenharmony_ci /* VI asic POLARIS10/11 have specific external_rev_id */ 109d722e3fbSopenharmony_ci chip_rev = device_handle->info.chip_rev; 110d722e3fbSopenharmony_ci chip_id = device_handle->info.chip_external_rev; 111d722e3fbSopenharmony_ci 112d722e3fbSopenharmony_ci r = amdgpu_cs_ctx_create(device_handle, &context_handle); 113d722e3fbSopenharmony_ci if (r) 114d722e3fbSopenharmony_ci return CUE_SINIT_FAILED; 115d722e3fbSopenharmony_ci 116d722e3fbSopenharmony_ci r = amdgpu_bo_alloc_and_map(device_handle, IB_SIZE, 4096, 117d722e3fbSopenharmony_ci AMDGPU_GEM_DOMAIN_GTT, 0, 118d722e3fbSopenharmony_ci &ib_result_handle, &ib_result_cpu, 119d722e3fbSopenharmony_ci &ib_result_mc_address, 120d722e3fbSopenharmony_ci &ib_result_va_handle); 121d722e3fbSopenharmony_ci if (r) 122d722e3fbSopenharmony_ci return CUE_SINIT_FAILED; 123d722e3fbSopenharmony_ci 124d722e3fbSopenharmony_ci ib_handle = ib_result_handle; 125d722e3fbSopenharmony_ci ib_mc_address = ib_result_mc_address; 126d722e3fbSopenharmony_ci ib_cpu = ib_result_cpu; 127d722e3fbSopenharmony_ci ib_va_handle = ib_result_va_handle; 128d722e3fbSopenharmony_ci 129d722e3fbSopenharmony_ci return CUE_SUCCESS; 130d722e3fbSopenharmony_ci} 131d722e3fbSopenharmony_ci 132d722e3fbSopenharmony_ciint suite_cs_tests_clean(void) 133d722e3fbSopenharmony_ci{ 134d722e3fbSopenharmony_ci int r; 135d722e3fbSopenharmony_ci 136d722e3fbSopenharmony_ci r = amdgpu_bo_unmap_and_free(ib_handle, ib_va_handle, 137d722e3fbSopenharmony_ci ib_mc_address, IB_SIZE); 138d722e3fbSopenharmony_ci if (r) 139d722e3fbSopenharmony_ci return CUE_SCLEAN_FAILED; 140d722e3fbSopenharmony_ci 141d722e3fbSopenharmony_ci r = amdgpu_cs_ctx_free(context_handle); 142d722e3fbSopenharmony_ci if (r) 143d722e3fbSopenharmony_ci return CUE_SCLEAN_FAILED; 144d722e3fbSopenharmony_ci 145d722e3fbSopenharmony_ci r = amdgpu_device_deinitialize(device_handle); 146d722e3fbSopenharmony_ci if (r) 147d722e3fbSopenharmony_ci return CUE_SCLEAN_FAILED; 148d722e3fbSopenharmony_ci 149d722e3fbSopenharmony_ci return CUE_SUCCESS; 150d722e3fbSopenharmony_ci} 151d722e3fbSopenharmony_ci 152d722e3fbSopenharmony_cistatic int submit(unsigned ndw, unsigned ip) 153d722e3fbSopenharmony_ci{ 154d722e3fbSopenharmony_ci struct amdgpu_cs_request ibs_request = {0}; 155d722e3fbSopenharmony_ci struct amdgpu_cs_ib_info ib_info = {0}; 156d722e3fbSopenharmony_ci struct amdgpu_cs_fence fence_status = {0}; 157d722e3fbSopenharmony_ci uint32_t expired; 158d722e3fbSopenharmony_ci int r; 159d722e3fbSopenharmony_ci 160d722e3fbSopenharmony_ci ib_info.ib_mc_address = ib_mc_address; 161d722e3fbSopenharmony_ci ib_info.size = ndw; 162d722e3fbSopenharmony_ci 163d722e3fbSopenharmony_ci ibs_request.ip_type = ip; 164d722e3fbSopenharmony_ci 165d722e3fbSopenharmony_ci r = amdgpu_bo_list_create(device_handle, num_resources, resources, 166d722e3fbSopenharmony_ci NULL, &ibs_request.resources); 167d722e3fbSopenharmony_ci if (r) 168d722e3fbSopenharmony_ci return r; 169d722e3fbSopenharmony_ci 170d722e3fbSopenharmony_ci ibs_request.number_of_ibs = 1; 171d722e3fbSopenharmony_ci ibs_request.ibs = &ib_info; 172d722e3fbSopenharmony_ci ibs_request.fence_info.handle = NULL; 173d722e3fbSopenharmony_ci 174d722e3fbSopenharmony_ci r = amdgpu_cs_submit(context_handle, 0, &ibs_request, 1); 175d722e3fbSopenharmony_ci if (r) 176d722e3fbSopenharmony_ci return r; 177d722e3fbSopenharmony_ci 178d722e3fbSopenharmony_ci r = amdgpu_bo_list_destroy(ibs_request.resources); 179d722e3fbSopenharmony_ci if (r) 180d722e3fbSopenharmony_ci return r; 181d722e3fbSopenharmony_ci 182d722e3fbSopenharmony_ci fence_status.context = context_handle; 183d722e3fbSopenharmony_ci fence_status.ip_type = ip; 184d722e3fbSopenharmony_ci fence_status.fence = ibs_request.seq_no; 185d722e3fbSopenharmony_ci 186d722e3fbSopenharmony_ci r = amdgpu_cs_query_fence_status(&fence_status, 187d722e3fbSopenharmony_ci AMDGPU_TIMEOUT_INFINITE, 188d722e3fbSopenharmony_ci 0, &expired); 189d722e3fbSopenharmony_ci if (r) 190d722e3fbSopenharmony_ci return r; 191d722e3fbSopenharmony_ci 192d722e3fbSopenharmony_ci return 0; 193d722e3fbSopenharmony_ci} 194d722e3fbSopenharmony_ci 195d722e3fbSopenharmony_cistatic void uvd_cmd(uint64_t addr, unsigned cmd, int *idx) 196d722e3fbSopenharmony_ci{ 197d722e3fbSopenharmony_ci ib_cpu[(*idx)++] = (family_id < AMDGPU_FAMILY_AI) ? 0x3BC4 : 0x81C4; 198d722e3fbSopenharmony_ci ib_cpu[(*idx)++] = addr; 199d722e3fbSopenharmony_ci ib_cpu[(*idx)++] = (family_id < AMDGPU_FAMILY_AI) ? 0x3BC5 : 0x81C5; 200d722e3fbSopenharmony_ci ib_cpu[(*idx)++] = addr >> 32; 201d722e3fbSopenharmony_ci ib_cpu[(*idx)++] = (family_id < AMDGPU_FAMILY_AI) ? 0x3BC3 : 0x81C3; 202d722e3fbSopenharmony_ci ib_cpu[(*idx)++] = cmd << 1; 203d722e3fbSopenharmony_ci} 204d722e3fbSopenharmony_ci 205d722e3fbSopenharmony_cistatic void amdgpu_cs_uvd_create(void) 206d722e3fbSopenharmony_ci{ 207d722e3fbSopenharmony_ci struct amdgpu_bo_alloc_request req = {0}; 208d722e3fbSopenharmony_ci amdgpu_bo_handle buf_handle; 209d722e3fbSopenharmony_ci uint64_t va = 0; 210d722e3fbSopenharmony_ci amdgpu_va_handle va_handle; 211d722e3fbSopenharmony_ci void *msg; 212d722e3fbSopenharmony_ci int i, r; 213d722e3fbSopenharmony_ci 214d722e3fbSopenharmony_ci req.alloc_size = 4*1024; 215d722e3fbSopenharmony_ci req.preferred_heap = AMDGPU_GEM_DOMAIN_GTT; 216d722e3fbSopenharmony_ci 217d722e3fbSopenharmony_ci r = amdgpu_bo_alloc(device_handle, &req, &buf_handle); 218d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 219d722e3fbSopenharmony_ci 220d722e3fbSopenharmony_ci r = amdgpu_va_range_alloc(device_handle, 221d722e3fbSopenharmony_ci amdgpu_gpu_va_range_general, 222d722e3fbSopenharmony_ci 4096, 1, 0, &va, 223d722e3fbSopenharmony_ci &va_handle, 0); 224d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 225d722e3fbSopenharmony_ci 226d722e3fbSopenharmony_ci r = amdgpu_bo_va_op(buf_handle, 0, 4096, va, 0, AMDGPU_VA_OP_MAP); 227d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 228d722e3fbSopenharmony_ci 229d722e3fbSopenharmony_ci r = amdgpu_bo_cpu_map(buf_handle, &msg); 230d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 231d722e3fbSopenharmony_ci 232d722e3fbSopenharmony_ci memcpy(msg, uvd_create_msg, sizeof(uvd_create_msg)); 233d722e3fbSopenharmony_ci 234d722e3fbSopenharmony_ci if (family_id >= AMDGPU_FAMILY_VI) { 235d722e3fbSopenharmony_ci ((uint8_t*)msg)[0x10] = 7; 236d722e3fbSopenharmony_ci /* chip beyond polaris 10/11 */ 237d722e3fbSopenharmony_ci if ((family_id == AMDGPU_FAMILY_AI) || 238d722e3fbSopenharmony_ci (chip_id == chip_rev+0x50 || chip_id == chip_rev+0x5A || 239d722e3fbSopenharmony_ci chip_id == chip_rev+0x64)) { 240d722e3fbSopenharmony_ci /* dpb size */ 241d722e3fbSopenharmony_ci ((uint8_t*)msg)[0x28] = 0x00; 242d722e3fbSopenharmony_ci ((uint8_t*)msg)[0x29] = 0x94; 243d722e3fbSopenharmony_ci ((uint8_t*)msg)[0x2A] = 0x6B; 244d722e3fbSopenharmony_ci ((uint8_t*)msg)[0x2B] = 0x00; 245d722e3fbSopenharmony_ci } 246d722e3fbSopenharmony_ci } 247d722e3fbSopenharmony_ci 248d722e3fbSopenharmony_ci r = amdgpu_bo_cpu_unmap(buf_handle); 249d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 250d722e3fbSopenharmony_ci 251d722e3fbSopenharmony_ci num_resources = 0; 252d722e3fbSopenharmony_ci resources[num_resources++] = buf_handle; 253d722e3fbSopenharmony_ci resources[num_resources++] = ib_handle; 254d722e3fbSopenharmony_ci 255d722e3fbSopenharmony_ci i = 0; 256d722e3fbSopenharmony_ci uvd_cmd(va, 0x0, &i); 257d722e3fbSopenharmony_ci for (; i % 16; ++i) 258d722e3fbSopenharmony_ci ib_cpu[i] = 0x80000000; 259d722e3fbSopenharmony_ci 260d722e3fbSopenharmony_ci r = submit(i, AMDGPU_HW_IP_UVD); 261d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 262d722e3fbSopenharmony_ci 263d722e3fbSopenharmony_ci r = amdgpu_bo_va_op(buf_handle, 0, 4096, va, 0, AMDGPU_VA_OP_UNMAP); 264d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 265d722e3fbSopenharmony_ci 266d722e3fbSopenharmony_ci r = amdgpu_va_range_free(va_handle); 267d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 268d722e3fbSopenharmony_ci 269d722e3fbSopenharmony_ci r = amdgpu_bo_free(buf_handle); 270d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 271d722e3fbSopenharmony_ci} 272d722e3fbSopenharmony_ci 273d722e3fbSopenharmony_cistatic void amdgpu_cs_uvd_decode(void) 274d722e3fbSopenharmony_ci{ 275d722e3fbSopenharmony_ci const unsigned dpb_size = 15923584, dt_size = 737280; 276d722e3fbSopenharmony_ci uint64_t msg_addr, fb_addr, bs_addr, dpb_addr, ctx_addr, dt_addr, it_addr; 277d722e3fbSopenharmony_ci struct amdgpu_bo_alloc_request req = {0}; 278d722e3fbSopenharmony_ci amdgpu_bo_handle buf_handle; 279d722e3fbSopenharmony_ci amdgpu_va_handle va_handle; 280d722e3fbSopenharmony_ci uint64_t va = 0; 281d722e3fbSopenharmony_ci uint64_t sum; 282d722e3fbSopenharmony_ci uint8_t *ptr; 283d722e3fbSopenharmony_ci int i, r; 284d722e3fbSopenharmony_ci 285d722e3fbSopenharmony_ci req.alloc_size = 4*1024; /* msg */ 286d722e3fbSopenharmony_ci req.alloc_size += 4*1024; /* fb */ 287d722e3fbSopenharmony_ci if (family_id >= AMDGPU_FAMILY_VI) 288d722e3fbSopenharmony_ci req.alloc_size += 4096; /*it_scaling_table*/ 289d722e3fbSopenharmony_ci req.alloc_size += ALIGN(sizeof(uvd_bitstream), 4*1024); 290d722e3fbSopenharmony_ci req.alloc_size += ALIGN(dpb_size, 4*1024); 291d722e3fbSopenharmony_ci req.alloc_size += ALIGN(dt_size, 4*1024); 292d722e3fbSopenharmony_ci 293d722e3fbSopenharmony_ci req.preferred_heap = AMDGPU_GEM_DOMAIN_GTT; 294d722e3fbSopenharmony_ci 295d722e3fbSopenharmony_ci r = amdgpu_bo_alloc(device_handle, &req, &buf_handle); 296d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 297d722e3fbSopenharmony_ci 298d722e3fbSopenharmony_ci r = amdgpu_va_range_alloc(device_handle, 299d722e3fbSopenharmony_ci amdgpu_gpu_va_range_general, 300d722e3fbSopenharmony_ci req.alloc_size, 1, 0, &va, 301d722e3fbSopenharmony_ci &va_handle, 0); 302d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 303d722e3fbSopenharmony_ci 304d722e3fbSopenharmony_ci r = amdgpu_bo_va_op(buf_handle, 0, req.alloc_size, va, 0, 305d722e3fbSopenharmony_ci AMDGPU_VA_OP_MAP); 306d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 307d722e3fbSopenharmony_ci 308d722e3fbSopenharmony_ci r = amdgpu_bo_cpu_map(buf_handle, (void **)&ptr); 309d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 310d722e3fbSopenharmony_ci 311d722e3fbSopenharmony_ci memcpy(ptr, uvd_decode_msg, sizeof(uvd_decode_msg)); 312d722e3fbSopenharmony_ci memcpy(ptr + sizeof(uvd_decode_msg), avc_decode_msg, sizeof(avc_decode_msg)); 313d722e3fbSopenharmony_ci 314d722e3fbSopenharmony_ci if (family_id >= AMDGPU_FAMILY_VI) { 315d722e3fbSopenharmony_ci ptr[0x10] = 7; 316d722e3fbSopenharmony_ci ptr[0x98] = 0x00; 317d722e3fbSopenharmony_ci ptr[0x99] = 0x02; 318d722e3fbSopenharmony_ci /* chip beyond polaris10/11 */ 319d722e3fbSopenharmony_ci if ((family_id == AMDGPU_FAMILY_AI) || 320d722e3fbSopenharmony_ci (chip_id == chip_rev+0x50 || chip_id == chip_rev+0x5A || 321d722e3fbSopenharmony_ci chip_id == chip_rev+0x64)) { 322d722e3fbSopenharmony_ci /* dpb size */ 323d722e3fbSopenharmony_ci ptr[0x24] = 0x00; 324d722e3fbSopenharmony_ci ptr[0x25] = 0x94; 325d722e3fbSopenharmony_ci ptr[0x26] = 0x6B; 326d722e3fbSopenharmony_ci ptr[0x27] = 0x00; 327d722e3fbSopenharmony_ci /*ctx size */ 328d722e3fbSopenharmony_ci ptr[0x2C] = 0x00; 329d722e3fbSopenharmony_ci ptr[0x2D] = 0xAF; 330d722e3fbSopenharmony_ci ptr[0x2E] = 0x50; 331d722e3fbSopenharmony_ci ptr[0x2F] = 0x00; 332d722e3fbSopenharmony_ci } 333d722e3fbSopenharmony_ci } 334d722e3fbSopenharmony_ci 335d722e3fbSopenharmony_ci ptr += 4*1024; 336d722e3fbSopenharmony_ci memset(ptr, 0, 4*1024); 337d722e3fbSopenharmony_ci if (family_id >= AMDGPU_FAMILY_VI) { 338d722e3fbSopenharmony_ci ptr += 4*1024; 339d722e3fbSopenharmony_ci memcpy(ptr, uvd_it_scaling_table, sizeof(uvd_it_scaling_table)); 340d722e3fbSopenharmony_ci } 341d722e3fbSopenharmony_ci 342d722e3fbSopenharmony_ci ptr += 4*1024; 343d722e3fbSopenharmony_ci memcpy(ptr, uvd_bitstream, sizeof(uvd_bitstream)); 344d722e3fbSopenharmony_ci 345d722e3fbSopenharmony_ci ptr += ALIGN(sizeof(uvd_bitstream), 4*1024); 346d722e3fbSopenharmony_ci memset(ptr, 0, dpb_size); 347d722e3fbSopenharmony_ci 348d722e3fbSopenharmony_ci ptr += ALIGN(dpb_size, 4*1024); 349d722e3fbSopenharmony_ci memset(ptr, 0, dt_size); 350d722e3fbSopenharmony_ci 351d722e3fbSopenharmony_ci num_resources = 0; 352d722e3fbSopenharmony_ci resources[num_resources++] = buf_handle; 353d722e3fbSopenharmony_ci resources[num_resources++] = ib_handle; 354d722e3fbSopenharmony_ci 355d722e3fbSopenharmony_ci msg_addr = va; 356d722e3fbSopenharmony_ci fb_addr = msg_addr + 4*1024; 357d722e3fbSopenharmony_ci if (family_id >= AMDGPU_FAMILY_VI) { 358d722e3fbSopenharmony_ci it_addr = fb_addr + 4*1024; 359d722e3fbSopenharmony_ci bs_addr = it_addr + 4*1024; 360d722e3fbSopenharmony_ci } else 361d722e3fbSopenharmony_ci bs_addr = fb_addr + 4*1024; 362d722e3fbSopenharmony_ci dpb_addr = ALIGN(bs_addr + sizeof(uvd_bitstream), 4*1024); 363d722e3fbSopenharmony_ci 364d722e3fbSopenharmony_ci ctx_addr = 0; 365d722e3fbSopenharmony_ci if (family_id >= AMDGPU_FAMILY_VI) { 366d722e3fbSopenharmony_ci if ((family_id == AMDGPU_FAMILY_AI) || 367d722e3fbSopenharmony_ci (chip_id == chip_rev+0x50 || chip_id == chip_rev+0x5A || 368d722e3fbSopenharmony_ci chip_id == chip_rev+0x64)) { 369d722e3fbSopenharmony_ci ctx_addr = ALIGN(dpb_addr + 0x006B9400, 4*1024); 370d722e3fbSopenharmony_ci } 371d722e3fbSopenharmony_ci } 372d722e3fbSopenharmony_ci 373d722e3fbSopenharmony_ci dt_addr = ALIGN(dpb_addr + dpb_size, 4*1024); 374d722e3fbSopenharmony_ci 375d722e3fbSopenharmony_ci i = 0; 376d722e3fbSopenharmony_ci uvd_cmd(msg_addr, 0x0, &i); 377d722e3fbSopenharmony_ci uvd_cmd(dpb_addr, 0x1, &i); 378d722e3fbSopenharmony_ci uvd_cmd(dt_addr, 0x2, &i); 379d722e3fbSopenharmony_ci uvd_cmd(fb_addr, 0x3, &i); 380d722e3fbSopenharmony_ci uvd_cmd(bs_addr, 0x100, &i); 381d722e3fbSopenharmony_ci 382d722e3fbSopenharmony_ci if (family_id >= AMDGPU_FAMILY_VI) { 383d722e3fbSopenharmony_ci uvd_cmd(it_addr, 0x204, &i); 384d722e3fbSopenharmony_ci if ((family_id == AMDGPU_FAMILY_AI) || 385d722e3fbSopenharmony_ci (chip_id == chip_rev+0x50 || chip_id == chip_rev+0x5A || 386d722e3fbSopenharmony_ci chip_id == chip_rev+0x64)) 387d722e3fbSopenharmony_ci uvd_cmd(ctx_addr, 0x206, &i); 388d722e3fbSopenharmony_ci } 389d722e3fbSopenharmony_ci 390d722e3fbSopenharmony_ci ib_cpu[i++] = (family_id < AMDGPU_FAMILY_AI) ? 0x3BC6 : 0x81C6; 391d722e3fbSopenharmony_ci ib_cpu[i++] = 0x1; 392d722e3fbSopenharmony_ci for (; i % 16; ++i) 393d722e3fbSopenharmony_ci ib_cpu[i] = 0x80000000; 394d722e3fbSopenharmony_ci 395d722e3fbSopenharmony_ci r = submit(i, AMDGPU_HW_IP_UVD); 396d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 397d722e3fbSopenharmony_ci 398d722e3fbSopenharmony_ci /* TODO: use a real CRC32 */ 399d722e3fbSopenharmony_ci for (i = 0, sum = 0; i < dt_size; ++i) 400d722e3fbSopenharmony_ci sum += ptr[i]; 401d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(sum, SUM_DECODE); 402d722e3fbSopenharmony_ci 403d722e3fbSopenharmony_ci r = amdgpu_bo_cpu_unmap(buf_handle); 404d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 405d722e3fbSopenharmony_ci 406d722e3fbSopenharmony_ci r = amdgpu_bo_va_op(buf_handle, 0, req.alloc_size, va, 0, AMDGPU_VA_OP_UNMAP); 407d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 408d722e3fbSopenharmony_ci 409d722e3fbSopenharmony_ci r = amdgpu_va_range_free(va_handle); 410d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 411d722e3fbSopenharmony_ci 412d722e3fbSopenharmony_ci r = amdgpu_bo_free(buf_handle); 413d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 414d722e3fbSopenharmony_ci} 415d722e3fbSopenharmony_ci 416d722e3fbSopenharmony_cistatic void amdgpu_cs_uvd_destroy(void) 417d722e3fbSopenharmony_ci{ 418d722e3fbSopenharmony_ci struct amdgpu_bo_alloc_request req = {0}; 419d722e3fbSopenharmony_ci amdgpu_bo_handle buf_handle; 420d722e3fbSopenharmony_ci amdgpu_va_handle va_handle; 421d722e3fbSopenharmony_ci uint64_t va = 0; 422d722e3fbSopenharmony_ci void *msg; 423d722e3fbSopenharmony_ci int i, r; 424d722e3fbSopenharmony_ci 425d722e3fbSopenharmony_ci req.alloc_size = 4*1024; 426d722e3fbSopenharmony_ci req.preferred_heap = AMDGPU_GEM_DOMAIN_GTT; 427d722e3fbSopenharmony_ci 428d722e3fbSopenharmony_ci r = amdgpu_bo_alloc(device_handle, &req, &buf_handle); 429d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 430d722e3fbSopenharmony_ci 431d722e3fbSopenharmony_ci r = amdgpu_va_range_alloc(device_handle, 432d722e3fbSopenharmony_ci amdgpu_gpu_va_range_general, 433d722e3fbSopenharmony_ci req.alloc_size, 1, 0, &va, 434d722e3fbSopenharmony_ci &va_handle, 0); 435d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 436d722e3fbSopenharmony_ci 437d722e3fbSopenharmony_ci r = amdgpu_bo_va_op(buf_handle, 0, req.alloc_size, va, 0, 438d722e3fbSopenharmony_ci AMDGPU_VA_OP_MAP); 439d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 440d722e3fbSopenharmony_ci 441d722e3fbSopenharmony_ci r = amdgpu_bo_cpu_map(buf_handle, &msg); 442d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 443d722e3fbSopenharmony_ci 444d722e3fbSopenharmony_ci memcpy(msg, uvd_destroy_msg, sizeof(uvd_destroy_msg)); 445d722e3fbSopenharmony_ci if (family_id >= AMDGPU_FAMILY_VI) 446d722e3fbSopenharmony_ci ((uint8_t*)msg)[0x10] = 7; 447d722e3fbSopenharmony_ci 448d722e3fbSopenharmony_ci r = amdgpu_bo_cpu_unmap(buf_handle); 449d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 450d722e3fbSopenharmony_ci 451d722e3fbSopenharmony_ci num_resources = 0; 452d722e3fbSopenharmony_ci resources[num_resources++] = buf_handle; 453d722e3fbSopenharmony_ci resources[num_resources++] = ib_handle; 454d722e3fbSopenharmony_ci 455d722e3fbSopenharmony_ci i = 0; 456d722e3fbSopenharmony_ci uvd_cmd(va, 0x0, &i); 457d722e3fbSopenharmony_ci for (; i % 16; ++i) 458d722e3fbSopenharmony_ci ib_cpu[i] = 0x80000000; 459d722e3fbSopenharmony_ci 460d722e3fbSopenharmony_ci r = submit(i, AMDGPU_HW_IP_UVD); 461d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 462d722e3fbSopenharmony_ci 463d722e3fbSopenharmony_ci r = amdgpu_bo_va_op(buf_handle, 0, req.alloc_size, va, 0, AMDGPU_VA_OP_UNMAP); 464d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 465d722e3fbSopenharmony_ci 466d722e3fbSopenharmony_ci r = amdgpu_va_range_free(va_handle); 467d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 468d722e3fbSopenharmony_ci 469d722e3fbSopenharmony_ci r = amdgpu_bo_free(buf_handle); 470d722e3fbSopenharmony_ci CU_ASSERT_EQUAL(r, 0); 471d722e3fbSopenharmony_ci} 472