1cabdff1aSopenharmony_ci/* 2cabdff1aSopenharmony_ci * VC1 NEON optimisations 3cabdff1aSopenharmony_ci * 4cabdff1aSopenharmony_ci * Copyright (c) 2010 Rob Clark <rob@ti.com> 5cabdff1aSopenharmony_ci * Copyright (c) 2011 Mans Rullgard <mans@mansr.com> 6cabdff1aSopenharmony_ci * 7cabdff1aSopenharmony_ci * This file is part of FFmpeg. 8cabdff1aSopenharmony_ci * 9cabdff1aSopenharmony_ci * FFmpeg is free software; you can redistribute it and/or 10cabdff1aSopenharmony_ci * modify it under the terms of the GNU Lesser General Public 11cabdff1aSopenharmony_ci * License as published by the Free Software Foundation; either 12cabdff1aSopenharmony_ci * version 2.1 of the License, or (at your option) any later version. 13cabdff1aSopenharmony_ci * 14cabdff1aSopenharmony_ci * FFmpeg is distributed in the hope that it will be useful, 15cabdff1aSopenharmony_ci * but WITHOUT ANY WARRANTY; without even the implied warranty of 16cabdff1aSopenharmony_ci * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 17cabdff1aSopenharmony_ci * Lesser General Public License for more details. 18cabdff1aSopenharmony_ci * 19cabdff1aSopenharmony_ci * You should have received a copy of the GNU Lesser General Public 20cabdff1aSopenharmony_ci * License along with FFmpeg; if not, write to the Free Software 21cabdff1aSopenharmony_ci * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA 22cabdff1aSopenharmony_ci */ 23cabdff1aSopenharmony_ci 24cabdff1aSopenharmony_ci#include "libavutil/arm/asm.S" 25cabdff1aSopenharmony_ci#include "neon.S" 26cabdff1aSopenharmony_ci 27cabdff1aSopenharmony_ci#include "config.h" 28cabdff1aSopenharmony_ci 29cabdff1aSopenharmony_ci@ Transpose rows into columns of a matrix of 16-bit elements. For 4x4, pass 30cabdff1aSopenharmony_ci@ double-word registers, for 8x4, pass quad-word registers. 31cabdff1aSopenharmony_ci.macro transpose16 r0, r1, r2, r3 32cabdff1aSopenharmony_ci @ At this point: 33cabdff1aSopenharmony_ci @ row[0] r0 34cabdff1aSopenharmony_ci @ row[1] r1 35cabdff1aSopenharmony_ci @ row[2] r2 36cabdff1aSopenharmony_ci @ row[3] r3 37cabdff1aSopenharmony_ci 38cabdff1aSopenharmony_ci vtrn.16 \r0, \r1 @ first and second row 39cabdff1aSopenharmony_ci vtrn.16 \r2, \r3 @ third and fourth row 40cabdff1aSopenharmony_ci vtrn.32 \r0, \r2 @ first and third row 41cabdff1aSopenharmony_ci vtrn.32 \r1, \r3 @ second and fourth row 42cabdff1aSopenharmony_ci 43cabdff1aSopenharmony_ci @ At this point, if registers are quad-word: 44cabdff1aSopenharmony_ci @ column[0] d0 45cabdff1aSopenharmony_ci @ column[1] d2 46cabdff1aSopenharmony_ci @ column[2] d4 47cabdff1aSopenharmony_ci @ column[3] d6 48cabdff1aSopenharmony_ci @ column[4] d1 49cabdff1aSopenharmony_ci @ column[5] d3 50cabdff1aSopenharmony_ci @ column[6] d5 51cabdff1aSopenharmony_ci @ column[7] d7 52cabdff1aSopenharmony_ci 53cabdff1aSopenharmony_ci @ At this point, if registers are double-word: 54cabdff1aSopenharmony_ci @ column[0] d0 55cabdff1aSopenharmony_ci @ column[1] d1 56cabdff1aSopenharmony_ci @ column[2] d2 57cabdff1aSopenharmony_ci @ column[3] d3 58cabdff1aSopenharmony_ci.endm 59cabdff1aSopenharmony_ci 60cabdff1aSopenharmony_ci@ ff_vc1_inv_trans_{4,8}x{4,8}_neon and overflow: The input values in the file 61cabdff1aSopenharmony_ci@ are supposed to be in a specific range as to allow for 16-bit math without 62cabdff1aSopenharmony_ci@ causing overflows, but sometimes the input values are just big enough to 63cabdff1aSopenharmony_ci@ barely cause overflow in vadd instructions like: 64cabdff1aSopenharmony_ci@ 65cabdff1aSopenharmony_ci@ vadd.i16 q0, q8, q10 66cabdff1aSopenharmony_ci@ vshr.s16 q0, q0, #\rshift 67cabdff1aSopenharmony_ci@ 68cabdff1aSopenharmony_ci@ To prevent these borderline cases from overflowing, we just need one more 69cabdff1aSopenharmony_ci@ bit of precision, which is accomplished by replacing the sequence above with: 70cabdff1aSopenharmony_ci@ 71cabdff1aSopenharmony_ci@ vhadd.s16 q0, q8, q10 72cabdff1aSopenharmony_ci@ vshr.s16 q0, q0, #(\rshift -1) 73cabdff1aSopenharmony_ci@ 74cabdff1aSopenharmony_ci@ This works because vhadd is a single instruction that adds, then shifts to 75cabdff1aSopenharmony_ci@ the right once, all before writing the result to the destination register. 76cabdff1aSopenharmony_ci@ 77cabdff1aSopenharmony_ci@ Even with this workaround, there were still some files that caused overflows 78cabdff1aSopenharmony_ci@ in ff_vc1_inv_trans_8x8_neon. See the comments in ff_vc1_inv_trans_8x8_neon 79cabdff1aSopenharmony_ci@ for the additional workaround. 80cabdff1aSopenharmony_ci 81cabdff1aSopenharmony_ci@ Takes 4 columns of 8 values each and operates on it. Modeled after the first 82cabdff1aSopenharmony_ci@ for loop in vc1_inv_trans_4x8_c. 83cabdff1aSopenharmony_ci@ Input columns: q0 q1 q2 q3 84cabdff1aSopenharmony_ci@ Output columns: q0 q1 q2 q3 85cabdff1aSopenharmony_ci@ Trashes: r12 q8 q9 q10 q11 q12 q13 86cabdff1aSopenharmony_ci.macro vc1_inv_trans_4x8_helper add rshift 87cabdff1aSopenharmony_ci @ Compute temp1, temp2 and setup scalar #17, #22, #10 88cabdff1aSopenharmony_ci vadd.i16 q12, q0, q2 @ temp1 = src[0] + src[2] 89cabdff1aSopenharmony_ci movw r12, #17 90cabdff1aSopenharmony_ci vsub.i16 q13, q0, q2 @ temp2 = src[0] - src[2] 91cabdff1aSopenharmony_ci movt r12, #22 92cabdff1aSopenharmony_ci vmov.32 d0[0], r12 93cabdff1aSopenharmony_ci movw r12, #10 94cabdff1aSopenharmony_ci vmov.16 d1[0], r12 95cabdff1aSopenharmony_ci 96cabdff1aSopenharmony_ci vmov.i16 q8, #\add @ t1 will accumulate here 97cabdff1aSopenharmony_ci vmov.i16 q9, #\add @ t2 will accumulate here 98cabdff1aSopenharmony_ci 99cabdff1aSopenharmony_ci vmul.i16 q10, q1, d0[1] @ t3 = 22 * (src[1]) 100cabdff1aSopenharmony_ci vmul.i16 q11, q3, d0[1] @ t4 = 22 * (src[3]) 101cabdff1aSopenharmony_ci 102cabdff1aSopenharmony_ci vmla.i16 q8, q12, d0[0] @ t1 = 17 * (temp1) + 4 103cabdff1aSopenharmony_ci vmla.i16 q9, q13, d0[0] @ t2 = 17 * (temp2) + 4 104cabdff1aSopenharmony_ci 105cabdff1aSopenharmony_ci vmla.i16 q10, q3, d1[0] @ t3 += 10 * src[3] 106cabdff1aSopenharmony_ci vmls.i16 q11, q1, d1[0] @ t4 -= 10 * src[1] 107cabdff1aSopenharmony_ci 108cabdff1aSopenharmony_ci vhadd.s16 q0, q8, q10 @ dst[0] = (t1 + t3) >> 1 109cabdff1aSopenharmony_ci vhsub.s16 q3, q8, q10 @ dst[3] = (t1 - t3) >> 1 110cabdff1aSopenharmony_ci vhsub.s16 q1, q9, q11 @ dst[1] = (t2 - t4) >> 1 111cabdff1aSopenharmony_ci vhadd.s16 q2, q9, q11 @ dst[2] = (t2 + t4) >> 1 112cabdff1aSopenharmony_ci 113cabdff1aSopenharmony_ci @ Halving add/sub above already did one shift 114cabdff1aSopenharmony_ci vshr.s16 q0, q0, #(\rshift - 1) @ dst[0] >>= (rshift - 1) 115cabdff1aSopenharmony_ci vshr.s16 q3, q3, #(\rshift - 1) @ dst[3] >>= (rshift - 1) 116cabdff1aSopenharmony_ci vshr.s16 q1, q1, #(\rshift - 1) @ dst[1] >>= (rshift - 1) 117cabdff1aSopenharmony_ci vshr.s16 q2, q2, #(\rshift - 1) @ dst[2] >>= (rshift - 1) 118cabdff1aSopenharmony_ci.endm 119cabdff1aSopenharmony_ci 120cabdff1aSopenharmony_ci@ Takes 8 columns of 4 values each and operates on it. Modeled after the second 121cabdff1aSopenharmony_ci@ for loop in vc1_inv_trans_4x8_c. 122cabdff1aSopenharmony_ci@ Input columns: d0 d2 d4 d6 d1 d3 d5 d7 123cabdff1aSopenharmony_ci@ Output columns: d16 d17 d18 d19 d21 d20 d23 d22 124cabdff1aSopenharmony_ci@ Trashes all NEON registers (and r12) except for: q4 q5 q6 q7 125cabdff1aSopenharmony_ci.macro vc1_inv_trans_8x4_helper add add1beforeshift rshift 126cabdff1aSopenharmony_ci @ At this point: 127cabdff1aSopenharmony_ci @ src[0] d0 overwritten later 128cabdff1aSopenharmony_ci @ src[8] d2 129cabdff1aSopenharmony_ci @ src[16] d4 overwritten later 130cabdff1aSopenharmony_ci @ src[24] d6 131cabdff1aSopenharmony_ci @ src[32] d1 overwritten later 132cabdff1aSopenharmony_ci @ src[40] d3 133cabdff1aSopenharmony_ci @ src[48] d5 overwritten later 134cabdff1aSopenharmony_ci @ src[56] d7 135cabdff1aSopenharmony_ci 136cabdff1aSopenharmony_ci movw r12, #12 137cabdff1aSopenharmony_ci vmov.i16 q14, #\add @ t1|t2 will accumulate here 138cabdff1aSopenharmony_ci movt r12, #6 139cabdff1aSopenharmony_ci 140cabdff1aSopenharmony_ci vadd.i16 d20, d0, d1 @ temp1 = src[0] + src[32] 141cabdff1aSopenharmony_ci vsub.i16 d21, d0, d1 @ temp2 = src[0] - src[32] 142cabdff1aSopenharmony_ci vmov.i32 d0[0], r12 @ 16-bit: d0[0] = #12, d0[1] = #6 143cabdff1aSopenharmony_ci 144cabdff1aSopenharmony_ci vshl.i16 q15, q2, #4 @ t3|t4 = 16 * (src[16]|src[48]) 145cabdff1aSopenharmony_ci vswp d4, d5 @ q2 = src[48]|src[16] 146cabdff1aSopenharmony_ci vmla.i16 q14, q10, d0[0] @ t1|t2 = 12 * (temp1|temp2) + 64 147cabdff1aSopenharmony_ci movw r12, #15 148cabdff1aSopenharmony_ci movt r12, #9 149cabdff1aSopenharmony_ci vmov.i32 d0[1], r12 @ 16-bit: d0[2] = #15, d0[3] = #9 150cabdff1aSopenharmony_ci vneg.s16 d31, d31 @ t4 = -t4 151cabdff1aSopenharmony_ci vmla.i16 q15, q2, d0[1] @ t3|t4 += 6 * (src[48]|src[16]) 152cabdff1aSopenharmony_ci 153cabdff1aSopenharmony_ci @ At this point: 154cabdff1aSopenharmony_ci @ d0[2] #15 155cabdff1aSopenharmony_ci @ d0[3] #9 156cabdff1aSopenharmony_ci @ q1 src[8]|src[40] 157cabdff1aSopenharmony_ci @ q3 src[24]|src[56] 158cabdff1aSopenharmony_ci @ q14 old t1|t2 159cabdff1aSopenharmony_ci @ q15 old t3|t4 160cabdff1aSopenharmony_ci 161cabdff1aSopenharmony_ci vshl.i16 q8, q1, #4 @ t1|t2 = 16 * (src[8]|src[40]) 162cabdff1aSopenharmony_ci vswp d2, d3 @ q1 = src[40]|src[8] 163cabdff1aSopenharmony_ci vshl.i16 q12, q3, #4 @ temp3a|temp4a = 16 * src[24]|src[56] 164cabdff1aSopenharmony_ci vswp d6, d7 @ q3 = src[56]|src[24] 165cabdff1aSopenharmony_ci vshl.i16 q13, q1, #2 @ temp3b|temp4b = 4 * (src[40]|src[8]) 166cabdff1aSopenharmony_ci vshl.i16 q2, q3, #2 @ temp1|temp2 = 4 * (src[56]|src[24]) 167cabdff1aSopenharmony_ci vswp d3, d6 @ q1 = src[40]|src[56], q3 = src[8]|src[24] 168cabdff1aSopenharmony_ci vsub.i16 q9, q13, q12 @ t3|t4 = - (temp3a|temp4a) + (temp3b|temp4b) 169cabdff1aSopenharmony_ci vadd.i16 q8, q8, q2 @ t1|t2 += temp1|temp2 170cabdff1aSopenharmony_ci vmul.i16 q12, q3, d0[3] @ temp3|temp4 = 9 * src[8]|src[24] 171cabdff1aSopenharmony_ci vmla.i16 q8, q1, d0[3] @ t1|t2 += 9 * (src[40]|src[56]) 172cabdff1aSopenharmony_ci vswp d6, d7 @ q3 = src[24]|src[8] 173cabdff1aSopenharmony_ci vswp d2, d3 @ q1 = src[56]|src[40] 174cabdff1aSopenharmony_ci 175cabdff1aSopenharmony_ci vsub.i16 q11, q14, q15 @ t8|t7 = old t1|t2 - old t3|t4 176cabdff1aSopenharmony_ci vadd.i16 q10, q14, q15 @ t5|t6 = old t1|t2 + old t3|t4 177cabdff1aSopenharmony_ci .if \add1beforeshift 178cabdff1aSopenharmony_ci vmov.i16 q15, #1 179cabdff1aSopenharmony_ci .endif 180cabdff1aSopenharmony_ci 181cabdff1aSopenharmony_ci vadd.i16 d18, d18, d24 @ t3 += temp3 182cabdff1aSopenharmony_ci vsub.i16 d19, d19, d25 @ t4 -= temp4 183cabdff1aSopenharmony_ci 184cabdff1aSopenharmony_ci vswp d22, d23 @ q11 = t7|t8 185cabdff1aSopenharmony_ci 186cabdff1aSopenharmony_ci vneg.s16 d17, d17 @ t2 = -t2 187cabdff1aSopenharmony_ci vmla.i16 q9, q1, d0[2] @ t3|t4 += 15 * src[56]|src[40] 188cabdff1aSopenharmony_ci vmla.i16 q8, q3, d0[2] @ t1|t2 += 15 * src[24]|src[8] 189cabdff1aSopenharmony_ci 190cabdff1aSopenharmony_ci @ At this point: 191cabdff1aSopenharmony_ci @ t1 d16 192cabdff1aSopenharmony_ci @ t2 d17 193cabdff1aSopenharmony_ci @ t3 d18 194cabdff1aSopenharmony_ci @ t4 d19 195cabdff1aSopenharmony_ci @ t5 d20 196cabdff1aSopenharmony_ci @ t6 d21 197cabdff1aSopenharmony_ci @ t7 d22 198cabdff1aSopenharmony_ci @ t8 d23 199cabdff1aSopenharmony_ci @ #1 q15 200cabdff1aSopenharmony_ci 201cabdff1aSopenharmony_ci .if \add1beforeshift 202cabdff1aSopenharmony_ci vadd.i16 q3, q15, q10 @ line[7,6] = t5|t6 + 1 203cabdff1aSopenharmony_ci vadd.i16 q2, q15, q11 @ line[5,4] = t7|t8 + 1 204cabdff1aSopenharmony_ci .endif 205cabdff1aSopenharmony_ci 206cabdff1aSopenharmony_ci @ Sometimes this overflows, so to get one additional bit of precision, use 207cabdff1aSopenharmony_ci @ a single instruction that both adds and shifts right (halving). 208cabdff1aSopenharmony_ci vhadd.s16 q1, q9, q11 @ line[2,3] = (t3|t4 + t7|t8) >> 1 209cabdff1aSopenharmony_ci vhadd.s16 q0, q8, q10 @ line[0,1] = (t1|t2 + t5|t6) >> 1 210cabdff1aSopenharmony_ci .if \add1beforeshift 211cabdff1aSopenharmony_ci vhsub.s16 q2, q2, q9 @ line[5,4] = (t7|t8 - t3|t4 + 1) >> 1 212cabdff1aSopenharmony_ci vhsub.s16 q3, q3, q8 @ line[7,6] = (t5|t6 - t1|t2 + 1) >> 1 213cabdff1aSopenharmony_ci .else 214cabdff1aSopenharmony_ci vhsub.s16 q2, q11, q9 @ line[5,4] = (t7|t8 - t3|t4) >> 1 215cabdff1aSopenharmony_ci vhsub.s16 q3, q10, q8 @ line[7,6] = (t5|t6 - t1|t2) >> 1 216cabdff1aSopenharmony_ci .endif 217cabdff1aSopenharmony_ci 218cabdff1aSopenharmony_ci vshr.s16 q9, q1, #(\rshift - 1) @ one shift is already done by vhadd/vhsub above 219cabdff1aSopenharmony_ci vshr.s16 q8, q0, #(\rshift - 1) 220cabdff1aSopenharmony_ci vshr.s16 q10, q2, #(\rshift - 1) 221cabdff1aSopenharmony_ci vshr.s16 q11, q3, #(\rshift - 1) 222cabdff1aSopenharmony_ci 223cabdff1aSopenharmony_ci @ At this point: 224cabdff1aSopenharmony_ci @ dst[0] d16 225cabdff1aSopenharmony_ci @ dst[1] d17 226cabdff1aSopenharmony_ci @ dst[2] d18 227cabdff1aSopenharmony_ci @ dst[3] d19 228cabdff1aSopenharmony_ci @ dst[4] d21 229cabdff1aSopenharmony_ci @ dst[5] d20 230cabdff1aSopenharmony_ci @ dst[6] d23 231cabdff1aSopenharmony_ci @ dst[7] d22 232cabdff1aSopenharmony_ci.endm 233cabdff1aSopenharmony_ci 234cabdff1aSopenharmony_ci@ This is modeled after the first and second for loop in vc1_inv_trans_8x8_c. 235cabdff1aSopenharmony_ci@ Input columns: q8, q9, q10, q11, q12, q13, q14, q15 236cabdff1aSopenharmony_ci@ Output columns: q8, q9, q10, q11, q12, q13, q14, q15 237cabdff1aSopenharmony_ci@ Trashes all NEON registers (and r12) except for: q4 q5 q6 q7 238cabdff1aSopenharmony_ci.macro vc1_inv_trans_8x8_helper add add1beforeshift rshift 239cabdff1aSopenharmony_ci @ This actually computes half of t1, t2, t3, t4, as explained below 240cabdff1aSopenharmony_ci @ near `tNhalf`. 241cabdff1aSopenharmony_ci vmov.i16 q0, #(6 / 2) @ q0 = #6/2 242cabdff1aSopenharmony_ci vshl.i16 q1, q10, #3 @ t3 = 16/2 * src[16] 243cabdff1aSopenharmony_ci vshl.i16 q3, q14, #3 @ temp4 = 16/2 * src[48] 244cabdff1aSopenharmony_ci vmul.i16 q2, q10, q0 @ t4 = 6/2 * src[16] 245cabdff1aSopenharmony_ci vmla.i16 q1, q14, q0 @ t3 += 6/2 * src[48] 246cabdff1aSopenharmony_ci @ unused: q0, q10, q14 247cabdff1aSopenharmony_ci vmov.i16 q0, #(12 / 2) @ q0 = #12/2 248cabdff1aSopenharmony_ci vadd.i16 q10, q8, q12 @ temp1 = src[0] + src[32] 249cabdff1aSopenharmony_ci vsub.i16 q14, q8, q12 @ temp2 = src[0] - src[32] 250cabdff1aSopenharmony_ci @ unused: q8, q12 251cabdff1aSopenharmony_ci vmov.i16 q8, #(\add / 2) @ t1 will accumulate here 252cabdff1aSopenharmony_ci vmov.i16 q12, #(\add / 2) @ t2 will accumulate here 253cabdff1aSopenharmony_ci movw r12, #15 254cabdff1aSopenharmony_ci vsub.i16 q2, q2, q3 @ t4 = 6/2 * src[16] - 16/2 * src[48] 255cabdff1aSopenharmony_ci movt r12, #9 256cabdff1aSopenharmony_ci @ unused: q3 257cabdff1aSopenharmony_ci vmla.i16 q8, q10, q0 @ t1 = 12/2 * temp1 + add 258cabdff1aSopenharmony_ci vmla.i16 q12, q14, q0 @ t2 = 12/2 * temp2 + add 259cabdff1aSopenharmony_ci vmov.i32 d0[0], r12 260cabdff1aSopenharmony_ci @ unused: q3, q10, q14 261cabdff1aSopenharmony_ci 262cabdff1aSopenharmony_ci @ At this point: 263cabdff1aSopenharmony_ci @ q0 d0=#15|#9 264cabdff1aSopenharmony_ci @ q1 old t3 265cabdff1aSopenharmony_ci @ q2 old t4 266cabdff1aSopenharmony_ci @ q3 267cabdff1aSopenharmony_ci @ q8 old t1 268cabdff1aSopenharmony_ci @ q9 src[8] 269cabdff1aSopenharmony_ci @ q10 270cabdff1aSopenharmony_ci @ q11 src[24] 271cabdff1aSopenharmony_ci @ q12 old t2 272cabdff1aSopenharmony_ci @ q13 src[40] 273cabdff1aSopenharmony_ci @ q14 274cabdff1aSopenharmony_ci @ q15 src[56] 275cabdff1aSopenharmony_ci 276cabdff1aSopenharmony_ci @ unused: q3, q10, q14 277cabdff1aSopenharmony_ci movw r12, #16 278cabdff1aSopenharmony_ci vshl.i16 q3, q9, #4 @ t1 = 16 * src[8] 279cabdff1aSopenharmony_ci movt r12, #4 280cabdff1aSopenharmony_ci vshl.i16 q10, q9, #2 @ t4 = 4 * src[8] 281cabdff1aSopenharmony_ci vmov.i32 d1[0], r12 282cabdff1aSopenharmony_ci vmul.i16 q14, q9, d0[0] @ t2 = 15 * src[8] 283cabdff1aSopenharmony_ci vmul.i16 q9, q9, d0[1] @ t3 = 9 * src[8] 284cabdff1aSopenharmony_ci @ unused: none 285cabdff1aSopenharmony_ci vmla.i16 q3, q11, d0[0] @ t1 += 15 * src[24] 286cabdff1aSopenharmony_ci vmls.i16 q10, q11, d0[1] @ t4 -= 9 * src[24] 287cabdff1aSopenharmony_ci vmls.i16 q14, q11, d1[1] @ t2 -= 4 * src[24] 288cabdff1aSopenharmony_ci vmls.i16 q9, q11, d1[0] @ t3 -= 16 * src[24] 289cabdff1aSopenharmony_ci @ unused: q11 290cabdff1aSopenharmony_ci vmla.i16 q3, q13, d0[1] @ t1 += 9 * src[40] 291cabdff1aSopenharmony_ci vmla.i16 q10, q13, d0[0] @ t4 += 15 * src[40] 292cabdff1aSopenharmony_ci vmls.i16 q14, q13, d1[0] @ t2 -= 16 * src[40] 293cabdff1aSopenharmony_ci vmla.i16 q9, q13, d1[1] @ t3 += 4 * src[40] 294cabdff1aSopenharmony_ci @ unused: q11, q13 295cabdff1aSopenharmony_ci 296cabdff1aSopenharmony_ci @ Compute t5, t6, t7, t8 from old t1, t2, t3, t4. Actually, it computes 297cabdff1aSopenharmony_ci @ half of t5, t6, t7, t8 since t1, t2, t3, t4 are halved. 298cabdff1aSopenharmony_ci vadd.i16 q11, q8, q1 @ t5 = t1 + t3 299cabdff1aSopenharmony_ci vsub.i16 q1, q8, q1 @ t8 = t1 - t3 300cabdff1aSopenharmony_ci vadd.i16 q13, q12, q2 @ t6 = t2 + t4 301cabdff1aSopenharmony_ci vsub.i16 q2, q12, q2 @ t7 = t2 - t4 302cabdff1aSopenharmony_ci @ unused: q8, q12 303cabdff1aSopenharmony_ci 304cabdff1aSopenharmony_ci .if \add1beforeshift 305cabdff1aSopenharmony_ci vmov.i16 q12, #1 306cabdff1aSopenharmony_ci .endif 307cabdff1aSopenharmony_ci 308cabdff1aSopenharmony_ci @ unused: q8 309cabdff1aSopenharmony_ci vmla.i16 q3, q15, d1[1] @ t1 += 4 * src[56] 310cabdff1aSopenharmony_ci vmls.i16 q14, q15, d0[1] @ t2 -= 9 * src[56] 311cabdff1aSopenharmony_ci vmla.i16 q9, q15, d0[0] @ t3 += 15 * src[56] 312cabdff1aSopenharmony_ci vmls.i16 q10, q15, d1[0] @ t4 -= 16 * src[56] 313cabdff1aSopenharmony_ci @ unused: q0, q8, q15 314cabdff1aSopenharmony_ci 315cabdff1aSopenharmony_ci @ At this point: 316cabdff1aSopenharmony_ci @ t1 q3 317cabdff1aSopenharmony_ci @ t2 q14 318cabdff1aSopenharmony_ci @ t3 q9 319cabdff1aSopenharmony_ci @ t4 q10 320cabdff1aSopenharmony_ci @ t5half q11 321cabdff1aSopenharmony_ci @ t6half q13 322cabdff1aSopenharmony_ci @ t7half q2 323cabdff1aSopenharmony_ci @ t8half q1 324cabdff1aSopenharmony_ci @ #1 q12 325cabdff1aSopenharmony_ci @ 326cabdff1aSopenharmony_ci @ tNhalf is half of the value of tN (as described in vc1_inv_trans_8x8_c). 327cabdff1aSopenharmony_ci @ This is done because sometimes files have input that causes tN + tM to 328cabdff1aSopenharmony_ci @ overflow. To avoid this overflow, we compute tNhalf, then compute 329cabdff1aSopenharmony_ci @ tNhalf + tM (which doesn't overflow), and then we use vhadd to compute 330cabdff1aSopenharmony_ci @ (tNhalf + (tNhalf + tM)) >> 1 which does not overflow because it is 331cabdff1aSopenharmony_ci @ one instruction. 332cabdff1aSopenharmony_ci 333cabdff1aSopenharmony_ci @ For each pair of tN and tM, do: 334cabdff1aSopenharmony_ci @ lineA = t5half + t1 335cabdff1aSopenharmony_ci @ if add1beforeshift: t1 -= 1 336cabdff1aSopenharmony_ci @ lineA = (t5half + lineA) >> 1 337cabdff1aSopenharmony_ci @ lineB = t5half - t1 338cabdff1aSopenharmony_ci @ lineB = (t5half + lineB) >> 1 339cabdff1aSopenharmony_ci @ lineA >>= rshift - 1 340cabdff1aSopenharmony_ci @ lineB >>= rshift - 1 341cabdff1aSopenharmony_ci 342cabdff1aSopenharmony_ci vadd.i16 q8, q11, q3 @ q8 = t5half + t1 343cabdff1aSopenharmony_ci .if \add1beforeshift 344cabdff1aSopenharmony_ci vsub.i16 q3, q3, q12 @ q3 = t1 - 1 345cabdff1aSopenharmony_ci .endif 346cabdff1aSopenharmony_ci 347cabdff1aSopenharmony_ci vadd.i16 q0, q13, q14 @ q0 = t6half + t2 348cabdff1aSopenharmony_ci .if \add1beforeshift 349cabdff1aSopenharmony_ci vsub.i16 q14, q14, q12 @ q14 = t2 - 1 350cabdff1aSopenharmony_ci .endif 351cabdff1aSopenharmony_ci 352cabdff1aSopenharmony_ci vadd.i16 q15, q2, q9 @ q15 = t7half + t3 353cabdff1aSopenharmony_ci .if \add1beforeshift 354cabdff1aSopenharmony_ci vsub.i16 q9, q9, q12 @ q9 = t3 - 1 355cabdff1aSopenharmony_ci .endif 356cabdff1aSopenharmony_ci @ unused: none 357cabdff1aSopenharmony_ci 358cabdff1aSopenharmony_ci vhadd.s16 q8, q11, q8 @ q8 = (t5half + t5half + t1) >> 1 359cabdff1aSopenharmony_ci vsub.i16 q3, q11, q3 @ q3 = t5half - t1 + 1 360cabdff1aSopenharmony_ci 361cabdff1aSopenharmony_ci vhadd.s16 q0, q13, q0 @ q0 = (t6half + t6half + t2) >> 1 362cabdff1aSopenharmony_ci vsub.i16 q14, q13, q14 @ q14 = t6half - t2 + 1 363cabdff1aSopenharmony_ci 364cabdff1aSopenharmony_ci vhadd.s16 q15, q2, q15 @ q15 = (t7half + t7half + t3) >> 1 365cabdff1aSopenharmony_ci vsub.i16 q9, q2, q9 @ q9 = t7half - t3 + 1 366cabdff1aSopenharmony_ci 367cabdff1aSopenharmony_ci vhadd.s16 q3, q11, q3 @ q3 = (t5half + t5half - t1 + 1) >> 1 368cabdff1aSopenharmony_ci @ unused: q11 369cabdff1aSopenharmony_ci 370cabdff1aSopenharmony_ci vadd.i16 q11, q1, q10 @ q11 = t8half + t4 371cabdff1aSopenharmony_ci .if \add1beforeshift 372cabdff1aSopenharmony_ci vsub.i16 q10, q10, q12 @ q10 = t4 - 1 373cabdff1aSopenharmony_ci .endif 374cabdff1aSopenharmony_ci @ unused: q12 375cabdff1aSopenharmony_ci 376cabdff1aSopenharmony_ci vhadd.s16 q14, q13, q14 @ q14 = (t6half + t6half - t2 + 1) >> 1 377cabdff1aSopenharmony_ci @ unused: q12, q13 378cabdff1aSopenharmony_ci vhadd.s16 q13, q2, q9 @ q9 = (t7half + t7half - t3 + 1) >> 1 379cabdff1aSopenharmony_ci @ unused: q12, q2, q9 380cabdff1aSopenharmony_ci 381cabdff1aSopenharmony_ci vsub.i16 q10, q1, q10 @ q10 = t8half - t4 + 1 382cabdff1aSopenharmony_ci vhadd.s16 q11, q1, q11 @ q11 = (t8half + t8half + t4) >> 1 383cabdff1aSopenharmony_ci 384cabdff1aSopenharmony_ci vshr.s16 q8, q8, #(\rshift - 1) @ q8 = line[0] 385cabdff1aSopenharmony_ci vhadd.s16 q12, q1, q10 @ q12 = (t8half + t8half - t4 + 1) >> 1 386cabdff1aSopenharmony_ci vshr.s16 q9, q0, #(\rshift - 1) @ q9 = line[1] 387cabdff1aSopenharmony_ci vshr.s16 q10, q15, #(\rshift - 1) @ q10 = line[2] 388cabdff1aSopenharmony_ci vshr.s16 q11, q11, #(\rshift - 1) @ q11 = line[3] 389cabdff1aSopenharmony_ci vshr.s16 q12, q12, #(\rshift - 1) @ q12 = line[4] 390cabdff1aSopenharmony_ci vshr.s16 q13, q13, #(\rshift - 1) @ q13 = line[5] 391cabdff1aSopenharmony_ci vshr.s16 q14, q14, #(\rshift - 1) @ q14 = line[6] 392cabdff1aSopenharmony_ci vshr.s16 q15, q3, #(\rshift - 1) @ q15 = line[7] 393cabdff1aSopenharmony_ci.endm 394cabdff1aSopenharmony_ci 395cabdff1aSopenharmony_ci@ (int16_t *block [r0]) 396cabdff1aSopenharmony_cifunction ff_vc1_inv_trans_8x8_neon, export=1 397cabdff1aSopenharmony_ci vld1.64 {q8-q9}, [r0,:128]! 398cabdff1aSopenharmony_ci vld1.64 {q10-q11}, [r0,:128]! 399cabdff1aSopenharmony_ci vld1.64 {q12-q13}, [r0,:128]! 400cabdff1aSopenharmony_ci vld1.64 {q14-q15}, [r0,:128] 401cabdff1aSopenharmony_ci sub r0, r0, #(16 * 2 * 3) @ restore r0 402cabdff1aSopenharmony_ci 403cabdff1aSopenharmony_ci @ At this point: 404cabdff1aSopenharmony_ci @ src[0] q8 405cabdff1aSopenharmony_ci @ src[8] q9 406cabdff1aSopenharmony_ci @ src[16] q10 407cabdff1aSopenharmony_ci @ src[24] q11 408cabdff1aSopenharmony_ci @ src[32] q12 409cabdff1aSopenharmony_ci @ src[40] q13 410cabdff1aSopenharmony_ci @ src[48] q14 411cabdff1aSopenharmony_ci @ src[56] q15 412cabdff1aSopenharmony_ci 413cabdff1aSopenharmony_ci vc1_inv_trans_8x8_helper add=4, add1beforeshift=0, rshift=3 414cabdff1aSopenharmony_ci 415cabdff1aSopenharmony_ci @ Transpose result matrix of 8x8 416cabdff1aSopenharmony_ci swap4 d17, d19, d21, d23, d24, d26, d28, d30 417cabdff1aSopenharmony_ci transpose16_4x4 q8, q9, q10, q11, q12, q13, q14, q15 418cabdff1aSopenharmony_ci 419cabdff1aSopenharmony_ci vc1_inv_trans_8x8_helper add=64, add1beforeshift=1, rshift=7 420cabdff1aSopenharmony_ci 421cabdff1aSopenharmony_ci vst1.64 {q8-q9}, [r0,:128]! 422cabdff1aSopenharmony_ci vst1.64 {q10-q11}, [r0,:128]! 423cabdff1aSopenharmony_ci vst1.64 {q12-q13}, [r0,:128]! 424cabdff1aSopenharmony_ci vst1.64 {q14-q15}, [r0,:128] 425cabdff1aSopenharmony_ci 426cabdff1aSopenharmony_ci bx lr 427cabdff1aSopenharmony_ciendfunc 428cabdff1aSopenharmony_ci 429cabdff1aSopenharmony_ci@ (uint8_t *dest [r0], ptrdiff_t stride [r1], int16_t *block [r2]) 430cabdff1aSopenharmony_cifunction ff_vc1_inv_trans_8x4_neon, export=1 431cabdff1aSopenharmony_ci vld1.64 {q0-q1}, [r2,:128]! @ load 8 * 4 * 2 = 64 bytes / 16 bytes per quad = 4 quad registers 432cabdff1aSopenharmony_ci vld1.64 {q2-q3}, [r2,:128] 433cabdff1aSopenharmony_ci 434cabdff1aSopenharmony_ci transpose16 q0, q1, q2, q3 @ transpose rows to columns 435cabdff1aSopenharmony_ci 436cabdff1aSopenharmony_ci @ At this point: 437cabdff1aSopenharmony_ci @ src[0] d0 438cabdff1aSopenharmony_ci @ src[1] d2 439cabdff1aSopenharmony_ci @ src[2] d4 440cabdff1aSopenharmony_ci @ src[3] d6 441cabdff1aSopenharmony_ci @ src[4] d1 442cabdff1aSopenharmony_ci @ src[5] d3 443cabdff1aSopenharmony_ci @ src[6] d5 444cabdff1aSopenharmony_ci @ src[7] d7 445cabdff1aSopenharmony_ci 446cabdff1aSopenharmony_ci vc1_inv_trans_8x4_helper add=4, add1beforeshift=0, rshift=3 447cabdff1aSopenharmony_ci 448cabdff1aSopenharmony_ci @ Move output to more standardized registers 449cabdff1aSopenharmony_ci vmov d0, d16 450cabdff1aSopenharmony_ci vmov d2, d17 451cabdff1aSopenharmony_ci vmov d4, d18 452cabdff1aSopenharmony_ci vmov d6, d19 453cabdff1aSopenharmony_ci vmov d1, d21 454cabdff1aSopenharmony_ci vmov d3, d20 455cabdff1aSopenharmony_ci vmov d5, d23 456cabdff1aSopenharmony_ci vmov d7, d22 457cabdff1aSopenharmony_ci 458cabdff1aSopenharmony_ci @ At this point: 459cabdff1aSopenharmony_ci @ dst[0] d0 460cabdff1aSopenharmony_ci @ dst[1] d2 461cabdff1aSopenharmony_ci @ dst[2] d4 462cabdff1aSopenharmony_ci @ dst[3] d6 463cabdff1aSopenharmony_ci @ dst[4] d1 464cabdff1aSopenharmony_ci @ dst[5] d3 465cabdff1aSopenharmony_ci @ dst[6] d5 466cabdff1aSopenharmony_ci @ dst[7] d7 467cabdff1aSopenharmony_ci 468cabdff1aSopenharmony_ci transpose16 q0, q1, q2, q3 @ turn columns into rows 469cabdff1aSopenharmony_ci 470cabdff1aSopenharmony_ci @ At this point: 471cabdff1aSopenharmony_ci @ row[0] q0 472cabdff1aSopenharmony_ci @ row[1] q1 473cabdff1aSopenharmony_ci @ row[2] q2 474cabdff1aSopenharmony_ci @ row[3] q3 475cabdff1aSopenharmony_ci 476cabdff1aSopenharmony_ci vc1_inv_trans_4x8_helper add=64, rshift=7 477cabdff1aSopenharmony_ci 478cabdff1aSopenharmony_ci @ At this point: 479cabdff1aSopenharmony_ci @ line[0].l d0 480cabdff1aSopenharmony_ci @ line[0].h d1 481cabdff1aSopenharmony_ci @ line[1].l d2 482cabdff1aSopenharmony_ci @ line[1].h d3 483cabdff1aSopenharmony_ci @ line[2].l d4 484cabdff1aSopenharmony_ci @ line[2].h d5 485cabdff1aSopenharmony_ci @ line[3].l d6 486cabdff1aSopenharmony_ci @ line[3].h d7 487cabdff1aSopenharmony_ci 488cabdff1aSopenharmony_ci @ unused registers: q12, q13, q14, q15 489cabdff1aSopenharmony_ci 490cabdff1aSopenharmony_ci vld1.64 {d28}, [r0,:64], r1 @ read dest 491cabdff1aSopenharmony_ci vld1.64 {d29}, [r0,:64], r1 492cabdff1aSopenharmony_ci vld1.64 {d30}, [r0,:64], r1 493cabdff1aSopenharmony_ci vld1.64 {d31}, [r0,:64], r1 494cabdff1aSopenharmony_ci sub r0, r0, r1, lsl #2 @ restore original r0 value 495cabdff1aSopenharmony_ci 496cabdff1aSopenharmony_ci vaddw.u8 q0, q0, d28 @ line[0] += dest[0] 497cabdff1aSopenharmony_ci vaddw.u8 q1, q1, d29 @ line[1] += dest[1] 498cabdff1aSopenharmony_ci vaddw.u8 q2, q2, d30 @ line[2] += dest[2] 499cabdff1aSopenharmony_ci vaddw.u8 q3, q3, d31 @ line[3] += dest[3] 500cabdff1aSopenharmony_ci 501cabdff1aSopenharmony_ci vqmovun.s16 d0, q0 @ line[0] 502cabdff1aSopenharmony_ci vqmovun.s16 d1, q1 @ line[1] 503cabdff1aSopenharmony_ci vqmovun.s16 d2, q2 @ line[2] 504cabdff1aSopenharmony_ci vqmovun.s16 d3, q3 @ line[3] 505cabdff1aSopenharmony_ci 506cabdff1aSopenharmony_ci vst1.64 {d0}, [r0,:64], r1 @ write dest 507cabdff1aSopenharmony_ci vst1.64 {d1}, [r0,:64], r1 508cabdff1aSopenharmony_ci vst1.64 {d2}, [r0,:64], r1 509cabdff1aSopenharmony_ci vst1.64 {d3}, [r0,:64] 510cabdff1aSopenharmony_ci 511cabdff1aSopenharmony_ci bx lr 512cabdff1aSopenharmony_ciendfunc 513cabdff1aSopenharmony_ci 514cabdff1aSopenharmony_ci@ (uint8_t *dest [r0], ptrdiff_t stride [r1], int16_t *block [r2]) 515cabdff1aSopenharmony_cifunction ff_vc1_inv_trans_4x8_neon, export=1 516cabdff1aSopenharmony_ci mov r12, #(8 * 2) @ 8 elements per line, each element 2 bytes 517cabdff1aSopenharmony_ci vld4.16 {d0[], d2[], d4[], d6[]}, [r2,:64], r12 @ read each column into a q register 518cabdff1aSopenharmony_ci vld4.16 {d0[1], d2[1], d4[1], d6[1]}, [r2,:64], r12 519cabdff1aSopenharmony_ci vld4.16 {d0[2], d2[2], d4[2], d6[2]}, [r2,:64], r12 520cabdff1aSopenharmony_ci vld4.16 {d0[3], d2[3], d4[3], d6[3]}, [r2,:64], r12 521cabdff1aSopenharmony_ci vld4.16 {d1[], d3[], d5[], d7[]}, [r2,:64], r12 522cabdff1aSopenharmony_ci vld4.16 {d1[1], d3[1], d5[1], d7[1]}, [r2,:64], r12 523cabdff1aSopenharmony_ci vld4.16 {d1[2], d3[2], d5[2], d7[2]}, [r2,:64], r12 524cabdff1aSopenharmony_ci vld4.16 {d1[3], d3[3], d5[3], d7[3]}, [r2,:64] 525cabdff1aSopenharmony_ci 526cabdff1aSopenharmony_ci vc1_inv_trans_4x8_helper add=4, rshift=3 527cabdff1aSopenharmony_ci 528cabdff1aSopenharmony_ci @ At this point: 529cabdff1aSopenharmony_ci @ dst[0] = q0 530cabdff1aSopenharmony_ci @ dst[1] = q1 531cabdff1aSopenharmony_ci @ dst[2] = q2 532cabdff1aSopenharmony_ci @ dst[3] = q3 533cabdff1aSopenharmony_ci 534cabdff1aSopenharmony_ci transpose16 q0, q1, q2, q3 @ Transpose rows (registers) into columns 535cabdff1aSopenharmony_ci 536cabdff1aSopenharmony_ci vc1_inv_trans_8x4_helper add=64, add1beforeshift=1, rshift=7 537cabdff1aSopenharmony_ci 538cabdff1aSopenharmony_ci vld1.32 {d28[]}, [r0,:32], r1 @ read dest 539cabdff1aSopenharmony_ci vld1.32 {d28[1]}, [r0,:32], r1 540cabdff1aSopenharmony_ci vld1.32 {d29[]}, [r0,:32], r1 541cabdff1aSopenharmony_ci vld1.32 {d29[1]}, [r0,:32], r1 542cabdff1aSopenharmony_ci 543cabdff1aSopenharmony_ci vld1.32 {d30[]}, [r0,:32], r1 544cabdff1aSopenharmony_ci vld1.32 {d30[0]}, [r0,:32], r1 545cabdff1aSopenharmony_ci vld1.32 {d31[]}, [r0,:32], r1 546cabdff1aSopenharmony_ci vld1.32 {d31[0]}, [r0,:32], r1 547cabdff1aSopenharmony_ci sub r0, r0, r1, lsl #3 @ restore original r0 value 548cabdff1aSopenharmony_ci 549cabdff1aSopenharmony_ci vaddw.u8 q8, q8, d28 @ line[0,1] += dest[0,1] 550cabdff1aSopenharmony_ci vaddw.u8 q9, q9, d29 @ line[2,3] += dest[2,3] 551cabdff1aSopenharmony_ci vaddw.u8 q10, q10, d30 @ line[5,4] += dest[5,4] 552cabdff1aSopenharmony_ci vaddw.u8 q11, q11, d31 @ line[7,6] += dest[7,6] 553cabdff1aSopenharmony_ci 554cabdff1aSopenharmony_ci vqmovun.s16 d16, q8 @ clip(line[0,1]) 555cabdff1aSopenharmony_ci vqmovun.s16 d18, q9 @ clip(line[2,3]) 556cabdff1aSopenharmony_ci vqmovun.s16 d20, q10 @ clip(line[5,4]) 557cabdff1aSopenharmony_ci vqmovun.s16 d22, q11 @ clip(line[7,6]) 558cabdff1aSopenharmony_ci 559cabdff1aSopenharmony_ci vst1.32 {d16[0]}, [r0,:32], r1 @ write dest 560cabdff1aSopenharmony_ci vst1.32 {d16[1]}, [r0,:32], r1 561cabdff1aSopenharmony_ci vst1.32 {d18[0]}, [r0,:32], r1 562cabdff1aSopenharmony_ci vst1.32 {d18[1]}, [r0,:32], r1 563cabdff1aSopenharmony_ci 564cabdff1aSopenharmony_ci vst1.32 {d20[1]}, [r0,:32], r1 565cabdff1aSopenharmony_ci vst1.32 {d20[0]}, [r0,:32], r1 566cabdff1aSopenharmony_ci vst1.32 {d22[1]}, [r0,:32], r1 567cabdff1aSopenharmony_ci vst1.32 {d22[0]}, [r0,:32] 568cabdff1aSopenharmony_ci 569cabdff1aSopenharmony_ci bx lr 570cabdff1aSopenharmony_ciendfunc 571cabdff1aSopenharmony_ci 572cabdff1aSopenharmony_ci@ Setup constants in registers which are used by vc1_inv_trans_4x4_helper 573cabdff1aSopenharmony_ci.macro vc1_inv_trans_4x4_helper_setup 574cabdff1aSopenharmony_ci vmov.i16 q13, #17 575cabdff1aSopenharmony_ci vmov.i16 q14, #22 576cabdff1aSopenharmony_ci vmov.i16 d30, #10 @ only need double-word, not quad-word 577cabdff1aSopenharmony_ci.endm 578cabdff1aSopenharmony_ci 579cabdff1aSopenharmony_ci@ This is modeled after the first for loop in vc1_inv_trans_4x4_c. 580cabdff1aSopenharmony_ci.macro vc1_inv_trans_4x4_helper add rshift 581cabdff1aSopenharmony_ci vmov.i16 q2, #\add @ t1|t2 will accumulate here 582cabdff1aSopenharmony_ci 583cabdff1aSopenharmony_ci vadd.i16 d16, d0, d1 @ temp1 = src[0] + src[2] 584cabdff1aSopenharmony_ci vsub.i16 d17, d0, d1 @ temp2 = src[0] - src[2] 585cabdff1aSopenharmony_ci vmul.i16 q3, q14, q1 @ t3|t4 = 22 * (src[1]|src[3]) 586cabdff1aSopenharmony_ci vmla.i16 q2, q13, q8 @ t1|t2 = 17 * (temp1|temp2) + add 587cabdff1aSopenharmony_ci vmla.i16 d6, d30, d3 @ t3 += 10 * src[3] 588cabdff1aSopenharmony_ci vmls.i16 d7, d30, d2 @ t4 -= 10 * src[1] 589cabdff1aSopenharmony_ci 590cabdff1aSopenharmony_ci vadd.i16 q0, q2, q3 @ dst[0,2] = (t1|t2 + t3|t4) 591cabdff1aSopenharmony_ci vsub.i16 q1, q2, q3 @ dst[3,1] = (t1|t2 - t3|t4) 592cabdff1aSopenharmony_ci vshr.s16 q0, q0, #\rshift @ dst[0,2] >>= rshift 593cabdff1aSopenharmony_ci vshr.s16 q1, q1, #\rshift @ dst[3,1] >>= rshift 594cabdff1aSopenharmony_ci.endm 595cabdff1aSopenharmony_ci 596cabdff1aSopenharmony_ci@ (uint8_t *dest [r0], ptrdiff_t stride [r1], int16_t *block [r2]) 597cabdff1aSopenharmony_cifunction ff_vc1_inv_trans_4x4_neon, export=1 598cabdff1aSopenharmony_ci mov r12, #(8 * 2) @ 8 elements per line, each element 2 bytes 599cabdff1aSopenharmony_ci vld4.16 {d0[], d1[], d2[], d3[]}, [r2,:64], r12 @ read each column into a register 600cabdff1aSopenharmony_ci vld4.16 {d0[1], d1[1], d2[1], d3[1]}, [r2,:64], r12 601cabdff1aSopenharmony_ci vld4.16 {d0[2], d1[2], d2[2], d3[2]}, [r2,:64], r12 602cabdff1aSopenharmony_ci vld4.16 {d0[3], d1[3], d2[3], d3[3]}, [r2,:64] 603cabdff1aSopenharmony_ci 604cabdff1aSopenharmony_ci vswp d1, d2 @ so that we can later access column 1 and column 3 as a single q1 register 605cabdff1aSopenharmony_ci 606cabdff1aSopenharmony_ci vc1_inv_trans_4x4_helper_setup 607cabdff1aSopenharmony_ci 608cabdff1aSopenharmony_ci @ At this point: 609cabdff1aSopenharmony_ci @ src[0] = d0 610cabdff1aSopenharmony_ci @ src[1] = d2 611cabdff1aSopenharmony_ci @ src[2] = d1 612cabdff1aSopenharmony_ci @ src[3] = d3 613cabdff1aSopenharmony_ci 614cabdff1aSopenharmony_ci vc1_inv_trans_4x4_helper add=4, rshift=3 @ compute t1, t2, t3, t4 and combine them into dst[0-3] 615cabdff1aSopenharmony_ci 616cabdff1aSopenharmony_ci @ At this point: 617cabdff1aSopenharmony_ci @ dst[0] = d0 618cabdff1aSopenharmony_ci @ dst[1] = d3 619cabdff1aSopenharmony_ci @ dst[2] = d1 620cabdff1aSopenharmony_ci @ dst[3] = d2 621cabdff1aSopenharmony_ci 622cabdff1aSopenharmony_ci transpose16 d0, d3, d1, d2 @ Transpose rows (registers) into columns 623cabdff1aSopenharmony_ci 624cabdff1aSopenharmony_ci @ At this point: 625cabdff1aSopenharmony_ci @ src[0] = d0 626cabdff1aSopenharmony_ci @ src[8] = d3 627cabdff1aSopenharmony_ci @ src[16] = d1 628cabdff1aSopenharmony_ci @ src[24] = d2 629cabdff1aSopenharmony_ci 630cabdff1aSopenharmony_ci vswp d2, d3 @ so that we can later access column 1 and column 3 in order as a single q1 register 631cabdff1aSopenharmony_ci 632cabdff1aSopenharmony_ci @ At this point: 633cabdff1aSopenharmony_ci @ src[0] = d0 634cabdff1aSopenharmony_ci @ src[8] = d2 635cabdff1aSopenharmony_ci @ src[16] = d1 636cabdff1aSopenharmony_ci @ src[24] = d3 637cabdff1aSopenharmony_ci 638cabdff1aSopenharmony_ci vc1_inv_trans_4x4_helper add=64, rshift=7 @ compute t1, t2, t3, t4 and combine them into dst[0-3] 639cabdff1aSopenharmony_ci 640cabdff1aSopenharmony_ci @ At this point: 641cabdff1aSopenharmony_ci @ line[0] = d0 642cabdff1aSopenharmony_ci @ line[1] = d3 643cabdff1aSopenharmony_ci @ line[2] = d1 644cabdff1aSopenharmony_ci @ line[3] = d2 645cabdff1aSopenharmony_ci 646cabdff1aSopenharmony_ci vld1.32 {d18[]}, [r0,:32], r1 @ read dest 647cabdff1aSopenharmony_ci vld1.32 {d19[]}, [r0,:32], r1 648cabdff1aSopenharmony_ci vld1.32 {d18[1]}, [r0,:32], r1 649cabdff1aSopenharmony_ci vld1.32 {d19[0]}, [r0,:32], r1 650cabdff1aSopenharmony_ci sub r0, r0, r1, lsl #2 @ restore original r0 value 651cabdff1aSopenharmony_ci 652cabdff1aSopenharmony_ci vaddw.u8 q0, q0, d18 @ line[0,2] += dest[0,2] 653cabdff1aSopenharmony_ci vaddw.u8 q1, q1, d19 @ line[3,1] += dest[3,1] 654cabdff1aSopenharmony_ci 655cabdff1aSopenharmony_ci vqmovun.s16 d0, q0 @ clip(line[0,2]) 656cabdff1aSopenharmony_ci vqmovun.s16 d1, q1 @ clip(line[3,1]) 657cabdff1aSopenharmony_ci 658cabdff1aSopenharmony_ci vst1.32 {d0[0]}, [r0,:32], r1 @ write dest 659cabdff1aSopenharmony_ci vst1.32 {d1[1]}, [r0,:32], r1 660cabdff1aSopenharmony_ci vst1.32 {d0[1]}, [r0,:32], r1 661cabdff1aSopenharmony_ci vst1.32 {d1[0]}, [r0,:32] 662cabdff1aSopenharmony_ci 663cabdff1aSopenharmony_ci bx lr 664cabdff1aSopenharmony_ciendfunc 665cabdff1aSopenharmony_ci 666cabdff1aSopenharmony_ci@ The absolute value of multiplication constants from vc1_mspel_filter and vc1_mspel_{ver,hor}_filter_16bits. 667cabdff1aSopenharmony_ci@ The sign is embedded in the code below that carries out the multiplication (mspel_filter{,.16}). 668cabdff1aSopenharmony_ci#define MSPEL_MODE_1_MUL_CONSTANTS 4, 53, 18, 3 669cabdff1aSopenharmony_ci#define MSPEL_MODE_2_MUL_CONSTANTS 1, 9, 9, 1 670cabdff1aSopenharmony_ci#define MSPEL_MODE_3_MUL_CONSTANTS 3, 18, 53, 4 671cabdff1aSopenharmony_ci 672cabdff1aSopenharmony_ci@ These constants are from reading the source code of vc1_mspel_mc and determining the value that 673cabdff1aSopenharmony_ci@ is added to `rnd` to result in the variable `r`, and the value of the variable `shift`. 674cabdff1aSopenharmony_ci#define MSPEL_MODES_11_ADDSHIFT_CONSTANTS 15, 5 675cabdff1aSopenharmony_ci#define MSPEL_MODES_12_ADDSHIFT_CONSTANTS 3, 3 676cabdff1aSopenharmony_ci#define MSPEL_MODES_13_ADDSHIFT_CONSTANTS 15, 5 677cabdff1aSopenharmony_ci#define MSPEL_MODES_21_ADDSHIFT_CONSTANTS MSPEL_MODES_12_ADDSHIFT_CONSTANTS 678cabdff1aSopenharmony_ci#define MSPEL_MODES_22_ADDSHIFT_CONSTANTS 0, 1 679cabdff1aSopenharmony_ci#define MSPEL_MODES_23_ADDSHIFT_CONSTANTS 3, 3 680cabdff1aSopenharmony_ci#define MSPEL_MODES_31_ADDSHIFT_CONSTANTS MSPEL_MODES_13_ADDSHIFT_CONSTANTS 681cabdff1aSopenharmony_ci#define MSPEL_MODES_32_ADDSHIFT_CONSTANTS MSPEL_MODES_23_ADDSHIFT_CONSTANTS 682cabdff1aSopenharmony_ci#define MSPEL_MODES_33_ADDSHIFT_CONSTANTS 15, 5 683cabdff1aSopenharmony_ci 684cabdff1aSopenharmony_ci@ The addition and shift constants from vc1_mspel_filter. 685cabdff1aSopenharmony_ci#define MSPEL_MODE_1_ADDSHIFT_CONSTANTS 32, 6 686cabdff1aSopenharmony_ci#define MSPEL_MODE_2_ADDSHIFT_CONSTANTS 8, 4 687cabdff1aSopenharmony_ci#define MSPEL_MODE_3_ADDSHIFT_CONSTANTS 32, 6 688cabdff1aSopenharmony_ci 689cabdff1aSopenharmony_ci@ Setup constants in registers for a subsequent use of mspel_filter{,.16}. 690cabdff1aSopenharmony_ci.macro mspel_constants typesize reg_a reg_b reg_c reg_d filter_a filter_b filter_c filter_d reg_add filter_add_register 691cabdff1aSopenharmony_ci @ Typesize should be i8 or i16. 692cabdff1aSopenharmony_ci 693cabdff1aSopenharmony_ci @ Only set the register if the value is not 1 and unique 694cabdff1aSopenharmony_ci .if \filter_a != 1 695cabdff1aSopenharmony_ci vmov.\typesize \reg_a, #\filter_a @ reg_a = filter_a 696cabdff1aSopenharmony_ci .endif 697cabdff1aSopenharmony_ci vmov.\typesize \reg_b, #\filter_b @ reg_b = filter_b 698cabdff1aSopenharmony_ci .if \filter_b != \filter_c 699cabdff1aSopenharmony_ci vmov.\typesize \reg_c, #\filter_c @ reg_c = filter_c 700cabdff1aSopenharmony_ci .endif 701cabdff1aSopenharmony_ci .if \filter_d != 1 702cabdff1aSopenharmony_ci vmov.\typesize \reg_d, #\filter_d @ reg_d = filter_d 703cabdff1aSopenharmony_ci .endif 704cabdff1aSopenharmony_ci @ vdup to double the size of typesize 705cabdff1aSopenharmony_ci .ifc \typesize,i8 706cabdff1aSopenharmony_ci vdup.16 \reg_add, \filter_add_register @ reg_add = filter_add_register 707cabdff1aSopenharmony_ci .else 708cabdff1aSopenharmony_ci vdup.32 \reg_add, \filter_add_register @ reg_add = filter_add_register 709cabdff1aSopenharmony_ci .endif 710cabdff1aSopenharmony_ci.endm 711cabdff1aSopenharmony_ci 712cabdff1aSopenharmony_ci@ After mspel_constants has been used, do the filtering. 713cabdff1aSopenharmony_ci.macro mspel_filter acc dest src0 src1 src2 src3 filter_a filter_b filter_c filter_d reg_a reg_b reg_c reg_d reg_add filter_shift narrow=1 714cabdff1aSopenharmony_ci .if \filter_a != 1 715cabdff1aSopenharmony_ci @ If filter_a != 1, then we need a move and subtract instruction 716cabdff1aSopenharmony_ci vmov \acc, \reg_add @ acc = reg_add 717cabdff1aSopenharmony_ci vmlsl.u8 \acc, \reg_a, \src0 @ acc -= filter_a * src[-stride] 718cabdff1aSopenharmony_ci .else 719cabdff1aSopenharmony_ci @ If filter_a is 1, then just subtract without an extra move 720cabdff1aSopenharmony_ci vsubw.u8 \acc, \reg_add, \src0 @ acc = reg_add - src[-stride] @ since filter_a == 1 721cabdff1aSopenharmony_ci .endif 722cabdff1aSopenharmony_ci vmlal.u8 \acc, \reg_b, \src1 @ acc += filter_b * src[0] 723cabdff1aSopenharmony_ci .if \filter_b != \filter_c 724cabdff1aSopenharmony_ci vmlal.u8 \acc, \reg_c, \src2 @ acc += filter_c * src[stride] 725cabdff1aSopenharmony_ci .else 726cabdff1aSopenharmony_ci @ If filter_b is the same as filter_c, use the same reg_b register 727cabdff1aSopenharmony_ci vmlal.u8 \acc, \reg_b, \src2 @ acc += filter_c * src[stride] @ where filter_c == filter_b 728cabdff1aSopenharmony_ci .endif 729cabdff1aSopenharmony_ci .if \filter_d != 1 730cabdff1aSopenharmony_ci @ If filter_d != 1, then do a multiply accumulate 731cabdff1aSopenharmony_ci vmlsl.u8 \acc, \reg_d, \src3 @ acc -= filter_d * src[stride * 2] 732cabdff1aSopenharmony_ci .else 733cabdff1aSopenharmony_ci @ If filter_d is 1, then just do a subtract 734cabdff1aSopenharmony_ci vsubw.u8 \acc, \acc, \src3 @ acc -= src[stride * 2] @ since filter_d == 1 735cabdff1aSopenharmony_ci .endif 736cabdff1aSopenharmony_ci .if \narrow 737cabdff1aSopenharmony_ci vqshrun.s16 \dest, \acc, #\filter_shift @ dest = clip_uint8(acc >> filter_shift) 738cabdff1aSopenharmony_ci .else 739cabdff1aSopenharmony_ci vshr.s16 \dest, \acc, #\filter_shift @ dest = acc >> filter_shift 740cabdff1aSopenharmony_ci .endif 741cabdff1aSopenharmony_ci.endm 742cabdff1aSopenharmony_ci 743cabdff1aSopenharmony_ci@ This is similar to mspel_filter, but the input is 16-bit instead of 8-bit and narrow=0 is not supported. 744cabdff1aSopenharmony_ci.macro mspel_filter.16 acc0 acc1 acc0_0 acc0_1 dest src0 src1 src2 src3 src4 src5 src6 src7 filter_a filter_b filter_c filter_d reg_a reg_b reg_c reg_d reg_add filter_shift 745cabdff1aSopenharmony_ci .if \filter_a != 1 746cabdff1aSopenharmony_ci vmov \acc0, \reg_add 747cabdff1aSopenharmony_ci vmov \acc1, \reg_add 748cabdff1aSopenharmony_ci vmlsl.s16 \acc0, \reg_a, \src0 749cabdff1aSopenharmony_ci vmlsl.s16 \acc1, \reg_a, \src1 750cabdff1aSopenharmony_ci .else 751cabdff1aSopenharmony_ci vsubw.s16 \acc0, \reg_add, \src0 752cabdff1aSopenharmony_ci vsubw.s16 \acc1, \reg_add, \src1 753cabdff1aSopenharmony_ci .endif 754cabdff1aSopenharmony_ci vmlal.s16 \acc0, \reg_b, \src2 755cabdff1aSopenharmony_ci vmlal.s16 \acc1, \reg_b, \src3 756cabdff1aSopenharmony_ci .if \filter_b != \filter_c 757cabdff1aSopenharmony_ci vmlal.s16 \acc0, \reg_c, \src4 758cabdff1aSopenharmony_ci vmlal.s16 \acc1, \reg_c, \src5 759cabdff1aSopenharmony_ci .else 760cabdff1aSopenharmony_ci vmlal.s16 \acc0, \reg_b, \src4 761cabdff1aSopenharmony_ci vmlal.s16 \acc1, \reg_b, \src5 762cabdff1aSopenharmony_ci .endif 763cabdff1aSopenharmony_ci .if \filter_d != 1 764cabdff1aSopenharmony_ci vmlsl.s16 \acc0, \reg_d, \src6 765cabdff1aSopenharmony_ci vmlsl.s16 \acc1, \reg_d, \src7 766cabdff1aSopenharmony_ci .else 767cabdff1aSopenharmony_ci vsubw.s16 \acc0, \acc0, \src6 768cabdff1aSopenharmony_ci vsubw.s16 \acc1, \acc1, \src7 769cabdff1aSopenharmony_ci .endif 770cabdff1aSopenharmony_ci @ Use acc0_0 and acc0_1 as temp space 771cabdff1aSopenharmony_ci vqshrun.s32 \acc0_0, \acc0, #\filter_shift @ Shift and narrow with saturation from s32 to u16 772cabdff1aSopenharmony_ci vqshrun.s32 \acc0_1, \acc1, #\filter_shift 773cabdff1aSopenharmony_ci vqmovn.u16 \dest, \acc0 @ Narrow with saturation from u16 to u8 774cabdff1aSopenharmony_ci.endm 775cabdff1aSopenharmony_ci 776cabdff1aSopenharmony_ci@ Register usage for put_vc1_mspel_mc functions. Registers marked 'hv' are only used in put_vc1_mspel_mc_hv. 777cabdff1aSopenharmony_ci@ 778cabdff1aSopenharmony_ci@ r0 adjusted dst 779cabdff1aSopenharmony_ci@ r1 adjusted src 780cabdff1aSopenharmony_ci@ r2 stride 781cabdff1aSopenharmony_ci@ r3 adjusted rnd 782cabdff1aSopenharmony_ci@ r4 [hv] tmp 783cabdff1aSopenharmony_ci@ r11 [hv] sp saved 784cabdff1aSopenharmony_ci@ r12 loop counter 785cabdff1aSopenharmony_ci@ d0 src[-stride] 786cabdff1aSopenharmony_ci@ d1 src[0] 787cabdff1aSopenharmony_ci@ d2 src[stride] 788cabdff1aSopenharmony_ci@ d3 src[stride * 2] 789cabdff1aSopenharmony_ci@ q0 [hv] src[-stride] 790cabdff1aSopenharmony_ci@ q1 [hv] src[0] 791cabdff1aSopenharmony_ci@ q2 [hv] src[stride] 792cabdff1aSopenharmony_ci@ q3 [hv] src[stride * 2] 793cabdff1aSopenharmony_ci@ d21 often result from mspel_filter 794cabdff1aSopenharmony_ci@ q11 accumulator 0 795cabdff1aSopenharmony_ci@ q12 [hv] accumulator 1 796cabdff1aSopenharmony_ci@ q13 accumulator initial value 797cabdff1aSopenharmony_ci@ d28 filter_a 798cabdff1aSopenharmony_ci@ d29 filter_b 799cabdff1aSopenharmony_ci@ d30 filter_c 800cabdff1aSopenharmony_ci@ d31 filter_d 801cabdff1aSopenharmony_ci 802cabdff1aSopenharmony_ci@ (uint8_t *dst [r0], const uint8_t *src [r1], ptrdiff_t stride [r2], int rnd [r3]) 803cabdff1aSopenharmony_ci.macro put_vc1_mspel_mc_hv hmode vmode filter_h_a filter_h_b filter_h_c filter_h_d filter_v_a filter_v_b filter_v_c filter_v_d filter_add filter_shift 804cabdff1aSopenharmony_cifunction ff_put_vc1_mspel_mc\hmode\()\vmode\()_neon, export=1 805cabdff1aSopenharmony_ci push {r4, r11, lr} 806cabdff1aSopenharmony_ci mov r11, sp @ r11 = stack pointer before realignmnet 807cabdff1aSopenharmony_ciA bic sp, sp, #15 @ sp = round down to multiple of 16 bytes 808cabdff1aSopenharmony_ciT bic r4, r11, #15 809cabdff1aSopenharmony_ciT mov sp, r4 810cabdff1aSopenharmony_ci sub sp, sp, #(8*2*16) @ make space for 8 rows * 2 byte per element * 16 elements per row (to fit 11 actual elements per row) 811cabdff1aSopenharmony_ci mov r4, sp @ r4 = int16_t tmp[8 * 16] 812cabdff1aSopenharmony_ci 813cabdff1aSopenharmony_ci sub r1, r1, #1 @ src -= 1 814cabdff1aSopenharmony_ci .if \filter_add != 0 815cabdff1aSopenharmony_ci add r3, r3, #\filter_add @ r3 = filter_add + rnd 816cabdff1aSopenharmony_ci .endif 817cabdff1aSopenharmony_ci mov r12, #8 @ loop counter 818cabdff1aSopenharmony_ci sub r1, r1, r2 @ r1 = &src[-stride] @ slide back 819cabdff1aSopenharmony_ci 820cabdff1aSopenharmony_ci @ Do vertical filtering from src into tmp 821cabdff1aSopenharmony_ci mspel_constants i8, d28, d29, d30, d31, \filter_v_a, \filter_v_b, \filter_v_c, \filter_v_d, q13, r3 822cabdff1aSopenharmony_ci 823cabdff1aSopenharmony_ci vld1.64 {d0,d1}, [r1], r2 824cabdff1aSopenharmony_ci vld1.64 {d2,d3}, [r1], r2 825cabdff1aSopenharmony_ci vld1.64 {d4,d5}, [r1], r2 826cabdff1aSopenharmony_ci 827cabdff1aSopenharmony_ci1: 828cabdff1aSopenharmony_ci subs r12, r12, #4 829cabdff1aSopenharmony_ci 830cabdff1aSopenharmony_ci vld1.64 {d6,d7}, [r1], r2 831cabdff1aSopenharmony_ci mspel_filter q11, q11, d0, d2, d4, d6, \filter_v_a, \filter_v_b, \filter_v_c, \filter_v_d, d28, d29, d30, d31, q13, \filter_shift, narrow=0 832cabdff1aSopenharmony_ci mspel_filter q12, q12, d1, d3, d5, d7, \filter_v_a, \filter_v_b, \filter_v_c, \filter_v_d, d28, d29, d30, d31, q13, \filter_shift, narrow=0 833cabdff1aSopenharmony_ci vst1.64 {q11,q12}, [r4,:128]! @ store and increment 834cabdff1aSopenharmony_ci 835cabdff1aSopenharmony_ci vld1.64 {d0,d1}, [r1], r2 836cabdff1aSopenharmony_ci mspel_filter q11, q11, d2, d4, d6, d0, \filter_v_a, \filter_v_b, \filter_v_c, \filter_v_d, d28, d29, d30, d31, q13, \filter_shift, narrow=0 837cabdff1aSopenharmony_ci mspel_filter q12, q12, d3, d5, d7, d1, \filter_v_a, \filter_v_b, \filter_v_c, \filter_v_d, d28, d29, d30, d31, q13, \filter_shift, narrow=0 838cabdff1aSopenharmony_ci vst1.64 {q11,q12}, [r4,:128]! @ store and increment 839cabdff1aSopenharmony_ci 840cabdff1aSopenharmony_ci vld1.64 {d2,d3}, [r1], r2 841cabdff1aSopenharmony_ci mspel_filter q11, q11, d4, d6, d0, d2, \filter_v_a, \filter_v_b, \filter_v_c, \filter_v_d, d28, d29, d30, d31, q13, \filter_shift, narrow=0 842cabdff1aSopenharmony_ci mspel_filter q12, q12, d5, d7, d1, d3, \filter_v_a, \filter_v_b, \filter_v_c, \filter_v_d, d28, d29, d30, d31, q13, \filter_shift, narrow=0 843cabdff1aSopenharmony_ci vst1.64 {q11,q12}, [r4,:128]! @ store and increment 844cabdff1aSopenharmony_ci 845cabdff1aSopenharmony_ci vld1.64 {d4,d5}, [r1], r2 846cabdff1aSopenharmony_ci mspel_filter q11, q11, d6, d0, d2, d4, \filter_v_a, \filter_v_b, \filter_v_c, \filter_v_d, d28, d29, d30, d31, q13, \filter_shift, narrow=0 847cabdff1aSopenharmony_ci mspel_filter q12, q12, d7, d1, d3, d5, \filter_v_a, \filter_v_b, \filter_v_c, \filter_v_d, d28, d29, d30, d31, q13, \filter_shift, narrow=0 848cabdff1aSopenharmony_ci vst1.64 {q11,q12}, [r4,:128]! @ store and increment 849cabdff1aSopenharmony_ci 850cabdff1aSopenharmony_ci bne 1b 851cabdff1aSopenharmony_ci 852cabdff1aSopenharmony_ci rsb r3, r3, #(64 + \filter_add) @ r3 = (64 + filter_add) - r3 853cabdff1aSopenharmony_ci mov r12, #8 @ loop counter 854cabdff1aSopenharmony_ci mov r4, sp @ r4 = tmp 855cabdff1aSopenharmony_ci 856cabdff1aSopenharmony_ci @ Do horizontal filtering from temp to dst 857cabdff1aSopenharmony_ci mspel_constants i16, d28, d29, d30, d31, \filter_h_a, \filter_h_b, \filter_h_c, \filter_h_d, q13, r3 858cabdff1aSopenharmony_ci 859cabdff1aSopenharmony_ci2: 860cabdff1aSopenharmony_ci subs r12, r12, #1 861cabdff1aSopenharmony_ci 862cabdff1aSopenharmony_ci vld1.64 {q0,q1}, [r4,:128]! @ read one line of tmp 863cabdff1aSopenharmony_ci vext.16 q2, q0, q1, #2 864cabdff1aSopenharmony_ci vext.16 q3, q0, q1, #3 865cabdff1aSopenharmony_ci vext.16 q1, q0, q1, #1 @ do last because it writes to q1 which is read by the other vext instructions 866cabdff1aSopenharmony_ci 867cabdff1aSopenharmony_ci mspel_filter.16 q11, q12, d22, d23, d21, d0, d1, d2, d3, d4, d5, d6, d7, \filter_h_a, \filter_h_b, \filter_h_c, \filter_h_d, d28, d29, d30, d31, q13, 7 868cabdff1aSopenharmony_ci 869cabdff1aSopenharmony_ci vst1.64 {d21}, [r0,:64], r2 @ store and increment dst 870cabdff1aSopenharmony_ci 871cabdff1aSopenharmony_ci bne 2b 872cabdff1aSopenharmony_ci 873cabdff1aSopenharmony_ci mov sp, r11 874cabdff1aSopenharmony_ci pop {r4, r11, pc} 875cabdff1aSopenharmony_ciendfunc 876cabdff1aSopenharmony_ci.endm 877cabdff1aSopenharmony_ci 878cabdff1aSopenharmony_ci@ Use C preprocessor and assembler macros to expand to functions for horizontal and vertical filtering. 879cabdff1aSopenharmony_ci#define PUT_VC1_MSPEL_MC_HV(hmode, vmode) \ 880cabdff1aSopenharmony_ci put_vc1_mspel_mc_hv hmode, vmode, \ 881cabdff1aSopenharmony_ci MSPEL_MODE_ ## hmode ## _MUL_CONSTANTS, \ 882cabdff1aSopenharmony_ci MSPEL_MODE_ ## vmode ## _MUL_CONSTANTS, \ 883cabdff1aSopenharmony_ci MSPEL_MODES_ ## hmode ## vmode ## _ADDSHIFT_CONSTANTS 884cabdff1aSopenharmony_ci 885cabdff1aSopenharmony_ciPUT_VC1_MSPEL_MC_HV(1, 1) 886cabdff1aSopenharmony_ciPUT_VC1_MSPEL_MC_HV(1, 2) 887cabdff1aSopenharmony_ciPUT_VC1_MSPEL_MC_HV(1, 3) 888cabdff1aSopenharmony_ciPUT_VC1_MSPEL_MC_HV(2, 1) 889cabdff1aSopenharmony_ciPUT_VC1_MSPEL_MC_HV(2, 2) 890cabdff1aSopenharmony_ciPUT_VC1_MSPEL_MC_HV(2, 3) 891cabdff1aSopenharmony_ciPUT_VC1_MSPEL_MC_HV(3, 1) 892cabdff1aSopenharmony_ciPUT_VC1_MSPEL_MC_HV(3, 2) 893cabdff1aSopenharmony_ciPUT_VC1_MSPEL_MC_HV(3, 3) 894cabdff1aSopenharmony_ci 895cabdff1aSopenharmony_ci#undef PUT_VC1_MSPEL_MC_HV 896cabdff1aSopenharmony_ci 897cabdff1aSopenharmony_ci.macro put_vc1_mspel_mc_h_only hmode filter_a filter_b filter_c filter_d filter_add filter_shift 898cabdff1aSopenharmony_cifunction ff_put_vc1_mspel_mc\hmode\()0_neon, export=1 899cabdff1aSopenharmony_ci rsb r3, r3, #\filter_add @ r3 = filter_add - r = filter_add - rnd 900cabdff1aSopenharmony_ci mov r12, #8 @ loop counter 901cabdff1aSopenharmony_ci sub r1, r1, #1 @ slide back, using immediate 902cabdff1aSopenharmony_ci 903cabdff1aSopenharmony_ci mspel_constants i8, d28, d29, d30, d31, \filter_a, \filter_b, \filter_c, \filter_d, q13, r3 904cabdff1aSopenharmony_ci 905cabdff1aSopenharmony_ci1: 906cabdff1aSopenharmony_ci subs r12, r12, #1 907cabdff1aSopenharmony_ci 908cabdff1aSopenharmony_ci vld1.64 {d0,d1}, [r1], r2 @ read 16 bytes even though we only need 11, also src += stride 909cabdff1aSopenharmony_ci vext.8 d2, d0, d1, #2 910cabdff1aSopenharmony_ci vext.8 d3, d0, d1, #3 911cabdff1aSopenharmony_ci vext.8 d1, d0, d1, #1 @ do last because it writes to d1 which is read by the other vext instructions 912cabdff1aSopenharmony_ci 913cabdff1aSopenharmony_ci mspel_filter q11, d21, d0, d1, d2, d3, \filter_a, \filter_b, \filter_c, \filter_d, d28, d29, d30, d31, q13, \filter_shift 914cabdff1aSopenharmony_ci 915cabdff1aSopenharmony_ci vst1.64 {d21}, [r0,:64], r2 @ store and increment dst 916cabdff1aSopenharmony_ci 917cabdff1aSopenharmony_ci bne 1b 918cabdff1aSopenharmony_ci 919cabdff1aSopenharmony_ci bx lr 920cabdff1aSopenharmony_ciendfunc 921cabdff1aSopenharmony_ci.endm 922cabdff1aSopenharmony_ci 923cabdff1aSopenharmony_ci@ Use C preprocessor and assembler macros to expand to functions for horizontal only filtering. 924cabdff1aSopenharmony_ci#define PUT_VC1_MSPEL_MC_H_ONLY(hmode) \ 925cabdff1aSopenharmony_ci put_vc1_mspel_mc_h_only hmode, MSPEL_MODE_ ## hmode ## _MUL_CONSTANTS, MSPEL_MODE_ ## hmode ## _ADDSHIFT_CONSTANTS 926cabdff1aSopenharmony_ci 927cabdff1aSopenharmony_ciPUT_VC1_MSPEL_MC_H_ONLY(1) 928cabdff1aSopenharmony_ciPUT_VC1_MSPEL_MC_H_ONLY(2) 929cabdff1aSopenharmony_ciPUT_VC1_MSPEL_MC_H_ONLY(3) 930cabdff1aSopenharmony_ci 931cabdff1aSopenharmony_ci#undef PUT_VC1_MSPEL_MC_H_ONLY 932cabdff1aSopenharmony_ci 933cabdff1aSopenharmony_ci@ (uint8_t *dst [r0], const uint8_t *src [r1], ptrdiff_t stride [r2], int rnd [r3]) 934cabdff1aSopenharmony_ci.macro put_vc1_mspel_mc_v_only vmode filter_a filter_b filter_c filter_d filter_add filter_shift 935cabdff1aSopenharmony_cifunction ff_put_vc1_mspel_mc0\vmode\()_neon, export=1 936cabdff1aSopenharmony_ci add r3, r3, #\filter_add - 1 @ r3 = filter_add - r = filter_add - (1 - rnd) = filter_add - 1 + rnd 937cabdff1aSopenharmony_ci mov r12, #8 @ loop counter 938cabdff1aSopenharmony_ci sub r1, r1, r2 @ r1 = &src[-stride] @ slide back 939cabdff1aSopenharmony_ci 940cabdff1aSopenharmony_ci mspel_constants i8, d28, d29, d30, d31, \filter_a, \filter_b, \filter_c, \filter_d, q13, r3 941cabdff1aSopenharmony_ci 942cabdff1aSopenharmony_ci vld1.64 {d0}, [r1], r2 @ d0 = src[-stride] 943cabdff1aSopenharmony_ci vld1.64 {d1}, [r1], r2 @ d1 = src[0] 944cabdff1aSopenharmony_ci vld1.64 {d2}, [r1], r2 @ d2 = src[stride] 945cabdff1aSopenharmony_ci 946cabdff1aSopenharmony_ci1: 947cabdff1aSopenharmony_ci subs r12, r12, #4 948cabdff1aSopenharmony_ci 949cabdff1aSopenharmony_ci vld1.64 {d3}, [r1], r2 @ d3 = src[stride * 2] 950cabdff1aSopenharmony_ci mspel_filter q11, d21, d0, d1, d2, d3, \filter_a, \filter_b, \filter_c, \filter_d, d28, d29, d30, d31, q13, \filter_shift 951cabdff1aSopenharmony_ci vst1.64 {d21}, [r0,:64], r2 @ store and increment dst 952cabdff1aSopenharmony_ci 953cabdff1aSopenharmony_ci vld1.64 {d0}, [r1], r2 @ d0 = next line 954cabdff1aSopenharmony_ci mspel_filter q11, d21, d1, d2, d3, d0, \filter_a, \filter_b, \filter_c, \filter_d, d28, d29, d30, d31, q13, \filter_shift 955cabdff1aSopenharmony_ci vst1.64 {d21}, [r0,:64], r2 @ store and increment dst 956cabdff1aSopenharmony_ci 957cabdff1aSopenharmony_ci vld1.64 {d1}, [r1], r2 @ d1 = next line 958cabdff1aSopenharmony_ci mspel_filter q11, d21, d2, d3, d0, d1, \filter_a, \filter_b, \filter_c, \filter_d, d28, d29, d30, d31, q13, \filter_shift 959cabdff1aSopenharmony_ci vst1.64 {d21}, [r0,:64], r2 @ store and increment dst 960cabdff1aSopenharmony_ci 961cabdff1aSopenharmony_ci vld1.64 {d2}, [r1], r2 @ d2 = next line 962cabdff1aSopenharmony_ci mspel_filter q11, d21, d3, d0, d1, d2, \filter_a, \filter_b, \filter_c, \filter_d, d28, d29, d30, d31, q13, \filter_shift 963cabdff1aSopenharmony_ci vst1.64 {d21}, [r0,:64], r2 @ store and increment dst 964cabdff1aSopenharmony_ci 965cabdff1aSopenharmony_ci bne 1b 966cabdff1aSopenharmony_ci 967cabdff1aSopenharmony_ci bx lr 968cabdff1aSopenharmony_ciendfunc 969cabdff1aSopenharmony_ci.endm 970cabdff1aSopenharmony_ci 971cabdff1aSopenharmony_ci@ Use C preprocessor and assembler macros to expand to functions for vertical only filtering. 972cabdff1aSopenharmony_ci#define PUT_VC1_MSPEL_MC_V_ONLY(vmode) \ 973cabdff1aSopenharmony_ci put_vc1_mspel_mc_v_only vmode, MSPEL_MODE_ ## vmode ## _MUL_CONSTANTS, MSPEL_MODE_ ## vmode ## _ADDSHIFT_CONSTANTS 974cabdff1aSopenharmony_ci 975cabdff1aSopenharmony_ciPUT_VC1_MSPEL_MC_V_ONLY(1) 976cabdff1aSopenharmony_ciPUT_VC1_MSPEL_MC_V_ONLY(2) 977cabdff1aSopenharmony_ciPUT_VC1_MSPEL_MC_V_ONLY(3) 978cabdff1aSopenharmony_ci 979cabdff1aSopenharmony_ci#undef PUT_VC1_MSPEL_MC_V_ONLY 980cabdff1aSopenharmony_ci 981cabdff1aSopenharmony_cifunction ff_put_pixels8x8_neon, export=1 982cabdff1aSopenharmony_ci vld1.64 {d0}, [r1], r2 983cabdff1aSopenharmony_ci vld1.64 {d1}, [r1], r2 984cabdff1aSopenharmony_ci vld1.64 {d2}, [r1], r2 985cabdff1aSopenharmony_ci vld1.64 {d3}, [r1], r2 986cabdff1aSopenharmony_ci vld1.64 {d4}, [r1], r2 987cabdff1aSopenharmony_ci vld1.64 {d5}, [r1], r2 988cabdff1aSopenharmony_ci vld1.64 {d6}, [r1], r2 989cabdff1aSopenharmony_ci vld1.64 {d7}, [r1] 990cabdff1aSopenharmony_ci vst1.64 {d0}, [r0,:64], r2 991cabdff1aSopenharmony_ci vst1.64 {d1}, [r0,:64], r2 992cabdff1aSopenharmony_ci vst1.64 {d2}, [r0,:64], r2 993cabdff1aSopenharmony_ci vst1.64 {d3}, [r0,:64], r2 994cabdff1aSopenharmony_ci vst1.64 {d4}, [r0,:64], r2 995cabdff1aSopenharmony_ci vst1.64 {d5}, [r0,:64], r2 996cabdff1aSopenharmony_ci vst1.64 {d6}, [r0,:64], r2 997cabdff1aSopenharmony_ci vst1.64 {d7}, [r0,:64] 998cabdff1aSopenharmony_ci bx lr 999cabdff1aSopenharmony_ciendfunc 1000cabdff1aSopenharmony_ci 1001cabdff1aSopenharmony_cifunction ff_vc1_inv_trans_8x8_dc_neon, export=1 1002cabdff1aSopenharmony_ci ldrsh r2, [r2] @ int dc = block[0]; 1003cabdff1aSopenharmony_ci 1004cabdff1aSopenharmony_ci vld1.64 {d0}, [r0,:64], r1 1005cabdff1aSopenharmony_ci vld1.64 {d1}, [r0,:64], r1 1006cabdff1aSopenharmony_ci vld1.64 {d4}, [r0,:64], r1 1007cabdff1aSopenharmony_ci vld1.64 {d5}, [r0,:64], r1 1008cabdff1aSopenharmony_ci 1009cabdff1aSopenharmony_ci add r2, r2, r2, lsl #1 @ dc = (3 * dc + 1) >> 1; 1010cabdff1aSopenharmony_ci vld1.64 {d6}, [r0,:64], r1 1011cabdff1aSopenharmony_ci add r2, r2, #1 1012cabdff1aSopenharmony_ci vld1.64 {d7}, [r0,:64], r1 1013cabdff1aSopenharmony_ci vld1.64 {d16}, [r0,:64], r1 1014cabdff1aSopenharmony_ci vld1.64 {d17}, [r0,:64], r1 1015cabdff1aSopenharmony_ci asr r2, r2, #1 1016cabdff1aSopenharmony_ci 1017cabdff1aSopenharmony_ci sub r0, r0, r1, lsl #3 @ restore r0 to original value 1018cabdff1aSopenharmony_ci 1019cabdff1aSopenharmony_ci add r2, r2, r2, lsl #1 @ dc = (3 * dc + 16) >> 5; 1020cabdff1aSopenharmony_ci add r2, r2, #16 1021cabdff1aSopenharmony_ci asr r2, r2, #5 1022cabdff1aSopenharmony_ci 1023cabdff1aSopenharmony_ci vdup.16 q1, r2 @ dc 1024cabdff1aSopenharmony_ci 1025cabdff1aSopenharmony_ci vaddw.u8 q9, q1, d0 1026cabdff1aSopenharmony_ci vaddw.u8 q10, q1, d1 1027cabdff1aSopenharmony_ci vaddw.u8 q11, q1, d4 1028cabdff1aSopenharmony_ci vaddw.u8 q12, q1, d5 1029cabdff1aSopenharmony_ci vqmovun.s16 d0, q9 1030cabdff1aSopenharmony_ci vqmovun.s16 d1, q10 1031cabdff1aSopenharmony_ci vqmovun.s16 d4, q11 1032cabdff1aSopenharmony_ci vst1.64 {d0}, [r0,:64], r1 1033cabdff1aSopenharmony_ci vqmovun.s16 d5, q12 1034cabdff1aSopenharmony_ci vst1.64 {d1}, [r0,:64], r1 1035cabdff1aSopenharmony_ci vaddw.u8 q13, q1, d6 1036cabdff1aSopenharmony_ci vst1.64 {d4}, [r0,:64], r1 1037cabdff1aSopenharmony_ci vaddw.u8 q14, q1, d7 1038cabdff1aSopenharmony_ci vst1.64 {d5}, [r0,:64], r1 1039cabdff1aSopenharmony_ci vaddw.u8 q15, q1, d16 1040cabdff1aSopenharmony_ci vaddw.u8 q1, q1, d17 @ this destroys q1 1041cabdff1aSopenharmony_ci vqmovun.s16 d6, q13 1042cabdff1aSopenharmony_ci vqmovun.s16 d7, q14 1043cabdff1aSopenharmony_ci vqmovun.s16 d16, q15 1044cabdff1aSopenharmony_ci vqmovun.s16 d17, q1 1045cabdff1aSopenharmony_ci vst1.64 {d6}, [r0,:64], r1 1046cabdff1aSopenharmony_ci vst1.64 {d7}, [r0,:64], r1 1047cabdff1aSopenharmony_ci vst1.64 {d16}, [r0,:64], r1 1048cabdff1aSopenharmony_ci vst1.64 {d17}, [r0,:64] 1049cabdff1aSopenharmony_ci bx lr 1050cabdff1aSopenharmony_ciendfunc 1051cabdff1aSopenharmony_ci 1052cabdff1aSopenharmony_cifunction ff_vc1_inv_trans_8x4_dc_neon, export=1 1053cabdff1aSopenharmony_ci ldrsh r2, [r2] @ int dc = block[0]; 1054cabdff1aSopenharmony_ci 1055cabdff1aSopenharmony_ci vld1.64 {d0}, [r0,:64], r1 1056cabdff1aSopenharmony_ci vld1.64 {d1}, [r0,:64], r1 1057cabdff1aSopenharmony_ci vld1.64 {d4}, [r0,:64], r1 1058cabdff1aSopenharmony_ci vld1.64 {d5}, [r0,:64], r1 1059cabdff1aSopenharmony_ci 1060cabdff1aSopenharmony_ci add r2, r2, r2, lsl #1 @ dc = ( 3 * dc + 1) >> 1; 1061cabdff1aSopenharmony_ci 1062cabdff1aSopenharmony_ci sub r0, r0, r1, lsl #2 @ restore r0 to original value 1063cabdff1aSopenharmony_ci 1064cabdff1aSopenharmony_ci add r2, r2, #1 1065cabdff1aSopenharmony_ci asr r2, r2, #1 1066cabdff1aSopenharmony_ci 1067cabdff1aSopenharmony_ci add r2, r2, r2, lsl #4 @ dc = (17 * dc + 64) >> 7; 1068cabdff1aSopenharmony_ci add r2, r2, #64 1069cabdff1aSopenharmony_ci asr r2, r2, #7 1070cabdff1aSopenharmony_ci 1071cabdff1aSopenharmony_ci vdup.16 q1, r2 @ dc 1072cabdff1aSopenharmony_ci 1073cabdff1aSopenharmony_ci vaddw.u8 q3, q1, d0 1074cabdff1aSopenharmony_ci vaddw.u8 q8, q1, d1 1075cabdff1aSopenharmony_ci vaddw.u8 q9, q1, d4 1076cabdff1aSopenharmony_ci vaddw.u8 q10, q1, d5 1077cabdff1aSopenharmony_ci vqmovun.s16 d0, q3 1078cabdff1aSopenharmony_ci vqmovun.s16 d1, q8 1079cabdff1aSopenharmony_ci vqmovun.s16 d4, q9 1080cabdff1aSopenharmony_ci vst1.64 {d0}, [r0,:64], r1 1081cabdff1aSopenharmony_ci vqmovun.s16 d5, q10 1082cabdff1aSopenharmony_ci vst1.64 {d1}, [r0,:64], r1 1083cabdff1aSopenharmony_ci vst1.64 {d4}, [r0,:64], r1 1084cabdff1aSopenharmony_ci vst1.64 {d5}, [r0,:64] 1085cabdff1aSopenharmony_ci bx lr 1086cabdff1aSopenharmony_ciendfunc 1087cabdff1aSopenharmony_ci 1088cabdff1aSopenharmony_cifunction ff_vc1_inv_trans_4x8_dc_neon, export=1 1089cabdff1aSopenharmony_ci ldrsh r2, [r2] @ int dc = block[0]; 1090cabdff1aSopenharmony_ci 1091cabdff1aSopenharmony_ci vld1.32 {d0[]}, [r0,:32], r1 1092cabdff1aSopenharmony_ci vld1.32 {d1[]}, [r0,:32], r1 1093cabdff1aSopenharmony_ci vld1.32 {d0[1]}, [r0,:32], r1 1094cabdff1aSopenharmony_ci vld1.32 {d1[1]}, [r0,:32], r1 1095cabdff1aSopenharmony_ci 1096cabdff1aSopenharmony_ci add r2, r2, r2, lsl #4 @ dc = (17 * dc + 4) >> 3; 1097cabdff1aSopenharmony_ci vld1.32 {d4[]}, [r0,:32], r1 1098cabdff1aSopenharmony_ci add r2, r2, #4 1099cabdff1aSopenharmony_ci vld1.32 {d5[]}, [r0,:32], r1 1100cabdff1aSopenharmony_ci vld1.32 {d4[1]}, [r0,:32], r1 1101cabdff1aSopenharmony_ci asr r2, r2, #3 1102cabdff1aSopenharmony_ci vld1.32 {d5[1]}, [r0,:32], r1 1103cabdff1aSopenharmony_ci 1104cabdff1aSopenharmony_ci add r2, r2, r2, lsl #1 @ dc = (12 * dc + 64) >> 7; 1105cabdff1aSopenharmony_ci 1106cabdff1aSopenharmony_ci sub r0, r0, r1, lsl #3 @ restore r0 to original value 1107cabdff1aSopenharmony_ci 1108cabdff1aSopenharmony_ci lsl r2, r2, #2 1109cabdff1aSopenharmony_ci add r2, r2, #64 1110cabdff1aSopenharmony_ci asr r2, r2, #7 1111cabdff1aSopenharmony_ci 1112cabdff1aSopenharmony_ci vdup.16 q1, r2 @ dc 1113cabdff1aSopenharmony_ci 1114cabdff1aSopenharmony_ci vaddw.u8 q3, q1, d0 1115cabdff1aSopenharmony_ci vaddw.u8 q8, q1, d1 1116cabdff1aSopenharmony_ci vaddw.u8 q9, q1, d4 1117cabdff1aSopenharmony_ci vaddw.u8 q10, q1, d5 1118cabdff1aSopenharmony_ci vqmovun.s16 d0, q3 1119cabdff1aSopenharmony_ci vst1.32 {d0[0]}, [r0,:32], r1 1120cabdff1aSopenharmony_ci vqmovun.s16 d1, q8 1121cabdff1aSopenharmony_ci vst1.32 {d1[0]}, [r0,:32], r1 1122cabdff1aSopenharmony_ci vqmovun.s16 d4, q9 1123cabdff1aSopenharmony_ci vst1.32 {d0[1]}, [r0,:32], r1 1124cabdff1aSopenharmony_ci vqmovun.s16 d5, q10 1125cabdff1aSopenharmony_ci vst1.32 {d1[1]}, [r0,:32], r1 1126cabdff1aSopenharmony_ci vst1.32 {d4[0]}, [r0,:32], r1 1127cabdff1aSopenharmony_ci vst1.32 {d5[0]}, [r0,:32], r1 1128cabdff1aSopenharmony_ci vst1.32 {d4[1]}, [r0,:32], r1 1129cabdff1aSopenharmony_ci vst1.32 {d5[1]}, [r0,:32] 1130cabdff1aSopenharmony_ci bx lr 1131cabdff1aSopenharmony_ciendfunc 1132cabdff1aSopenharmony_ci 1133cabdff1aSopenharmony_cifunction ff_vc1_inv_trans_4x4_dc_neon, export=1 1134cabdff1aSopenharmony_ci ldrsh r2, [r2] @ int dc = block[0]; 1135cabdff1aSopenharmony_ci 1136cabdff1aSopenharmony_ci vld1.32 {d0[]}, [r0,:32], r1 1137cabdff1aSopenharmony_ci vld1.32 {d1[]}, [r0,:32], r1 1138cabdff1aSopenharmony_ci vld1.32 {d0[1]}, [r0,:32], r1 1139cabdff1aSopenharmony_ci vld1.32 {d1[1]}, [r0,:32], r1 1140cabdff1aSopenharmony_ci 1141cabdff1aSopenharmony_ci add r2, r2, r2, lsl #4 @ dc = (17 * dc + 4) >> 3; 1142cabdff1aSopenharmony_ci 1143cabdff1aSopenharmony_ci sub r0, r0, r1, lsl #2 @ restore r0 to original value 1144cabdff1aSopenharmony_ci 1145cabdff1aSopenharmony_ci add r2, r2, #4 1146cabdff1aSopenharmony_ci asr r2, r2, #3 1147cabdff1aSopenharmony_ci 1148cabdff1aSopenharmony_ci add r2, r2, r2, lsl #4 @ dc = (17 * dc + 64) >> 7; 1149cabdff1aSopenharmony_ci add r2, r2, #64 1150cabdff1aSopenharmony_ci asr r2, r2, #7 1151cabdff1aSopenharmony_ci 1152cabdff1aSopenharmony_ci vdup.16 q1, r2 @ dc 1153cabdff1aSopenharmony_ci 1154cabdff1aSopenharmony_ci vaddw.u8 q2, q1, d0 1155cabdff1aSopenharmony_ci vaddw.u8 q3, q1, d1 1156cabdff1aSopenharmony_ci vqmovun.s16 d0, q2 1157cabdff1aSopenharmony_ci vst1.32 {d0[0]}, [r0,:32], r1 1158cabdff1aSopenharmony_ci vqmovun.s16 d1, q3 1159cabdff1aSopenharmony_ci vst1.32 {d1[0]}, [r0,:32], r1 1160cabdff1aSopenharmony_ci vst1.32 {d0[1]}, [r0,:32], r1 1161cabdff1aSopenharmony_ci vst1.32 {d1[1]}, [r0,:32] 1162cabdff1aSopenharmony_ci bx lr 1163cabdff1aSopenharmony_ciendfunc 1164cabdff1aSopenharmony_ci 1165cabdff1aSopenharmony_ci@ VC-1 in-loop deblocking filter for 4 pixel pairs at boundary of vertically-neighbouring blocks 1166cabdff1aSopenharmony_ci@ On entry: 1167cabdff1aSopenharmony_ci@ r0 -> top-left pel of lower block 1168cabdff1aSopenharmony_ci@ r1 = row stride, bytes 1169cabdff1aSopenharmony_ci@ r2 = PQUANT bitstream parameter 1170cabdff1aSopenharmony_cifunction ff_vc1_v_loop_filter4_neon, export=1 1171cabdff1aSopenharmony_ci sub r3, r0, r1, lsl #2 1172cabdff1aSopenharmony_ci vldr d0, .Lcoeffs 1173cabdff1aSopenharmony_ci vld1.32 {d1[0]}, [r0], r1 @ P5 1174cabdff1aSopenharmony_ci vld1.32 {d2[0]}, [r3], r1 @ P1 1175cabdff1aSopenharmony_ci vld1.32 {d3[0]}, [r3], r1 @ P2 1176cabdff1aSopenharmony_ci vld1.32 {d4[0]}, [r0], r1 @ P6 1177cabdff1aSopenharmony_ci vld1.32 {d5[0]}, [r3], r1 @ P3 1178cabdff1aSopenharmony_ci vld1.32 {d6[0]}, [r0], r1 @ P7 1179cabdff1aSopenharmony_ci vld1.32 {d7[0]}, [r3] @ P4 1180cabdff1aSopenharmony_ci vld1.32 {d16[0]}, [r0] @ P8 1181cabdff1aSopenharmony_ci vshll.u8 q9, d1, #1 @ 2*P5 1182cabdff1aSopenharmony_ci vdup.16 d17, r2 @ pq 1183cabdff1aSopenharmony_ci vshll.u8 q10, d2, #1 @ 2*P1 1184cabdff1aSopenharmony_ci vmovl.u8 q11, d3 @ P2 1185cabdff1aSopenharmony_ci vmovl.u8 q1, d4 @ P6 1186cabdff1aSopenharmony_ci vmovl.u8 q12, d5 @ P3 1187cabdff1aSopenharmony_ci vmls.i16 d20, d22, d0[1] @ 2*P1-5*P2 1188cabdff1aSopenharmony_ci vmovl.u8 q11, d6 @ P7 1189cabdff1aSopenharmony_ci vmls.i16 d18, d2, d0[1] @ 2*P5-5*P6 1190cabdff1aSopenharmony_ci vshll.u8 q2, d5, #1 @ 2*P3 1191cabdff1aSopenharmony_ci vmovl.u8 q3, d7 @ P4 1192cabdff1aSopenharmony_ci vmla.i16 d18, d22, d0[1] @ 2*P5-5*P6+5*P7 1193cabdff1aSopenharmony_ci vmovl.u8 q11, d16 @ P8 1194cabdff1aSopenharmony_ci vmla.u16 d20, d24, d0[1] @ 2*P1-5*P2+5*P3 1195cabdff1aSopenharmony_ci vmovl.u8 q12, d1 @ P5 1196cabdff1aSopenharmony_ci vmls.u16 d4, d6, d0[1] @ 2*P3-5*P4 1197cabdff1aSopenharmony_ci vmls.u16 d18, d22, d0[0] @ 2*P5-5*P6+5*P7-2*P8 1198cabdff1aSopenharmony_ci vsub.i16 d1, d6, d24 @ P4-P5 1199cabdff1aSopenharmony_ci vmls.i16 d20, d6, d0[0] @ 2*P1-5*P2+5*P3-2*P4 1200cabdff1aSopenharmony_ci vmla.i16 d4, d24, d0[1] @ 2*P3-5*P4+5*P5 1201cabdff1aSopenharmony_ci vmls.i16 d4, d2, d0[0] @ 2*P3-5*P4+5*P5-2*P6 1202cabdff1aSopenharmony_ci vabs.s16 d2, d1 1203cabdff1aSopenharmony_ci vrshr.s16 d3, d18, #3 1204cabdff1aSopenharmony_ci vrshr.s16 d5, d20, #3 1205cabdff1aSopenharmony_ci vshr.s16 d2, d2, #1 @ clip 1206cabdff1aSopenharmony_ci vrshr.s16 d4, d4, #3 1207cabdff1aSopenharmony_ci vabs.s16 d3, d3 @ a2 1208cabdff1aSopenharmony_ci vshr.s16 d1, d1, #8 @ clip_sign 1209cabdff1aSopenharmony_ci vabs.s16 d5, d5 @ a1 1210cabdff1aSopenharmony_ci vceq.i16 d7, d2, #0 @ test clip == 0 1211cabdff1aSopenharmony_ci vabs.s16 d16, d4 @ a0 1212cabdff1aSopenharmony_ci vshr.s16 d4, d4, #8 @ a0_sign 1213cabdff1aSopenharmony_ci vcge.s16 d18, d5, d3 @ test a1 >= a2 1214cabdff1aSopenharmony_ci vcge.s16 d17, d16, d17 @ test a0 >= pq 1215cabdff1aSopenharmony_ci vbsl d18, d3, d5 @ a3 1216cabdff1aSopenharmony_ci vsub.i16 d1, d1, d4 @ clip_sign - a0_sign 1217cabdff1aSopenharmony_ci vorr d3, d7, d17 @ test clip == 0 || a0 >= pq 1218cabdff1aSopenharmony_ci vqsub.u16 d4, d16, d18 @ a0 >= a3 ? a0-a3 : 0 (a0 > a3 in all cases where filtering is enabled, so makes more sense to subtract this way round than the opposite and then taking the abs) 1219cabdff1aSopenharmony_ci vcge.s16 d5, d18, d16 @ test a3 >= a0 1220cabdff1aSopenharmony_ci vmul.i16 d0, d4, d0[1] @ a0 >= a3 ? 5*(a0-a3) : 0 1221cabdff1aSopenharmony_ci vorr d4, d3, d5 @ test clip == 0 || a0 >= pq || a3 >= a0 1222cabdff1aSopenharmony_ci vmov.32 r0, d4[1] @ move to gp reg 1223cabdff1aSopenharmony_ci vshr.u16 d0, d0, #3 @ a0 >= a3 ? (5*(a0-a3))>>3 : 0 1224cabdff1aSopenharmony_ci vcge.s16 d4, d0, d2 1225cabdff1aSopenharmony_ci tst r0, #1 1226cabdff1aSopenharmony_ci bne 1f @ none of the 4 pixel pairs should be updated if this one is not filtered 1227cabdff1aSopenharmony_ci vbsl d4, d2, d0 @ FFMIN(d, clip) 1228cabdff1aSopenharmony_ci vbic d0, d4, d3 @ set each d to zero if it should not be filtered because clip == 0 || a0 >= pq (a3 > a0 case already zeroed by saturating sub) 1229cabdff1aSopenharmony_ci vmls.i16 d6, d0, d1 @ invert d depending on clip_sign & a0_sign, or zero it if they match, and accumulate into P4 1230cabdff1aSopenharmony_ci vmla.i16 d24, d0, d1 @ invert d depending on clip_sign & a0_sign, or zero it if they match, and accumulate into P5 1231cabdff1aSopenharmony_ci vqmovun.s16 d0, q3 1232cabdff1aSopenharmony_ci vqmovun.s16 d1, q12 1233cabdff1aSopenharmony_ci vst1.32 {d0[0]}, [r3], r1 1234cabdff1aSopenharmony_ci vst1.32 {d1[0]}, [r3] 1235cabdff1aSopenharmony_ci1: bx lr 1236cabdff1aSopenharmony_ciendfunc 1237cabdff1aSopenharmony_ci 1238cabdff1aSopenharmony_ci@ VC-1 in-loop deblocking filter for 4 pixel pairs at boundary of horizontally-neighbouring blocks 1239cabdff1aSopenharmony_ci@ On entry: 1240cabdff1aSopenharmony_ci@ r0 -> top-left pel of right block 1241cabdff1aSopenharmony_ci@ r1 = row stride, bytes 1242cabdff1aSopenharmony_ci@ r2 = PQUANT bitstream parameter 1243cabdff1aSopenharmony_cifunction ff_vc1_h_loop_filter4_neon, export=1 1244cabdff1aSopenharmony_ci sub r3, r0, #4 @ where to start reading 1245cabdff1aSopenharmony_ci vldr d0, .Lcoeffs 1246cabdff1aSopenharmony_ci vld1.32 {d2}, [r3], r1 1247cabdff1aSopenharmony_ci sub r0, r0, #1 @ where to start writing 1248cabdff1aSopenharmony_ci vld1.32 {d4}, [r3], r1 1249cabdff1aSopenharmony_ci vld1.32 {d3}, [r3], r1 1250cabdff1aSopenharmony_ci vld1.32 {d5}, [r3] 1251cabdff1aSopenharmony_ci vdup.16 d1, r2 @ pq 1252cabdff1aSopenharmony_ci vtrn.8 q1, q2 1253cabdff1aSopenharmony_ci vtrn.16 d2, d3 @ P1, P5, P3, P7 1254cabdff1aSopenharmony_ci vtrn.16 d4, d5 @ P2, P6, P4, P8 1255cabdff1aSopenharmony_ci vshll.u8 q3, d2, #1 @ 2*P1, 2*P5 1256cabdff1aSopenharmony_ci vmovl.u8 q8, d4 @ P2, P6 1257cabdff1aSopenharmony_ci vmovl.u8 q9, d3 @ P3, P7 1258cabdff1aSopenharmony_ci vmovl.u8 q2, d5 @ P4, P8 1259cabdff1aSopenharmony_ci vmls.i16 q3, q8, d0[1] @ 2*P1-5*P2, 2*P5-5*P6 1260cabdff1aSopenharmony_ci vshll.u8 q10, d3, #1 @ 2*P3, 2*P7 1261cabdff1aSopenharmony_ci vmovl.u8 q1, d2 @ P1, P5 1262cabdff1aSopenharmony_ci vmla.i16 q3, q9, d0[1] @ 2*P1-5*P2+5*P3, 2*P5-5*P6+5*P7 1263cabdff1aSopenharmony_ci vmls.i16 q3, q2, d0[0] @ 2*P1-5*P2+5*P3-2*P4, 2*P5-5*P6+5*P7-2*P8 1264cabdff1aSopenharmony_ci vmov d2, d3 @ needs to be in an even-numbered vector for when we come to narrow it later 1265cabdff1aSopenharmony_ci vmls.i16 d20, d4, d0[1] @ 2*P3-5*P4 1266cabdff1aSopenharmony_ci vmla.i16 d20, d3, d0[1] @ 2*P3-5*P4+5*P5 1267cabdff1aSopenharmony_ci vsub.i16 d3, d4, d2 @ P4-P5 1268cabdff1aSopenharmony_ci vmls.i16 d20, d17, d0[0] @ 2*P3-5*P4+5*P5-2*P6 1269cabdff1aSopenharmony_ci vrshr.s16 q3, q3, #3 1270cabdff1aSopenharmony_ci vabs.s16 d5, d3 1271cabdff1aSopenharmony_ci vshr.s16 d3, d3, #8 @ clip_sign 1272cabdff1aSopenharmony_ci vrshr.s16 d16, d20, #3 1273cabdff1aSopenharmony_ci vabs.s16 q3, q3 @ a1, a2 1274cabdff1aSopenharmony_ci vshr.s16 d5, d5, #1 @ clip 1275cabdff1aSopenharmony_ci vabs.s16 d17, d16 @ a0 1276cabdff1aSopenharmony_ci vceq.i16 d18, d5, #0 @ test clip == 0 1277cabdff1aSopenharmony_ci vshr.s16 d16, d16, #8 @ a0_sign 1278cabdff1aSopenharmony_ci vcge.s16 d19, d6, d7 @ test a1 >= a2 1279cabdff1aSopenharmony_ci vcge.s16 d1, d17, d1 @ test a0 >= pq 1280cabdff1aSopenharmony_ci vsub.i16 d16, d3, d16 @ clip_sign - a0_sign 1281cabdff1aSopenharmony_ci vbsl d19, d7, d6 @ a3 1282cabdff1aSopenharmony_ci vorr d1, d18, d1 @ test clip == 0 || a0 >= pq 1283cabdff1aSopenharmony_ci vqsub.u16 d3, d17, d19 @ a0 >= a3 ? a0-a3 : 0 (a0 > a3 in all cases where filtering is enabled, so makes more sense to subtract this way round than the opposite and then taking the abs) 1284cabdff1aSopenharmony_ci vcge.s16 d6, d19, d17 @ test a3 >= a0 @ 1285cabdff1aSopenharmony_ci vmul.i16 d0, d3, d0[1] @ a0 >= a3 ? 5*(a0-a3) : 0 1286cabdff1aSopenharmony_ci vorr d3, d1, d6 @ test clip == 0 || a0 >= pq || a3 >= a0 1287cabdff1aSopenharmony_ci vmov.32 r2, d3[1] @ move to gp reg 1288cabdff1aSopenharmony_ci vshr.u16 d0, d0, #3 @ a0 >= a3 ? (5*(a0-a3))>>3 : 0 1289cabdff1aSopenharmony_ci vcge.s16 d3, d0, d5 1290cabdff1aSopenharmony_ci tst r2, #1 1291cabdff1aSopenharmony_ci bne 1f @ none of the 4 pixel pairs should be updated if this one is not filtered 1292cabdff1aSopenharmony_ci vbsl d3, d5, d0 @ FFMIN(d, clip) 1293cabdff1aSopenharmony_ci vbic d0, d3, d1 @ set each d to zero if it should not be filtered because clip == 0 || a0 >= pq (a3 > a0 case already zeroed by saturating sub) 1294cabdff1aSopenharmony_ci vmla.i16 d2, d0, d16 @ invert d depending on clip_sign & a0_sign, or zero it if they match, and accumulate into P5 1295cabdff1aSopenharmony_ci vmls.i16 d4, d0, d16 @ invert d depending on clip_sign & a0_sign, or zero it if they match, and accumulate into P4 1296cabdff1aSopenharmony_ci vqmovun.s16 d1, q1 1297cabdff1aSopenharmony_ci vqmovun.s16 d0, q2 1298cabdff1aSopenharmony_ci vst2.8 {d0[0], d1[0]}, [r0], r1 1299cabdff1aSopenharmony_ci vst2.8 {d0[1], d1[1]}, [r0], r1 1300cabdff1aSopenharmony_ci vst2.8 {d0[2], d1[2]}, [r0], r1 1301cabdff1aSopenharmony_ci vst2.8 {d0[3], d1[3]}, [r0] 1302cabdff1aSopenharmony_ci1: bx lr 1303cabdff1aSopenharmony_ciendfunc 1304cabdff1aSopenharmony_ci 1305cabdff1aSopenharmony_ci@ VC-1 in-loop deblocking filter for 8 pixel pairs at boundary of vertically-neighbouring blocks 1306cabdff1aSopenharmony_ci@ On entry: 1307cabdff1aSopenharmony_ci@ r0 -> top-left pel of lower block 1308cabdff1aSopenharmony_ci@ r1 = row stride, bytes 1309cabdff1aSopenharmony_ci@ r2 = PQUANT bitstream parameter 1310cabdff1aSopenharmony_cifunction ff_vc1_v_loop_filter8_neon, export=1 1311cabdff1aSopenharmony_ci sub r3, r0, r1, lsl #2 1312cabdff1aSopenharmony_ci vldr d0, .Lcoeffs 1313cabdff1aSopenharmony_ci vld1.32 {d1}, [r0 :64], r1 @ P5 1314cabdff1aSopenharmony_ci vld1.32 {d2}, [r3 :64], r1 @ P1 1315cabdff1aSopenharmony_ci vld1.32 {d3}, [r3 :64], r1 @ P2 1316cabdff1aSopenharmony_ci vld1.32 {d4}, [r0 :64], r1 @ P6 1317cabdff1aSopenharmony_ci vld1.32 {d5}, [r3 :64], r1 @ P3 1318cabdff1aSopenharmony_ci vld1.32 {d6}, [r0 :64], r1 @ P7 1319cabdff1aSopenharmony_ci vshll.u8 q8, d1, #1 @ 2*P5 1320cabdff1aSopenharmony_ci vshll.u8 q9, d2, #1 @ 2*P1 1321cabdff1aSopenharmony_ci vld1.32 {d7}, [r3 :64] @ P4 1322cabdff1aSopenharmony_ci vmovl.u8 q1, d3 @ P2 1323cabdff1aSopenharmony_ci vld1.32 {d20}, [r0 :64] @ P8 1324cabdff1aSopenharmony_ci vmovl.u8 q11, d4 @ P6 1325cabdff1aSopenharmony_ci vdup.16 q12, r2 @ pq 1326cabdff1aSopenharmony_ci vmovl.u8 q13, d5 @ P3 1327cabdff1aSopenharmony_ci vmls.i16 q9, q1, d0[1] @ 2*P1-5*P2 1328cabdff1aSopenharmony_ci vmovl.u8 q1, d6 @ P7 1329cabdff1aSopenharmony_ci vshll.u8 q2, d5, #1 @ 2*P3 1330cabdff1aSopenharmony_ci vmls.i16 q8, q11, d0[1] @ 2*P5-5*P6 1331cabdff1aSopenharmony_ci vmovl.u8 q3, d7 @ P4 1332cabdff1aSopenharmony_ci vmovl.u8 q10, d20 @ P8 1333cabdff1aSopenharmony_ci vmla.i16 q8, q1, d0[1] @ 2*P5-5*P6+5*P7 1334cabdff1aSopenharmony_ci vmovl.u8 q1, d1 @ P5 1335cabdff1aSopenharmony_ci vmla.i16 q9, q13, d0[1] @ 2*P1-5*P2+5*P3 1336cabdff1aSopenharmony_ci vsub.i16 q13, q3, q1 @ P4-P5 1337cabdff1aSopenharmony_ci vmls.i16 q2, q3, d0[1] @ 2*P3-5*P4 1338cabdff1aSopenharmony_ci vmls.i16 q8, q10, d0[0] @ 2*P5-5*P6+5*P7-2*P8 1339cabdff1aSopenharmony_ci vabs.s16 q10, q13 1340cabdff1aSopenharmony_ci vshr.s16 q13, q13, #8 @ clip_sign 1341cabdff1aSopenharmony_ci vmls.i16 q9, q3, d0[0] @ 2*P1-5*P2+5*P3-2*P4 1342cabdff1aSopenharmony_ci vshr.s16 q10, q10, #1 @ clip 1343cabdff1aSopenharmony_ci vmla.i16 q2, q1, d0[1] @ 2*P3-5*P4+5*P5 1344cabdff1aSopenharmony_ci vrshr.s16 q8, q8, #3 1345cabdff1aSopenharmony_ci vmls.i16 q2, q11, d0[0] @ 2*P3-5*P4+5*P5-2*P6 1346cabdff1aSopenharmony_ci vceq.i16 q11, q10, #0 @ test clip == 0 1347cabdff1aSopenharmony_ci vrshr.s16 q9, q9, #3 1348cabdff1aSopenharmony_ci vabs.s16 q8, q8 @ a2 1349cabdff1aSopenharmony_ci vabs.s16 q9, q9 @ a1 1350cabdff1aSopenharmony_ci vrshr.s16 q2, q2, #3 1351cabdff1aSopenharmony_ci vcge.s16 q14, q9, q8 @ test a1 >= a2 1352cabdff1aSopenharmony_ci vabs.s16 q15, q2 @ a0 1353cabdff1aSopenharmony_ci vshr.s16 q2, q2, #8 @ a0_sign 1354cabdff1aSopenharmony_ci vbsl q14, q8, q9 @ a3 1355cabdff1aSopenharmony_ci vcge.s16 q8, q15, q12 @ test a0 >= pq 1356cabdff1aSopenharmony_ci vsub.i16 q2, q13, q2 @ clip_sign - a0_sign 1357cabdff1aSopenharmony_ci vqsub.u16 q9, q15, q14 @ a0 >= a3 ? a0-a3 : 0 (a0 > a3 in all cases where filtering is enabled, so makes more sense to subtract this way round than the opposite and then taking the abs) 1358cabdff1aSopenharmony_ci vcge.s16 q12, q14, q15 @ test a3 >= a0 1359cabdff1aSopenharmony_ci vorr q8, q11, q8 @ test clip == 0 || a0 >= pq 1360cabdff1aSopenharmony_ci vmul.i16 q0, q9, d0[1] @ a0 >= a3 ? 5*(a0-a3) : 0 1361cabdff1aSopenharmony_ci vorr q9, q8, q12 @ test clip == 0 || a0 >= pq || a3 >= a0 1362cabdff1aSopenharmony_ci vshl.i64 q11, q9, #16 1363cabdff1aSopenharmony_ci vmov.32 r0, d18[1] @ move to gp reg 1364cabdff1aSopenharmony_ci vshr.u16 q0, q0, #3 @ a0 >= a3 ? (5*(a0-a3))>>3 : 0 1365cabdff1aSopenharmony_ci vmov.32 r2, d19[1] 1366cabdff1aSopenharmony_ci vshr.s64 q9, q11, #48 1367cabdff1aSopenharmony_ci vcge.s16 q11, q0, q10 1368cabdff1aSopenharmony_ci vorr q8, q8, q9 1369cabdff1aSopenharmony_ci and r0, r0, r2 1370cabdff1aSopenharmony_ci vbsl q11, q10, q0 @ FFMIN(d, clip) 1371cabdff1aSopenharmony_ci tst r0, #1 1372cabdff1aSopenharmony_ci bne 1f @ none of the 8 pixel pairs should be updated in this case 1373cabdff1aSopenharmony_ci vbic q0, q11, q8 @ set each d to zero if it should not be filtered 1374cabdff1aSopenharmony_ci vmls.i16 q3, q0, q2 @ invert d depending on clip_sign & a0_sign, or zero it if they match, and accumulate into P4 1375cabdff1aSopenharmony_ci vmla.i16 q1, q0, q2 @ invert d depending on clip_sign & a0_sign, or zero it if they match, and accumulate into P5 1376cabdff1aSopenharmony_ci vqmovun.s16 d0, q3 1377cabdff1aSopenharmony_ci vqmovun.s16 d1, q1 1378cabdff1aSopenharmony_ci vst1.32 {d0}, [r3 :64], r1 1379cabdff1aSopenharmony_ci vst1.32 {d1}, [r3 :64] 1380cabdff1aSopenharmony_ci1: bx lr 1381cabdff1aSopenharmony_ciendfunc 1382cabdff1aSopenharmony_ci 1383cabdff1aSopenharmony_ci.align 5 1384cabdff1aSopenharmony_ci.Lcoeffs: 1385cabdff1aSopenharmony_ci.quad 0x00050002 1386cabdff1aSopenharmony_ci 1387cabdff1aSopenharmony_ci@ VC-1 in-loop deblocking filter for 8 pixel pairs at boundary of horizontally-neighbouring blocks 1388cabdff1aSopenharmony_ci@ On entry: 1389cabdff1aSopenharmony_ci@ r0 -> top-left pel of right block 1390cabdff1aSopenharmony_ci@ r1 = row stride, bytes 1391cabdff1aSopenharmony_ci@ r2 = PQUANT bitstream parameter 1392cabdff1aSopenharmony_cifunction ff_vc1_h_loop_filter8_neon, export=1 1393cabdff1aSopenharmony_ci push {lr} 1394cabdff1aSopenharmony_ci sub r3, r0, #4 @ where to start reading 1395cabdff1aSopenharmony_ci vldr d0, .Lcoeffs 1396cabdff1aSopenharmony_ci vld1.32 {d2}, [r3], r1 @ P1[0], P2[0]... 1397cabdff1aSopenharmony_ci sub r0, r0, #1 @ where to start writing 1398cabdff1aSopenharmony_ci vld1.32 {d4}, [r3], r1 1399cabdff1aSopenharmony_ci add r12, r0, r1, lsl #2 1400cabdff1aSopenharmony_ci vld1.32 {d3}, [r3], r1 1401cabdff1aSopenharmony_ci vld1.32 {d5}, [r3], r1 1402cabdff1aSopenharmony_ci vld1.32 {d6}, [r3], r1 1403cabdff1aSopenharmony_ci vld1.32 {d16}, [r3], r1 1404cabdff1aSopenharmony_ci vld1.32 {d7}, [r3], r1 1405cabdff1aSopenharmony_ci vld1.32 {d17}, [r3] 1406cabdff1aSopenharmony_ci vtrn.8 q1, q2 @ P1[0], P1[1], P3[0]... P1[2], P1[3], P3[2]... P2[0], P2[1], P4[0]... P2[2], P2[3], P4[2]... 1407cabdff1aSopenharmony_ci vdup.16 q9, r2 @ pq 1408cabdff1aSopenharmony_ci vtrn.16 d2, d3 @ P1[0], P1[1], P1[2], P1[3], P5[0]... P3[0], P3[1], P3[2], P3[3], P7[0]... 1409cabdff1aSopenharmony_ci vtrn.16 d4, d5 @ P2[0], P2[1], P2[2], P2[3], P6[0]... P4[0], P4[1], P4[2], P4[3], P8[0]... 1410cabdff1aSopenharmony_ci vtrn.8 q3, q8 @ P1[4], P1[5], P3[4]... P1[6], P1[7], P3[6]... P2[4], P2[5], P4[4]... P2[6], P2[7], P4[6]... 1411cabdff1aSopenharmony_ci vtrn.16 d6, d7 @ P1[4], P1[5], P1[6], P1[7], P5[4]... P3[4], P3[5], P3[5], P3[7], P7[4]... 1412cabdff1aSopenharmony_ci vtrn.16 d16, d17 @ P2[4], P2[5], P2[6], P2[7], P6[4]... P4[4], P4[5], P4[6], P4[7], P8[4]... 1413cabdff1aSopenharmony_ci vtrn.32 d2, d6 @ P1, P5 1414cabdff1aSopenharmony_ci vtrn.32 d4, d16 @ P2, P6 1415cabdff1aSopenharmony_ci vtrn.32 d3, d7 @ P3, P7 1416cabdff1aSopenharmony_ci vtrn.32 d5, d17 @ P4, P8 1417cabdff1aSopenharmony_ci vshll.u8 q10, d2, #1 @ 2*P1 1418cabdff1aSopenharmony_ci vshll.u8 q11, d6, #1 @ 2*P5 1419cabdff1aSopenharmony_ci vmovl.u8 q12, d4 @ P2 1420cabdff1aSopenharmony_ci vmovl.u8 q13, d16 @ P6 1421cabdff1aSopenharmony_ci vmovl.u8 q14, d3 @ P3 1422cabdff1aSopenharmony_ci vmls.i16 q10, q12, d0[1] @ 2*P1-5*P2 1423cabdff1aSopenharmony_ci vmovl.u8 q12, d7 @ P7 1424cabdff1aSopenharmony_ci vshll.u8 q1, d3, #1 @ 2*P3 1425cabdff1aSopenharmony_ci vmls.i16 q11, q13, d0[1] @ 2*P5-5*P6 1426cabdff1aSopenharmony_ci vmovl.u8 q2, d5 @ P4 1427cabdff1aSopenharmony_ci vmovl.u8 q8, d17 @ P8 1428cabdff1aSopenharmony_ci vmla.i16 q11, q12, d0[1] @ 2*P5-5*P6+5*P7 1429cabdff1aSopenharmony_ci vmovl.u8 q3, d6 @ P5 1430cabdff1aSopenharmony_ci vmla.i16 q10, q14, d0[1] @ 2*P1-5*P2+5*P3 1431cabdff1aSopenharmony_ci vsub.i16 q12, q2, q3 @ P4-P5 1432cabdff1aSopenharmony_ci vmls.i16 q1, q2, d0[1] @ 2*P3-5*P4 1433cabdff1aSopenharmony_ci vmls.i16 q11, q8, d0[0] @ 2*P5-5*P6+5*P7-2*P8 1434cabdff1aSopenharmony_ci vabs.s16 q8, q12 1435cabdff1aSopenharmony_ci vshr.s16 q12, q12, #8 @ clip_sign 1436cabdff1aSopenharmony_ci vmls.i16 q10, q2, d0[0] @ 2*P1-5*P2+5*P3-2*P4 1437cabdff1aSopenharmony_ci vshr.s16 q8, q8, #1 @ clip 1438cabdff1aSopenharmony_ci vmla.i16 q1, q3, d0[1] @ 2*P3-5*P4+5*P5 1439cabdff1aSopenharmony_ci vrshr.s16 q11, q11, #3 1440cabdff1aSopenharmony_ci vmls.i16 q1, q13, d0[0] @ 2*P3-5*P4+5*P5-2*P6 1441cabdff1aSopenharmony_ci vceq.i16 q13, q8, #0 @ test clip == 0 1442cabdff1aSopenharmony_ci vrshr.s16 q10, q10, #3 1443cabdff1aSopenharmony_ci vabs.s16 q11, q11 @ a2 1444cabdff1aSopenharmony_ci vabs.s16 q10, q10 @ a1 1445cabdff1aSopenharmony_ci vrshr.s16 q1, q1, #3 1446cabdff1aSopenharmony_ci vcge.s16 q14, q10, q11 @ test a1 >= a2 1447cabdff1aSopenharmony_ci vabs.s16 q15, q1 @ a0 1448cabdff1aSopenharmony_ci vshr.s16 q1, q1, #8 @ a0_sign 1449cabdff1aSopenharmony_ci vbsl q14, q11, q10 @ a3 1450cabdff1aSopenharmony_ci vcge.s16 q9, q15, q9 @ test a0 >= pq 1451cabdff1aSopenharmony_ci vsub.i16 q1, q12, q1 @ clip_sign - a0_sign 1452cabdff1aSopenharmony_ci vqsub.u16 q10, q15, q14 @ a0 >= a3 ? a0-a3 : 0 (a0 > a3 in all cases where filtering is enabled, so makes more sense to subtract this way round than the opposite and then taking the abs) 1453cabdff1aSopenharmony_ci vcge.s16 q11, q14, q15 @ test a3 >= a0 1454cabdff1aSopenharmony_ci vorr q9, q13, q9 @ test clip == 0 || a0 >= pq 1455cabdff1aSopenharmony_ci vmul.i16 q0, q10, d0[1] @ a0 >= a3 ? 5*(a0-a3) : 0 1456cabdff1aSopenharmony_ci vorr q10, q9, q11 @ test clip == 0 || a0 >= pq || a3 >= a0 1457cabdff1aSopenharmony_ci vmov.32 r2, d20[1] @ move to gp reg 1458cabdff1aSopenharmony_ci vshr.u16 q0, q0, #3 @ a0 >= a3 ? (5*(a0-a3))>>3 : 0 1459cabdff1aSopenharmony_ci vmov.32 r3, d21[1] 1460cabdff1aSopenharmony_ci vcge.s16 q10, q0, q8 1461cabdff1aSopenharmony_ci and r14, r2, r3 1462cabdff1aSopenharmony_ci vbsl q10, q8, q0 @ FFMIN(d, clip) 1463cabdff1aSopenharmony_ci tst r14, #1 1464cabdff1aSopenharmony_ci bne 2f @ none of the 8 pixel pairs should be updated in this case 1465cabdff1aSopenharmony_ci vbic q0, q10, q9 @ set each d to zero if it should not be filtered because clip == 0 || a0 >= pq (a3 > a0 case already zeroed by saturating sub) 1466cabdff1aSopenharmony_ci vmla.i16 q3, q0, q1 @ invert d depending on clip_sign & a0_sign, or zero it if they match, and accumulate into P5 1467cabdff1aSopenharmony_ci vmls.i16 q2, q0, q1 @ invert d depending on clip_sign & a0_sign, or zero it if they match, and accumulate into P4 1468cabdff1aSopenharmony_ci vqmovun.s16 d1, q3 1469cabdff1aSopenharmony_ci vqmovun.s16 d0, q2 1470cabdff1aSopenharmony_ci tst r2, #1 1471cabdff1aSopenharmony_ci bne 1f @ none of the first 4 pixel pairs should be updated if so 1472cabdff1aSopenharmony_ci vst2.8 {d0[0], d1[0]}, [r0], r1 1473cabdff1aSopenharmony_ci vst2.8 {d0[1], d1[1]}, [r0], r1 1474cabdff1aSopenharmony_ci vst2.8 {d0[2], d1[2]}, [r0], r1 1475cabdff1aSopenharmony_ci vst2.8 {d0[3], d1[3]}, [r0] 1476cabdff1aSopenharmony_ci1: tst r3, #1 1477cabdff1aSopenharmony_ci bne 2f @ none of the second 4 pixel pairs should be updated if so 1478cabdff1aSopenharmony_ci vst2.8 {d0[4], d1[4]}, [r12], r1 1479cabdff1aSopenharmony_ci vst2.8 {d0[5], d1[5]}, [r12], r1 1480cabdff1aSopenharmony_ci vst2.8 {d0[6], d1[6]}, [r12], r1 1481cabdff1aSopenharmony_ci vst2.8 {d0[7], d1[7]}, [r12] 1482cabdff1aSopenharmony_ci2: pop {pc} 1483cabdff1aSopenharmony_ciendfunc 1484cabdff1aSopenharmony_ci 1485cabdff1aSopenharmony_ci@ VC-1 in-loop deblocking filter for 16 pixel pairs at boundary of vertically-neighbouring blocks 1486cabdff1aSopenharmony_ci@ On entry: 1487cabdff1aSopenharmony_ci@ r0 -> top-left pel of lower block 1488cabdff1aSopenharmony_ci@ r1 = row stride, bytes 1489cabdff1aSopenharmony_ci@ r2 = PQUANT bitstream parameter 1490cabdff1aSopenharmony_cifunction ff_vc1_v_loop_filter16_neon, export=1 1491cabdff1aSopenharmony_ci vpush {d8-d15} 1492cabdff1aSopenharmony_ci sub r3, r0, r1, lsl #2 1493cabdff1aSopenharmony_ci vldr d0, .Lcoeffs 1494cabdff1aSopenharmony_ci vld1.64 {q1}, [r0 :128], r1 @ P5 1495cabdff1aSopenharmony_ci vld1.64 {q2}, [r3 :128], r1 @ P1 1496cabdff1aSopenharmony_ci vld1.64 {q3}, [r3 :128], r1 @ P2 1497cabdff1aSopenharmony_ci vld1.64 {q4}, [r0 :128], r1 @ P6 1498cabdff1aSopenharmony_ci vld1.64 {q5}, [r3 :128], r1 @ P3 1499cabdff1aSopenharmony_ci vld1.64 {q6}, [r0 :128], r1 @ P7 1500cabdff1aSopenharmony_ci vshll.u8 q7, d2, #1 @ 2*P5[0..7] 1501cabdff1aSopenharmony_ci vshll.u8 q8, d4, #1 @ 2*P1[0..7] 1502cabdff1aSopenharmony_ci vld1.64 {q9}, [r3 :128] @ P4 1503cabdff1aSopenharmony_ci vmovl.u8 q10, d6 @ P2[0..7] 1504cabdff1aSopenharmony_ci vld1.64 {q11}, [r0 :128] @ P8 1505cabdff1aSopenharmony_ci vmovl.u8 q12, d8 @ P6[0..7] 1506cabdff1aSopenharmony_ci vdup.16 q13, r2 @ pq 1507cabdff1aSopenharmony_ci vshll.u8 q2, d5, #1 @ 2*P1[8..15] 1508cabdff1aSopenharmony_ci vmls.i16 q8, q10, d0[1] @ 2*P1[0..7]-5*P2[0..7] 1509cabdff1aSopenharmony_ci vshll.u8 q10, d3, #1 @ 2*P5[8..15] 1510cabdff1aSopenharmony_ci vmovl.u8 q3, d7 @ P2[8..15] 1511cabdff1aSopenharmony_ci vmls.i16 q7, q12, d0[1] @ 2*P5[0..7]-5*P6[0..7] 1512cabdff1aSopenharmony_ci vmovl.u8 q4, d9 @ P6[8..15] 1513cabdff1aSopenharmony_ci vmovl.u8 q14, d10 @ P3[0..7] 1514cabdff1aSopenharmony_ci vmovl.u8 q15, d12 @ P7[0..7] 1515cabdff1aSopenharmony_ci vmls.i16 q2, q3, d0[1] @ 2*P1[8..15]-5*P2[8..15] 1516cabdff1aSopenharmony_ci vshll.u8 q3, d10, #1 @ 2*P3[0..7] 1517cabdff1aSopenharmony_ci vmls.i16 q10, q4, d0[1] @ 2*P5[8..15]-5*P6[8..15] 1518cabdff1aSopenharmony_ci vmovl.u8 q6, d13 @ P7[8..15] 1519cabdff1aSopenharmony_ci vmla.i16 q8, q14, d0[1] @ 2*P1[0..7]-5*P2[0..7]+5*P3[0..7] 1520cabdff1aSopenharmony_ci vmovl.u8 q14, d18 @ P4[0..7] 1521cabdff1aSopenharmony_ci vmovl.u8 q9, d19 @ P4[8..15] 1522cabdff1aSopenharmony_ci vmla.i16 q7, q15, d0[1] @ 2*P5[0..7]-5*P6[0..7]+5*P7[0..7] 1523cabdff1aSopenharmony_ci vmovl.u8 q15, d11 @ P3[8..15] 1524cabdff1aSopenharmony_ci vshll.u8 q5, d11, #1 @ 2*P3[8..15] 1525cabdff1aSopenharmony_ci vmls.i16 q3, q14, d0[1] @ 2*P3[0..7]-5*P4[0..7] 1526cabdff1aSopenharmony_ci vmla.i16 q2, q15, d0[1] @ 2*P1[8..15]-5*P2[8..15]+5*P3[8..15] 1527cabdff1aSopenharmony_ci vmovl.u8 q15, d22 @ P8[0..7] 1528cabdff1aSopenharmony_ci vmovl.u8 q11, d23 @ P8[8..15] 1529cabdff1aSopenharmony_ci vmla.i16 q10, q6, d0[1] @ 2*P5[8..15]-5*P6[8..15]+5*P7[8..15] 1530cabdff1aSopenharmony_ci vmovl.u8 q6, d2 @ P5[0..7] 1531cabdff1aSopenharmony_ci vmovl.u8 q1, d3 @ P5[8..15] 1532cabdff1aSopenharmony_ci vmls.i16 q5, q9, d0[1] @ 2*P3[8..15]-5*P4[8..15] 1533cabdff1aSopenharmony_ci vmls.i16 q8, q14, d0[0] @ 2*P1[0..7]-5*P2[0..7]+5*P3[0..7]-2*P4[0..7] 1534cabdff1aSopenharmony_ci vmls.i16 q7, q15, d0[0] @ 2*P5[0..7]-5*P6[0..7]+5*P7[0..7]-2*P8[0..7] 1535cabdff1aSopenharmony_ci vsub.i16 q15, q14, q6 @ P4[0..7]-P5[0..7] 1536cabdff1aSopenharmony_ci vmla.i16 q3, q6, d0[1] @ 2*P3[0..7]-5*P4[0..7]+5*P5[0..7] 1537cabdff1aSopenharmony_ci vrshr.s16 q8, q8, #3 1538cabdff1aSopenharmony_ci vmls.i16 q2, q9, d0[0] @ 2*P1[8..15]-5*P2[8..15]+5*P3[8..15]-2*P4[8..15] 1539cabdff1aSopenharmony_ci vrshr.s16 q7, q7, #3 1540cabdff1aSopenharmony_ci vmls.i16 q10, q11, d0[0] @ 2*P5[8..15]-5*P6[8..15]+5*P7[8..15]-2*P8[8..15] 1541cabdff1aSopenharmony_ci vabs.s16 q11, q15 1542cabdff1aSopenharmony_ci vabs.s16 q8, q8 @ a1[0..7] 1543cabdff1aSopenharmony_ci vmla.i16 q5, q1, d0[1] @ 2*P3[8..15]-5*P4[8..15]+5*P5[8..15] 1544cabdff1aSopenharmony_ci vshr.s16 q15, q15, #8 @ clip_sign[0..7] 1545cabdff1aSopenharmony_ci vrshr.s16 q2, q2, #3 1546cabdff1aSopenharmony_ci vmls.i16 q3, q12, d0[0] @ 2*P3[0..7]-5*P4[0..7]+5*P5[0..7]-2*P6[0..7] 1547cabdff1aSopenharmony_ci vabs.s16 q7, q7 @ a2[0..7] 1548cabdff1aSopenharmony_ci vrshr.s16 q10, q10, #3 1549cabdff1aSopenharmony_ci vsub.i16 q12, q9, q1 @ P4[8..15]-P5[8..15] 1550cabdff1aSopenharmony_ci vshr.s16 q11, q11, #1 @ clip[0..7] 1551cabdff1aSopenharmony_ci vmls.i16 q5, q4, d0[0] @ 2*P3[8..15]-5*P4[8..15]+5*P5[8..15]-2*P6[8..15] 1552cabdff1aSopenharmony_ci vcge.s16 q4, q8, q7 @ test a1[0..7] >= a2[0..7] 1553cabdff1aSopenharmony_ci vabs.s16 q2, q2 @ a1[8..15] 1554cabdff1aSopenharmony_ci vrshr.s16 q3, q3, #3 1555cabdff1aSopenharmony_ci vabs.s16 q10, q10 @ a2[8..15] 1556cabdff1aSopenharmony_ci vbsl q4, q7, q8 @ a3[0..7] 1557cabdff1aSopenharmony_ci vabs.s16 q7, q12 1558cabdff1aSopenharmony_ci vshr.s16 q8, q12, #8 @ clip_sign[8..15] 1559cabdff1aSopenharmony_ci vrshr.s16 q5, q5, #3 1560cabdff1aSopenharmony_ci vcge.s16 q12, q2, q10 @ test a1[8..15] >= a2[8.15] 1561cabdff1aSopenharmony_ci vshr.s16 q7, q7, #1 @ clip[8..15] 1562cabdff1aSopenharmony_ci vbsl q12, q10, q2 @ a3[8..15] 1563cabdff1aSopenharmony_ci vabs.s16 q2, q3 @ a0[0..7] 1564cabdff1aSopenharmony_ci vceq.i16 q10, q11, #0 @ test clip[0..7] == 0 1565cabdff1aSopenharmony_ci vshr.s16 q3, q3, #8 @ a0_sign[0..7] 1566cabdff1aSopenharmony_ci vsub.i16 q3, q15, q3 @ clip_sign[0..7] - a0_sign[0..7] 1567cabdff1aSopenharmony_ci vcge.s16 q15, q2, q13 @ test a0[0..7] >= pq 1568cabdff1aSopenharmony_ci vorr q10, q10, q15 @ test clip[0..7] == 0 || a0[0..7] >= pq 1569cabdff1aSopenharmony_ci vqsub.u16 q15, q2, q4 @ a0[0..7] >= a3[0..7] ? a0[0..7]-a3[0..7] : 0 (a0 > a3 in all cases where filtering is enabled, so makes more sense to subtract this way round than the opposite and then taking the abs) 1570cabdff1aSopenharmony_ci vcge.s16 q2, q4, q2 @ test a3[0..7] >= a0[0..7] 1571cabdff1aSopenharmony_ci vabs.s16 q4, q5 @ a0[8..15] 1572cabdff1aSopenharmony_ci vshr.s16 q5, q5, #8 @ a0_sign[8..15] 1573cabdff1aSopenharmony_ci vmul.i16 q15, q15, d0[1] @ a0[0..7] >= a3[0..7] ? 5*(a0[0..7]-a3[0..7]) : 0 1574cabdff1aSopenharmony_ci vcge.s16 q13, q4, q13 @ test a0[8..15] >= pq 1575cabdff1aSopenharmony_ci vorr q2, q10, q2 @ test clip[0..7] == 0 || a0[0..7] >= pq || a3[0..7] >= a0[0..7] 1576cabdff1aSopenharmony_ci vsub.i16 q5, q8, q5 @ clip_sign[8..15] - a0_sign[8..15] 1577cabdff1aSopenharmony_ci vceq.i16 q8, q7, #0 @ test clip[8..15] == 0 1578cabdff1aSopenharmony_ci vshr.u16 q15, q15, #3 @ a0[0..7] >= a3[0..7] ? (5*(a0[0..7]-a3[0..7]))>>3 : 0 1579cabdff1aSopenharmony_ci vmov.32 r0, d4[1] @ move to gp reg 1580cabdff1aSopenharmony_ci vorr q8, q8, q13 @ test clip[8..15] == 0 || a0[8..15] >= pq 1581cabdff1aSopenharmony_ci vqsub.u16 q13, q4, q12 @ a0[8..15] >= a3[8..15] ? a0[8..15]-a3[8..15] : 0 (a0 > a3 in all cases where filtering is enabled, so makes more sense to subtract this way round than the opposite and then taking the abs) 1582cabdff1aSopenharmony_ci vmov.32 r2, d5[1] 1583cabdff1aSopenharmony_ci vcge.s16 q4, q12, q4 @ test a3[8..15] >= a0[8..15] 1584cabdff1aSopenharmony_ci vshl.i64 q2, q2, #16 1585cabdff1aSopenharmony_ci vcge.s16 q12, q15, q11 1586cabdff1aSopenharmony_ci vmul.i16 q0, q13, d0[1] @ a0[8..15] >= a3[8..15] ? 5*(a0[8..15]-a3[8..15]) : 0 1587cabdff1aSopenharmony_ci vorr q4, q8, q4 @ test clip[8..15] == 0 || a0[8..15] >= pq || a3[8..15] >= a0[8..15] 1588cabdff1aSopenharmony_ci vshr.s64 q2, q2, #48 1589cabdff1aSopenharmony_ci and r0, r0, r2 1590cabdff1aSopenharmony_ci vbsl q12, q11, q15 @ FFMIN(d[0..7], clip[0..7]) 1591cabdff1aSopenharmony_ci vshl.i64 q11, q4, #16 1592cabdff1aSopenharmony_ci vmov.32 r2, d8[1] 1593cabdff1aSopenharmony_ci vshr.u16 q0, q0, #3 @ a0[8..15] >= a3[8..15] ? (5*(a0[8..15]-a3[8..15]))>>3 : 0 1594cabdff1aSopenharmony_ci vorr q2, q10, q2 1595cabdff1aSopenharmony_ci vmov.32 r12, d9[1] 1596cabdff1aSopenharmony_ci vshr.s64 q4, q11, #48 1597cabdff1aSopenharmony_ci vcge.s16 q10, q0, q7 1598cabdff1aSopenharmony_ci vbic q2, q12, q2 @ set each d[0..7] to zero if it should not be filtered because clip[0..7] == 0 || a0[0..7] >= pq (a3 > a0 case already zeroed by saturating sub) 1599cabdff1aSopenharmony_ci vorr q4, q8, q4 1600cabdff1aSopenharmony_ci and r2, r2, r12 1601cabdff1aSopenharmony_ci vbsl q10, q7, q0 @ FFMIN(d[8..15], clip[8..15]) 1602cabdff1aSopenharmony_ci vmls.i16 q14, q2, q3 @ invert d[0..7] depending on clip_sign[0..7] & a0_sign[0..7], or zero it if they match, and accumulate into P4[0..7] 1603cabdff1aSopenharmony_ci and r0, r0, r2 1604cabdff1aSopenharmony_ci vbic q0, q10, q4 @ set each d[8..15] to zero if it should not be filtered because clip[8..15] == 0 || a0[8..15] >= pq (a3 > a0 case already zeroed by saturating sub) 1605cabdff1aSopenharmony_ci tst r0, #1 1606cabdff1aSopenharmony_ci bne 1f @ none of the 16 pixel pairs should be updated in this case 1607cabdff1aSopenharmony_ci vmla.i16 q6, q2, q3 @ invert d[0..7] depending on clip_sign[0..7] & a0_sign[0..7], or zero it if they match, and accumulate into P5[0..7] 1608cabdff1aSopenharmony_ci vmls.i16 q9, q0, q5 @ invert d[8..15] depending on clip_sign[8..15] & a0_sign[8..15], or zero it if they match, and accumulate into P4[8..15] 1609cabdff1aSopenharmony_ci vqmovun.s16 d4, q14 1610cabdff1aSopenharmony_ci vmla.i16 q1, q0, q5 @ invert d[8..15] depending on clip_sign[8..15] & a0_sign[8..15], or zero it if they match, and accumulate into P5[8..15] 1611cabdff1aSopenharmony_ci vqmovun.s16 d0, q6 1612cabdff1aSopenharmony_ci vqmovun.s16 d5, q9 1613cabdff1aSopenharmony_ci vqmovun.s16 d1, q1 1614cabdff1aSopenharmony_ci vst1.64 {q2}, [r3 :128], r1 1615cabdff1aSopenharmony_ci vst1.64 {q0}, [r3 :128] 1616cabdff1aSopenharmony_ci1: vpop {d8-d15} 1617cabdff1aSopenharmony_ci bx lr 1618cabdff1aSopenharmony_ciendfunc 1619cabdff1aSopenharmony_ci 1620cabdff1aSopenharmony_ci@ VC-1 in-loop deblocking filter for 16 pixel pairs at boundary of horizontally-neighbouring blocks 1621cabdff1aSopenharmony_ci@ On entry: 1622cabdff1aSopenharmony_ci@ r0 -> top-left pel of right block 1623cabdff1aSopenharmony_ci@ r1 = row stride, bytes 1624cabdff1aSopenharmony_ci@ r2 = PQUANT bitstream parameter 1625cabdff1aSopenharmony_cifunction ff_vc1_h_loop_filter16_neon, export=1 1626cabdff1aSopenharmony_ci push {r4-r6,lr} 1627cabdff1aSopenharmony_ci vpush {d8-d15} 1628cabdff1aSopenharmony_ci sub r3, r0, #4 @ where to start reading 1629cabdff1aSopenharmony_ci vldr d0, .Lcoeffs 1630cabdff1aSopenharmony_ci vld1.32 {d2}, [r3], r1 @ P1[0], P2[0]... 1631cabdff1aSopenharmony_ci sub r0, r0, #1 @ where to start writing 1632cabdff1aSopenharmony_ci vld1.32 {d3}, [r3], r1 1633cabdff1aSopenharmony_ci add r4, r0, r1, lsl #2 1634cabdff1aSopenharmony_ci vld1.32 {d10}, [r3], r1 1635cabdff1aSopenharmony_ci vld1.32 {d11}, [r3], r1 1636cabdff1aSopenharmony_ci vld1.32 {d16}, [r3], r1 1637cabdff1aSopenharmony_ci vld1.32 {d4}, [r3], r1 1638cabdff1aSopenharmony_ci vld1.32 {d8}, [r3], r1 1639cabdff1aSopenharmony_ci vtrn.8 d2, d3 @ P1[0], P1[1], P3[0]... P2[0], P2[1], P4[0]... 1640cabdff1aSopenharmony_ci vld1.32 {d14}, [r3], r1 1641cabdff1aSopenharmony_ci vld1.32 {d5}, [r3], r1 1642cabdff1aSopenharmony_ci vtrn.8 d10, d11 @ P1[2], P1[3], P3[2]... P2[2], P2[3], P4[2]... 1643cabdff1aSopenharmony_ci vld1.32 {d6}, [r3], r1 1644cabdff1aSopenharmony_ci vld1.32 {d12}, [r3], r1 1645cabdff1aSopenharmony_ci vtrn.8 d16, d4 @ P1[4], P1[5], P3[4]... P2[4], P2[5], P4[4]... 1646cabdff1aSopenharmony_ci vld1.32 {d13}, [r3], r1 1647cabdff1aSopenharmony_ci vtrn.16 d2, d10 @ P1[0], P1[1], P1[2], P1[3], P5[0]... P3[0], P3[1], P3[2], P3[3], P7[0]... 1648cabdff1aSopenharmony_ci vld1.32 {d1}, [r3], r1 1649cabdff1aSopenharmony_ci vtrn.8 d8, d14 @ P1[6], P1[7], P3[6]... P2[6], P2[7], P4[6]... 1650cabdff1aSopenharmony_ci vld1.32 {d7}, [r3], r1 1651cabdff1aSopenharmony_ci vtrn.16 d3, d11 @ P2[0], P2[1], P2[2], P2[3], P6[0]... P4[0], P4[1], P4[2], P4[3], P8[0]... 1652cabdff1aSopenharmony_ci vld1.32 {d9}, [r3], r1 1653cabdff1aSopenharmony_ci vtrn.8 d5, d6 @ P1[8], P1[9], P3[8]... P2[8], P2[9], P4[8]... 1654cabdff1aSopenharmony_ci vld1.32 {d15}, [r3] 1655cabdff1aSopenharmony_ci vtrn.16 d16, d8 @ P1[4], P1[5], P1[6], P1[7], P5[4]... P3[4], P3[5], P3[6], P3[7], P7[4]... 1656cabdff1aSopenharmony_ci vtrn.16 d4, d14 @ P2[4], P2[5], P2[6], P2[7], P6[4]... P4[4], P4[5], P4[6], P4[7], P8[4]... 1657cabdff1aSopenharmony_ci vtrn.8 d12, d13 @ P1[10], P1[11], P3[10]... P2[10], P2[11], P4[10]... 1658cabdff1aSopenharmony_ci vdup.16 q9, r2 @ pq 1659cabdff1aSopenharmony_ci vtrn.8 d1, d7 @ P1[12], P1[13], P3[12]... P2[12], P2[13], P4[12]... 1660cabdff1aSopenharmony_ci vtrn.32 d2, d16 @ P1[0..7], P5[0..7] 1661cabdff1aSopenharmony_ci vtrn.16 d5, d12 @ P1[8], P1[7], P1[10], P1[11], P5[8]... P3[8], P3[9], P3[10], P3[11], P7[8]... 1662cabdff1aSopenharmony_ci vtrn.16 d6, d13 @ P2[8], P2[7], P2[10], P2[11], P6[8]... P4[8], P4[9], P4[10], P4[11], P8[8]... 1663cabdff1aSopenharmony_ci vtrn.8 d9, d15 @ P1[14], P1[15], P3[14]... P2[14], P2[15], P4[14]... 1664cabdff1aSopenharmony_ci vtrn.32 d3, d4 @ P2[0..7], P6[0..7] 1665cabdff1aSopenharmony_ci vshll.u8 q10, d2, #1 @ 2*P1[0..7] 1666cabdff1aSopenharmony_ci vtrn.32 d10, d8 @ P3[0..7], P7[0..7] 1667cabdff1aSopenharmony_ci vshll.u8 q11, d16, #1 @ 2*P5[0..7] 1668cabdff1aSopenharmony_ci vtrn.32 d11, d14 @ P4[0..7], P8[0..7] 1669cabdff1aSopenharmony_ci vtrn.16 d1, d9 @ P1[12], P1[13], P1[14], P1[15], P5[12]... P3[12], P3[13], P3[14], P3[15], P7[12]... 1670cabdff1aSopenharmony_ci vtrn.16 d7, d15 @ P2[12], P2[13], P2[14], P2[15], P6[12]... P4[12], P4[13], P4[14], P4[15], P8[12]... 1671cabdff1aSopenharmony_ci vmovl.u8 q1, d3 @ P2[0..7] 1672cabdff1aSopenharmony_ci vmovl.u8 q12, d4 @ P6[0..7] 1673cabdff1aSopenharmony_ci vtrn.32 d5, d1 @ P1[8..15], P5[8..15] 1674cabdff1aSopenharmony_ci vtrn.32 d6, d7 @ P2[8..15], P6[8..15] 1675cabdff1aSopenharmony_ci vtrn.32 d12, d9 @ P3[8..15], P7[8..15] 1676cabdff1aSopenharmony_ci vtrn.32 d13, d15 @ P4[8..15], P8[8..15] 1677cabdff1aSopenharmony_ci vmls.i16 q10, q1, d0[1] @ 2*P1[0..7]-5*P2[0..7] 1678cabdff1aSopenharmony_ci vmovl.u8 q1, d10 @ P3[0..7] 1679cabdff1aSopenharmony_ci vshll.u8 q2, d5, #1 @ 2*P1[8..15] 1680cabdff1aSopenharmony_ci vshll.u8 q13, d1, #1 @ 2*P5[8..15] 1681cabdff1aSopenharmony_ci vmls.i16 q11, q12, d0[1] @ 2*P5[0..7]-5*P6[0..7] 1682cabdff1aSopenharmony_ci vmovl.u8 q14, d6 @ P2[8..15] 1683cabdff1aSopenharmony_ci vmovl.u8 q3, d7 @ P6[8..15] 1684cabdff1aSopenharmony_ci vmovl.u8 q15, d8 @ P7[0..7] 1685cabdff1aSopenharmony_ci vmla.i16 q10, q1, d0[1] @ 2*P1[0..7]-5*P2[0..7]+5*P3[0..7] 1686cabdff1aSopenharmony_ci vmovl.u8 q1, d12 @ P3[8..15] 1687cabdff1aSopenharmony_ci vmls.i16 q2, q14, d0[1] @ 2*P1[8..15]-5*P2[8..15] 1688cabdff1aSopenharmony_ci vmovl.u8 q4, d9 @ P7[8..15] 1689cabdff1aSopenharmony_ci vshll.u8 q14, d10, #1 @ 2*P3[0..7] 1690cabdff1aSopenharmony_ci vmls.i16 q13, q3, d0[1] @ 2*P5[8..15]-5*P6[8..15] 1691cabdff1aSopenharmony_ci vmovl.u8 q5, d11 @ P4[0..7] 1692cabdff1aSopenharmony_ci vmla.i16 q11, q15, d0[1] @ 2*P5[0..7]-5*P6[0..7]+5*P7[0..7] 1693cabdff1aSopenharmony_ci vshll.u8 q15, d12, #1 @ 2*P3[8..15] 1694cabdff1aSopenharmony_ci vmovl.u8 q6, d13 @ P4[8..15] 1695cabdff1aSopenharmony_ci vmla.i16 q2, q1, d0[1] @ 2*P1[8..15]-5*P2[8..15]+5*P3[8..15] 1696cabdff1aSopenharmony_ci vmovl.u8 q1, d14 @ P8[0..7] 1697cabdff1aSopenharmony_ci vmovl.u8 q7, d15 @ P8[8..15] 1698cabdff1aSopenharmony_ci vmla.i16 q13, q4, d0[1] @ 2*P5[8..15]-5*P6[8..15]+5*P7[8..15] 1699cabdff1aSopenharmony_ci vmovl.u8 q4, d16 @ P5[0..7] 1700cabdff1aSopenharmony_ci vmovl.u8 q8, d1 @ P5[8..15] 1701cabdff1aSopenharmony_ci vmls.i16 q14, q5, d0[1] @ 2*P3[0..7]-5*P4[0..7] 1702cabdff1aSopenharmony_ci vmls.i16 q15, q6, d0[1] @ 2*P3[8..15]-5*P4[8..15] 1703cabdff1aSopenharmony_ci vmls.i16 q10, q5, d0[0] @ 2*P1[0..7]-5*P2[0..7]+5*P3[0..7]-2*P4[0..7] 1704cabdff1aSopenharmony_ci vmls.i16 q11, q1, d0[0] @ 2*P5[0..7]-5*P6[0..7]+5*P7[0..7]-2*P8[0..7] 1705cabdff1aSopenharmony_ci vsub.i16 q1, q5, q4 @ P4[0..7]-P5[0..7] 1706cabdff1aSopenharmony_ci vmls.i16 q2, q6, d0[0] @ 2*P1[8..15]-5*P2[8..15]+5*P3[8..15]-2*P4[8..15] 1707cabdff1aSopenharmony_ci vrshr.s16 q10, q10, #3 1708cabdff1aSopenharmony_ci vmls.i16 q13, q7, d0[0] @ 2*P5[8..15]-5*P6[8..15]+5*P7[8..15]-2*P8[8..15] 1709cabdff1aSopenharmony_ci vsub.i16 q7, q6, q8 @ P4[8..15]-P5[8..15] 1710cabdff1aSopenharmony_ci vrshr.s16 q11, q11, #3 1711cabdff1aSopenharmony_ci vmla.s16 q14, q4, d0[1] @ 2*P3[0..7]-5*P4[0..7]+5*P5[0..7] 1712cabdff1aSopenharmony_ci vrshr.s16 q2, q2, #3 1713cabdff1aSopenharmony_ci vmla.i16 q15, q8, d0[1] @ 2*P3[8..15]-5*P4[8..15]+5*P5[8..15] 1714cabdff1aSopenharmony_ci vabs.s16 q10, q10 @ a1[0..7] 1715cabdff1aSopenharmony_ci vrshr.s16 q13, q13, #3 1716cabdff1aSopenharmony_ci vmls.i16 q15, q3, d0[0] @ 2*P3[8..15]-5*P4[8..15]+5*P5[8..15]-2*P6[8..15] 1717cabdff1aSopenharmony_ci vabs.s16 q3, q11 @ a2[0..7] 1718cabdff1aSopenharmony_ci vabs.s16 q2, q2 @ a1[8..15] 1719cabdff1aSopenharmony_ci vmls.i16 q14, q12, d0[0] @ 2*P3[0..7]-5*P4[0..7]+5*P5[0..7]-2*P6[0..7] 1720cabdff1aSopenharmony_ci vabs.s16 q11, q1 1721cabdff1aSopenharmony_ci vabs.s16 q12, q13 @ a2[8..15] 1722cabdff1aSopenharmony_ci vcge.s16 q13, q10, q3 @ test a1[0..7] >= a2[0..7] 1723cabdff1aSopenharmony_ci vshr.s16 q1, q1, #8 @ clip_sign[0..7] 1724cabdff1aSopenharmony_ci vrshr.s16 q15, q15, #3 1725cabdff1aSopenharmony_ci vshr.s16 q11, q11, #1 @ clip[0..7] 1726cabdff1aSopenharmony_ci vrshr.s16 q14, q14, #3 1727cabdff1aSopenharmony_ci vbsl q13, q3, q10 @ a3[0..7] 1728cabdff1aSopenharmony_ci vcge.s16 q3, q2, q12 @ test a1[8..15] >= a2[8.15] 1729cabdff1aSopenharmony_ci vabs.s16 q10, q15 @ a0[8..15] 1730cabdff1aSopenharmony_ci vshr.s16 q15, q15, #8 @ a0_sign[8..15] 1731cabdff1aSopenharmony_ci vbsl q3, q12, q2 @ a3[8..15] 1732cabdff1aSopenharmony_ci vabs.s16 q2, q14 @ a0[0..7] 1733cabdff1aSopenharmony_ci vabs.s16 q12, q7 1734cabdff1aSopenharmony_ci vshr.s16 q7, q7, #8 @ clip_sign[8..15] 1735cabdff1aSopenharmony_ci vshr.s16 q14, q14, #8 @ a0_sign[0..7] 1736cabdff1aSopenharmony_ci vshr.s16 q12, q12, #1 @ clip[8..15] 1737cabdff1aSopenharmony_ci vsub.i16 q7, q7, q15 @ clip_sign[8..15] - a0_sign[8..15] 1738cabdff1aSopenharmony_ci vqsub.u16 q15, q10, q3 @ a0[8..15] >= a3[8..15] ? a0[8..15]-a3[8..15] : 0 (a0 > a3 in all cases where filtering is enabled, so makes more sense to subtract this way round than the opposite and then taking the abs) 1739cabdff1aSopenharmony_ci vcge.s16 q3, q3, q10 @ test a3[8..15] >= a0[8..15] 1740cabdff1aSopenharmony_ci vcge.s16 q10, q10, q9 @ test a0[8..15] >= pq 1741cabdff1aSopenharmony_ci vcge.s16 q9, q2, q9 @ test a0[0..7] >= pq 1742cabdff1aSopenharmony_ci vsub.i16 q1, q1, q14 @ clip_sign[0..7] - a0_sign[0..7] 1743cabdff1aSopenharmony_ci vqsub.u16 q14, q2, q13 @ a0[0..7] >= a3[0..7] ? a0[0..7]-a3[0..7] : 0 (a0 > a3 in all cases where filtering is enabled, so makes more sense to subtract this way round than the opposite and then taking the abs) 1744cabdff1aSopenharmony_ci vcge.s16 q2, q13, q2 @ test a3[0..7] >= a0[0..7] 1745cabdff1aSopenharmony_ci vmul.i16 q13, q15, d0[1] @ a0[8..15] >= a3[8..15] ? 5*(a0[8..15]-a3[8..15]) : 0 1746cabdff1aSopenharmony_ci vceq.i16 q15, q11, #0 @ test clip[0..7] == 0 1747cabdff1aSopenharmony_ci vmul.i16 q0, q14, d0[1] @ a0[0..7] >= a3[0..7] ? 5*(a0[0..7]-a3[0..7]) : 0 1748cabdff1aSopenharmony_ci vorr q9, q15, q9 @ test clip[0..7] == 0 || a0[0..7] >= pq 1749cabdff1aSopenharmony_ci vceq.i16 q14, q12, #0 @ test clip[8..15] == 0 1750cabdff1aSopenharmony_ci vshr.u16 q13, q13, #3 @ a0[8..15] >= a3[8..15] ? (5*(a0[8..15]-a3[8..15]))>>3 : 0 1751cabdff1aSopenharmony_ci vorr q2, q9, q2 @ test clip[0..7] == 0 || a0[0..7] >= pq || a3[0..7] >= a0[0..7] 1752cabdff1aSopenharmony_ci vshr.u16 q0, q0, #3 @ a0[0..7] >= a3[0..7] ? (5*(a0[0..7]-a3[0..7]))>>3 : 0 1753cabdff1aSopenharmony_ci vorr q10, q14, q10 @ test clip[8..15] == 0 || a0[8..15] >= pq 1754cabdff1aSopenharmony_ci vcge.s16 q14, q13, q12 1755cabdff1aSopenharmony_ci vmov.32 r2, d4[1] @ move to gp reg 1756cabdff1aSopenharmony_ci vorr q3, q10, q3 @ test clip[8..15] == 0 || a0[8..15] >= pq || a3[8..15] >= a0[8..15] 1757cabdff1aSopenharmony_ci vmov.32 r3, d5[1] 1758cabdff1aSopenharmony_ci vcge.s16 q2, q0, q11 1759cabdff1aSopenharmony_ci vbsl q14, q12, q13 @ FFMIN(d[8..15], clip[8..15]) 1760cabdff1aSopenharmony_ci vbsl q2, q11, q0 @ FFMIN(d[0..7], clip[0..7]) 1761cabdff1aSopenharmony_ci vmov.32 r5, d6[1] 1762cabdff1aSopenharmony_ci vbic q0, q14, q10 @ set each d[8..15] to zero if it should not be filtered because clip[8..15] == 0 || a0[8..15] >= pq (a3 > a0 case already zeroed by saturating sub) 1763cabdff1aSopenharmony_ci vmov.32 r6, d7[1] 1764cabdff1aSopenharmony_ci and r12, r2, r3 1765cabdff1aSopenharmony_ci vbic q2, q2, q9 @ set each d[0..7] to zero if it should not be filtered because clip[0..7] == 0 || a0[0..7] >= pq (a3 > a0 case already zeroed by saturating sub) 1766cabdff1aSopenharmony_ci vmls.i16 q6, q0, q7 @ invert d[8..15] depending on clip_sign[8..15] & a0_sign[8..15], or zero it if they match, and accumulate into P4 1767cabdff1aSopenharmony_ci vmls.i16 q5, q2, q1 @ invert d[0..7] depending on clip_sign[0..7] & a0_sign[0..7], or zero it if they match, and accumulate into P4 1768cabdff1aSopenharmony_ci and r14, r5, r6 1769cabdff1aSopenharmony_ci vmla.i16 q4, q2, q1 @ invert d[0..7] depending on clip_sign[0..7] & a0_sign[0..7], or zero it if they match, and accumulate into P5 1770cabdff1aSopenharmony_ci and r12, r12, r14 1771cabdff1aSopenharmony_ci vqmovun.s16 d4, q6 1772cabdff1aSopenharmony_ci vmla.i16 q8, q0, q7 @ invert d[8..15] depending on clip_sign[8..15] & a0_sign[8..15], or zero it if they match, and accumulate into P5 1773cabdff1aSopenharmony_ci tst r12, #1 1774cabdff1aSopenharmony_ci bne 4f @ none of the 16 pixel pairs should be updated in this case 1775cabdff1aSopenharmony_ci vqmovun.s16 d2, q5 1776cabdff1aSopenharmony_ci vqmovun.s16 d3, q4 1777cabdff1aSopenharmony_ci vqmovun.s16 d5, q8 1778cabdff1aSopenharmony_ci tst r2, #1 1779cabdff1aSopenharmony_ci bne 1f 1780cabdff1aSopenharmony_ci vst2.8 {d2[0], d3[0]}, [r0], r1 1781cabdff1aSopenharmony_ci vst2.8 {d2[1], d3[1]}, [r0], r1 1782cabdff1aSopenharmony_ci vst2.8 {d2[2], d3[2]}, [r0], r1 1783cabdff1aSopenharmony_ci vst2.8 {d2[3], d3[3]}, [r0] 1784cabdff1aSopenharmony_ci1: add r0, r4, r1, lsl #2 1785cabdff1aSopenharmony_ci tst r3, #1 1786cabdff1aSopenharmony_ci bne 2f 1787cabdff1aSopenharmony_ci vst2.8 {d2[4], d3[4]}, [r4], r1 1788cabdff1aSopenharmony_ci vst2.8 {d2[5], d3[5]}, [r4], r1 1789cabdff1aSopenharmony_ci vst2.8 {d2[6], d3[6]}, [r4], r1 1790cabdff1aSopenharmony_ci vst2.8 {d2[7], d3[7]}, [r4] 1791cabdff1aSopenharmony_ci2: add r4, r0, r1, lsl #2 1792cabdff1aSopenharmony_ci tst r5, #1 1793cabdff1aSopenharmony_ci bne 3f 1794cabdff1aSopenharmony_ci vst2.8 {d4[0], d5[0]}, [r0], r1 1795cabdff1aSopenharmony_ci vst2.8 {d4[1], d5[1]}, [r0], r1 1796cabdff1aSopenharmony_ci vst2.8 {d4[2], d5[2]}, [r0], r1 1797cabdff1aSopenharmony_ci vst2.8 {d4[3], d5[3]}, [r0] 1798cabdff1aSopenharmony_ci3: tst r6, #1 1799cabdff1aSopenharmony_ci bne 4f 1800cabdff1aSopenharmony_ci vst2.8 {d4[4], d5[4]}, [r4], r1 1801cabdff1aSopenharmony_ci vst2.8 {d4[5], d5[5]}, [r4], r1 1802cabdff1aSopenharmony_ci vst2.8 {d4[6], d5[6]}, [r4], r1 1803cabdff1aSopenharmony_ci vst2.8 {d4[7], d5[7]}, [r4] 1804cabdff1aSopenharmony_ci4: vpop {d8-d15} 1805cabdff1aSopenharmony_ci pop {r4-r6,pc} 1806cabdff1aSopenharmony_ciendfunc 1807cabdff1aSopenharmony_ci 1808cabdff1aSopenharmony_ci@ Copy at most the specified number of bytes from source to destination buffer, 1809cabdff1aSopenharmony_ci@ stopping at a multiple of 16 bytes, none of which are the start of an escape sequence 1810cabdff1aSopenharmony_ci@ On entry: 1811cabdff1aSopenharmony_ci@ r0 -> source buffer 1812cabdff1aSopenharmony_ci@ r1 = max number of bytes to copy 1813cabdff1aSopenharmony_ci@ r2 -> destination buffer, optimally 8-byte aligned 1814cabdff1aSopenharmony_ci@ On exit: 1815cabdff1aSopenharmony_ci@ r0 = number of bytes not copied 1816cabdff1aSopenharmony_cifunction ff_vc1_unescape_buffer_helper_neon, export=1 1817cabdff1aSopenharmony_ci @ Offset by 48 to screen out cases that are too short for us to handle, 1818cabdff1aSopenharmony_ci @ and also make it easy to test for loop termination, or to determine 1819cabdff1aSopenharmony_ci @ whether we need an odd number of half-iterations of the loop. 1820cabdff1aSopenharmony_ci subs r1, r1, #48 1821cabdff1aSopenharmony_ci bmi 90f 1822cabdff1aSopenharmony_ci 1823cabdff1aSopenharmony_ci @ Set up useful constants 1824cabdff1aSopenharmony_ci vmov.i32 q0, #0x3000000 1825cabdff1aSopenharmony_ci vmov.i32 q1, #0x30000 1826cabdff1aSopenharmony_ci 1827cabdff1aSopenharmony_ci tst r1, #16 1828cabdff1aSopenharmony_ci bne 1f 1829cabdff1aSopenharmony_ci 1830cabdff1aSopenharmony_ci vld1.8 {q8, q9}, [r0]! 1831cabdff1aSopenharmony_ci vbic q12, q8, q0 1832cabdff1aSopenharmony_ci vext.8 q13, q8, q9, #1 1833cabdff1aSopenharmony_ci vext.8 q14, q8, q9, #2 1834cabdff1aSopenharmony_ci vext.8 q15, q8, q9, #3 1835cabdff1aSopenharmony_ci veor q12, q12, q1 1836cabdff1aSopenharmony_ci vbic q13, q13, q0 1837cabdff1aSopenharmony_ci vbic q14, q14, q0 1838cabdff1aSopenharmony_ci vbic q15, q15, q0 1839cabdff1aSopenharmony_ci vceq.i32 q12, q12, #0 1840cabdff1aSopenharmony_ci veor q13, q13, q1 1841cabdff1aSopenharmony_ci veor q14, q14, q1 1842cabdff1aSopenharmony_ci veor q15, q15, q1 1843cabdff1aSopenharmony_ci vceq.i32 q13, q13, #0 1844cabdff1aSopenharmony_ci vceq.i32 q14, q14, #0 1845cabdff1aSopenharmony_ci vceq.i32 q15, q15, #0 1846cabdff1aSopenharmony_ci add r1, r1, #16 1847cabdff1aSopenharmony_ci b 3f 1848cabdff1aSopenharmony_ci 1849cabdff1aSopenharmony_ci1: vld1.8 {q10, q11}, [r0]! 1850cabdff1aSopenharmony_ci vbic q12, q10, q0 1851cabdff1aSopenharmony_ci vext.8 q13, q10, q11, #1 1852cabdff1aSopenharmony_ci vext.8 q14, q10, q11, #2 1853cabdff1aSopenharmony_ci vext.8 q15, q10, q11, #3 1854cabdff1aSopenharmony_ci veor q12, q12, q1 1855cabdff1aSopenharmony_ci vbic q13, q13, q0 1856cabdff1aSopenharmony_ci vbic q14, q14, q0 1857cabdff1aSopenharmony_ci vbic q15, q15, q0 1858cabdff1aSopenharmony_ci vceq.i32 q12, q12, #0 1859cabdff1aSopenharmony_ci veor q13, q13, q1 1860cabdff1aSopenharmony_ci veor q14, q14, q1 1861cabdff1aSopenharmony_ci veor q15, q15, q1 1862cabdff1aSopenharmony_ci vceq.i32 q13, q13, #0 1863cabdff1aSopenharmony_ci vceq.i32 q14, q14, #0 1864cabdff1aSopenharmony_ci vceq.i32 q15, q15, #0 1865cabdff1aSopenharmony_ci @ Drop through... 1866cabdff1aSopenharmony_ci2: vmov q8, q11 1867cabdff1aSopenharmony_ci vld1.8 {q9}, [r0]! 1868cabdff1aSopenharmony_ci vorr q13, q12, q13 1869cabdff1aSopenharmony_ci vorr q15, q14, q15 1870cabdff1aSopenharmony_ci vbic q12, q8, q0 1871cabdff1aSopenharmony_ci vorr q3, q13, q15 1872cabdff1aSopenharmony_ci vext.8 q13, q8, q9, #1 1873cabdff1aSopenharmony_ci vext.8 q14, q8, q9, #2 1874cabdff1aSopenharmony_ci vext.8 q15, q8, q9, #3 1875cabdff1aSopenharmony_ci veor q12, q12, q1 1876cabdff1aSopenharmony_ci vorr d6, d6, d7 1877cabdff1aSopenharmony_ci vbic q13, q13, q0 1878cabdff1aSopenharmony_ci vbic q14, q14, q0 1879cabdff1aSopenharmony_ci vbic q15, q15, q0 1880cabdff1aSopenharmony_ci vceq.i32 q12, q12, #0 1881cabdff1aSopenharmony_ci vmov r3, r12, d6 1882cabdff1aSopenharmony_ci veor q13, q13, q1 1883cabdff1aSopenharmony_ci veor q14, q14, q1 1884cabdff1aSopenharmony_ci veor q15, q15, q1 1885cabdff1aSopenharmony_ci vceq.i32 q13, q13, #0 1886cabdff1aSopenharmony_ci vceq.i32 q14, q14, #0 1887cabdff1aSopenharmony_ci vceq.i32 q15, q15, #0 1888cabdff1aSopenharmony_ci orrs r3, r3, r12 1889cabdff1aSopenharmony_ci bne 90f 1890cabdff1aSopenharmony_ci vst1.64 {q10}, [r2]! 1891cabdff1aSopenharmony_ci3: vmov q10, q9 1892cabdff1aSopenharmony_ci vld1.8 {q11}, [r0]! 1893cabdff1aSopenharmony_ci vorr q13, q12, q13 1894cabdff1aSopenharmony_ci vorr q15, q14, q15 1895cabdff1aSopenharmony_ci vbic q12, q10, q0 1896cabdff1aSopenharmony_ci vorr q3, q13, q15 1897cabdff1aSopenharmony_ci vext.8 q13, q10, q11, #1 1898cabdff1aSopenharmony_ci vext.8 q14, q10, q11, #2 1899cabdff1aSopenharmony_ci vext.8 q15, q10, q11, #3 1900cabdff1aSopenharmony_ci veor q12, q12, q1 1901cabdff1aSopenharmony_ci vorr d6, d6, d7 1902cabdff1aSopenharmony_ci vbic q13, q13, q0 1903cabdff1aSopenharmony_ci vbic q14, q14, q0 1904cabdff1aSopenharmony_ci vbic q15, q15, q0 1905cabdff1aSopenharmony_ci vceq.i32 q12, q12, #0 1906cabdff1aSopenharmony_ci vmov r3, r12, d6 1907cabdff1aSopenharmony_ci veor q13, q13, q1 1908cabdff1aSopenharmony_ci veor q14, q14, q1 1909cabdff1aSopenharmony_ci veor q15, q15, q1 1910cabdff1aSopenharmony_ci vceq.i32 q13, q13, #0 1911cabdff1aSopenharmony_ci vceq.i32 q14, q14, #0 1912cabdff1aSopenharmony_ci vceq.i32 q15, q15, #0 1913cabdff1aSopenharmony_ci orrs r3, r3, r12 1914cabdff1aSopenharmony_ci bne 91f 1915cabdff1aSopenharmony_ci vst1.64 {q8}, [r2]! 1916cabdff1aSopenharmony_ci subs r1, r1, #32 1917cabdff1aSopenharmony_ci bpl 2b 1918cabdff1aSopenharmony_ci 1919cabdff1aSopenharmony_ci90: add r0, r1, #48 1920cabdff1aSopenharmony_ci bx lr 1921cabdff1aSopenharmony_ci 1922cabdff1aSopenharmony_ci91: sub r1, r1, #16 1923cabdff1aSopenharmony_ci b 90b 1924cabdff1aSopenharmony_ciendfunc 1925