162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * AMD specific. Provide textual annotation for IBS raw sample data. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <unistd.h> 762306a36Sopenharmony_ci#include <stdio.h> 862306a36Sopenharmony_ci#include <string.h> 962306a36Sopenharmony_ci#include <inttypes.h> 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#include <linux/string.h> 1262306a36Sopenharmony_ci#include "../../arch/x86/include/asm/amd-ibs.h" 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#include "debug.h" 1562306a36Sopenharmony_ci#include "session.h" 1662306a36Sopenharmony_ci#include "evlist.h" 1762306a36Sopenharmony_ci#include "sample-raw.h" 1862306a36Sopenharmony_ci#include "util/sample.h" 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_cistatic u32 cpu_family, cpu_model, ibs_fetch_type, ibs_op_type; 2162306a36Sopenharmony_cistatic bool zen4_ibs_extensions; 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_cistatic void pr_ibs_fetch_ctl(union ibs_fetch_ctl reg) 2462306a36Sopenharmony_ci{ 2562306a36Sopenharmony_ci const char * const ic_miss_strs[] = { 2662306a36Sopenharmony_ci " IcMiss 0", 2762306a36Sopenharmony_ci " IcMiss 1", 2862306a36Sopenharmony_ci }; 2962306a36Sopenharmony_ci const char * const l1tlb_pgsz_strs[] = { 3062306a36Sopenharmony_ci " L1TlbPgSz 4KB", 3162306a36Sopenharmony_ci " L1TlbPgSz 2MB", 3262306a36Sopenharmony_ci " L1TlbPgSz 1GB", 3362306a36Sopenharmony_ci " L1TlbPgSz RESERVED" 3462306a36Sopenharmony_ci }; 3562306a36Sopenharmony_ci const char * const l1tlb_pgsz_strs_erratum1347[] = { 3662306a36Sopenharmony_ci " L1TlbPgSz 4KB", 3762306a36Sopenharmony_ci " L1TlbPgSz 16KB", 3862306a36Sopenharmony_ci " L1TlbPgSz 2MB", 3962306a36Sopenharmony_ci " L1TlbPgSz 1GB" 4062306a36Sopenharmony_ci }; 4162306a36Sopenharmony_ci const char *ic_miss_str = NULL; 4262306a36Sopenharmony_ci const char *l1tlb_pgsz_str = NULL; 4362306a36Sopenharmony_ci char l3_miss_str[sizeof(" L3MissOnly _ FetchOcMiss _ FetchL3Miss _")] = ""; 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci if (cpu_family == 0x19 && cpu_model < 0x10) { 4662306a36Sopenharmony_ci /* 4762306a36Sopenharmony_ci * Erratum #1238 workaround is to ignore MSRC001_1030[IbsIcMiss] 4862306a36Sopenharmony_ci * Erratum #1347 workaround is to use table provided in erratum 4962306a36Sopenharmony_ci */ 5062306a36Sopenharmony_ci if (reg.phy_addr_valid) 5162306a36Sopenharmony_ci l1tlb_pgsz_str = l1tlb_pgsz_strs_erratum1347[reg.l1tlb_pgsz]; 5262306a36Sopenharmony_ci } else { 5362306a36Sopenharmony_ci if (reg.phy_addr_valid) 5462306a36Sopenharmony_ci l1tlb_pgsz_str = l1tlb_pgsz_strs[reg.l1tlb_pgsz]; 5562306a36Sopenharmony_ci ic_miss_str = ic_miss_strs[reg.ic_miss]; 5662306a36Sopenharmony_ci } 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci if (zen4_ibs_extensions) { 5962306a36Sopenharmony_ci snprintf(l3_miss_str, sizeof(l3_miss_str), 6062306a36Sopenharmony_ci " L3MissOnly %d FetchOcMiss %d FetchL3Miss %d", 6162306a36Sopenharmony_ci reg.l3_miss_only, reg.fetch_oc_miss, reg.fetch_l3_miss); 6262306a36Sopenharmony_ci } 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci printf("ibs_fetch_ctl:\t%016llx MaxCnt %7d Cnt %7d Lat %5d En %d Val %d Comp %d%s " 6562306a36Sopenharmony_ci "PhyAddrValid %d%s L1TlbMiss %d L2TlbMiss %d RandEn %d%s%s\n", 6662306a36Sopenharmony_ci reg.val, reg.fetch_maxcnt << 4, reg.fetch_cnt << 4, reg.fetch_lat, 6762306a36Sopenharmony_ci reg.fetch_en, reg.fetch_val, reg.fetch_comp, ic_miss_str ? : "", 6862306a36Sopenharmony_ci reg.phy_addr_valid, l1tlb_pgsz_str ? : "", reg.l1tlb_miss, reg.l2tlb_miss, 6962306a36Sopenharmony_ci reg.rand_en, reg.fetch_comp ? (reg.fetch_l2_miss ? " L2Miss 1" : " L2Miss 0") : "", 7062306a36Sopenharmony_ci l3_miss_str); 7162306a36Sopenharmony_ci} 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_cistatic void pr_ic_ibs_extd_ctl(union ic_ibs_extd_ctl reg) 7462306a36Sopenharmony_ci{ 7562306a36Sopenharmony_ci printf("ic_ibs_ext_ctl:\t%016llx IbsItlbRefillLat %3d\n", reg.val, reg.itlb_refill_lat); 7662306a36Sopenharmony_ci} 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_cistatic void pr_ibs_op_ctl(union ibs_op_ctl reg) 7962306a36Sopenharmony_ci{ 8062306a36Sopenharmony_ci char l3_miss_only[sizeof(" L3MissOnly _")] = ""; 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci if (zen4_ibs_extensions) 8362306a36Sopenharmony_ci snprintf(l3_miss_only, sizeof(l3_miss_only), " L3MissOnly %d", reg.l3_miss_only); 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci printf("ibs_op_ctl:\t%016llx MaxCnt %9d%s En %d Val %d CntCtl %d=%s CurCnt %9d\n", 8662306a36Sopenharmony_ci reg.val, ((reg.opmaxcnt_ext << 16) | reg.opmaxcnt) << 4, l3_miss_only, 8762306a36Sopenharmony_ci reg.op_en, reg.op_val, reg.cnt_ctl, 8862306a36Sopenharmony_ci reg.cnt_ctl ? "uOps" : "cycles", reg.opcurcnt); 8962306a36Sopenharmony_ci} 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_cistatic void pr_ibs_op_data(union ibs_op_data reg) 9262306a36Sopenharmony_ci{ 9362306a36Sopenharmony_ci printf("ibs_op_data:\t%016llx CompToRetCtr %5d TagToRetCtr %5d%s%s%s BrnRet %d " 9462306a36Sopenharmony_ci " RipInvalid %d BrnFuse %d Microcode %d\n", 9562306a36Sopenharmony_ci reg.val, reg.comp_to_ret_ctr, reg.tag_to_ret_ctr, 9662306a36Sopenharmony_ci reg.op_brn_ret ? (reg.op_return ? " OpReturn 1" : " OpReturn 0") : "", 9762306a36Sopenharmony_ci reg.op_brn_ret ? (reg.op_brn_taken ? " OpBrnTaken 1" : " OpBrnTaken 0") : "", 9862306a36Sopenharmony_ci reg.op_brn_ret ? (reg.op_brn_misp ? " OpBrnMisp 1" : " OpBrnMisp 0") : "", 9962306a36Sopenharmony_ci reg.op_brn_ret, reg.op_rip_invalid, reg.op_brn_fuse, reg.op_microcode); 10062306a36Sopenharmony_ci} 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_cistatic void pr_ibs_op_data2_extended(union ibs_op_data2 reg) 10362306a36Sopenharmony_ci{ 10462306a36Sopenharmony_ci static const char * const data_src_str[] = { 10562306a36Sopenharmony_ci "", 10662306a36Sopenharmony_ci " DataSrc 1=Local L3 or other L1/L2 in CCX", 10762306a36Sopenharmony_ci " DataSrc 2=Another CCX cache in the same NUMA node", 10862306a36Sopenharmony_ci " DataSrc 3=DRAM", 10962306a36Sopenharmony_ci " DataSrc 4=(reserved)", 11062306a36Sopenharmony_ci " DataSrc 5=Another CCX cache in a different NUMA node", 11162306a36Sopenharmony_ci " DataSrc 6=Long-latency DIMM", 11262306a36Sopenharmony_ci " DataSrc 7=MMIO/Config/PCI/APIC", 11362306a36Sopenharmony_ci " DataSrc 8=Extension Memory", 11462306a36Sopenharmony_ci " DataSrc 9=(reserved)", 11562306a36Sopenharmony_ci " DataSrc 10=(reserved)", 11662306a36Sopenharmony_ci " DataSrc 11=(reserved)", 11762306a36Sopenharmony_ci " DataSrc 12=Coherent Memory of a different processor type", 11862306a36Sopenharmony_ci /* 13 to 31 are reserved. Avoid printing them. */ 11962306a36Sopenharmony_ci }; 12062306a36Sopenharmony_ci int data_src = (reg.data_src_hi << 3) | reg.data_src_lo; 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci printf("ibs_op_data2:\t%016llx %sRmtNode %d%s\n", reg.val, 12362306a36Sopenharmony_ci (data_src == 1 || data_src == 2 || data_src == 5) ? 12462306a36Sopenharmony_ci (reg.cache_hit_st ? "CacheHitSt 1=O-State " : "CacheHitSt 0=M-state ") : "", 12562306a36Sopenharmony_ci reg.rmt_node, 12662306a36Sopenharmony_ci data_src < (int)ARRAY_SIZE(data_src_str) ? data_src_str[data_src] : ""); 12762306a36Sopenharmony_ci} 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_cistatic void pr_ibs_op_data2_default(union ibs_op_data2 reg) 13062306a36Sopenharmony_ci{ 13162306a36Sopenharmony_ci static const char * const data_src_str[] = { 13262306a36Sopenharmony_ci "", 13362306a36Sopenharmony_ci " DataSrc 1=(reserved)", 13462306a36Sopenharmony_ci " DataSrc 2=Local node cache", 13562306a36Sopenharmony_ci " DataSrc 3=DRAM", 13662306a36Sopenharmony_ci " DataSrc 4=Remote node cache", 13762306a36Sopenharmony_ci " DataSrc 5=(reserved)", 13862306a36Sopenharmony_ci " DataSrc 6=(reserved)", 13962306a36Sopenharmony_ci " DataSrc 7=Other" 14062306a36Sopenharmony_ci }; 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci printf("ibs_op_data2:\t%016llx %sRmtNode %d%s\n", reg.val, 14362306a36Sopenharmony_ci reg.data_src_lo == 2 ? (reg.cache_hit_st ? "CacheHitSt 1=O-State " 14462306a36Sopenharmony_ci : "CacheHitSt 0=M-state ") : "", 14562306a36Sopenharmony_ci reg.rmt_node, data_src_str[reg.data_src_lo]); 14662306a36Sopenharmony_ci} 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_cistatic void pr_ibs_op_data2(union ibs_op_data2 reg) 14962306a36Sopenharmony_ci{ 15062306a36Sopenharmony_ci if (zen4_ibs_extensions) 15162306a36Sopenharmony_ci return pr_ibs_op_data2_extended(reg); 15262306a36Sopenharmony_ci pr_ibs_op_data2_default(reg); 15362306a36Sopenharmony_ci} 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_cistatic void pr_ibs_op_data3(union ibs_op_data3 reg) 15662306a36Sopenharmony_ci{ 15762306a36Sopenharmony_ci char l2_miss_str[sizeof(" L2Miss _")] = ""; 15862306a36Sopenharmony_ci char op_mem_width_str[sizeof(" OpMemWidth _____ bytes")] = ""; 15962306a36Sopenharmony_ci char op_dc_miss_open_mem_reqs_str[sizeof(" OpDcMissOpenMemReqs __")] = ""; 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_ci /* 16262306a36Sopenharmony_ci * Erratum #1293 16362306a36Sopenharmony_ci * Ignore L2Miss and OpDcMissOpenMemReqs (and opdata2) if DcMissNoMabAlloc or SwPf set 16462306a36Sopenharmony_ci */ 16562306a36Sopenharmony_ci if (!(cpu_family == 0x19 && cpu_model < 0x10 && (reg.dc_miss_no_mab_alloc || reg.sw_pf))) { 16662306a36Sopenharmony_ci snprintf(l2_miss_str, sizeof(l2_miss_str), " L2Miss %d", reg.l2_miss); 16762306a36Sopenharmony_ci snprintf(op_dc_miss_open_mem_reqs_str, sizeof(op_dc_miss_open_mem_reqs_str), 16862306a36Sopenharmony_ci " OpDcMissOpenMemReqs %2d", reg.op_dc_miss_open_mem_reqs); 16962306a36Sopenharmony_ci } 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci if (reg.op_mem_width) 17262306a36Sopenharmony_ci snprintf(op_mem_width_str, sizeof(op_mem_width_str), 17362306a36Sopenharmony_ci " OpMemWidth %2d bytes", 1 << (reg.op_mem_width - 1)); 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci printf("ibs_op_data3:\t%016llx LdOp %d StOp %d DcL1TlbMiss %d DcL2TlbMiss %d " 17662306a36Sopenharmony_ci "DcL1TlbHit2M %d DcL1TlbHit1G %d DcL2TlbHit2M %d DcMiss %d DcMisAcc %d " 17762306a36Sopenharmony_ci "DcWcMemAcc %d DcUcMemAcc %d DcLockedOp %d DcMissNoMabAlloc %d DcLinAddrValid %d " 17862306a36Sopenharmony_ci "DcPhyAddrValid %d DcL2TlbHit1G %d%s SwPf %d%s%s DcMissLat %5d TlbRefillLat %5d\n", 17962306a36Sopenharmony_ci reg.val, reg.ld_op, reg.st_op, reg.dc_l1tlb_miss, reg.dc_l2tlb_miss, 18062306a36Sopenharmony_ci reg.dc_l1tlb_hit_2m, reg.dc_l1tlb_hit_1g, reg.dc_l2tlb_hit_2m, reg.dc_miss, 18162306a36Sopenharmony_ci reg.dc_mis_acc, reg.dc_wc_mem_acc, reg.dc_uc_mem_acc, reg.dc_locked_op, 18262306a36Sopenharmony_ci reg.dc_miss_no_mab_alloc, reg.dc_lin_addr_valid, reg.dc_phy_addr_valid, 18362306a36Sopenharmony_ci reg.dc_l2_tlb_hit_1g, l2_miss_str, reg.sw_pf, op_mem_width_str, 18462306a36Sopenharmony_ci op_dc_miss_open_mem_reqs_str, reg.dc_miss_lat, reg.tlb_refill_lat); 18562306a36Sopenharmony_ci} 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci/* 18862306a36Sopenharmony_ci * IBS Op/Execution MSRs always saved, in order, are: 18962306a36Sopenharmony_ci * IBS_OP_CTL, IBS_OP_RIP, IBS_OP_DATA, IBS_OP_DATA2, 19062306a36Sopenharmony_ci * IBS_OP_DATA3, IBS_DC_LINADDR, IBS_DC_PHYSADDR, BP_IBSTGT_RIP 19162306a36Sopenharmony_ci */ 19262306a36Sopenharmony_cistatic void amd_dump_ibs_op(struct perf_sample *sample) 19362306a36Sopenharmony_ci{ 19462306a36Sopenharmony_ci struct perf_ibs_data *data = sample->raw_data; 19562306a36Sopenharmony_ci union ibs_op_ctl *op_ctl = (union ibs_op_ctl *)data->data; 19662306a36Sopenharmony_ci __u64 *rip = (__u64 *)op_ctl + 1; 19762306a36Sopenharmony_ci union ibs_op_data *op_data = (union ibs_op_data *)(rip + 1); 19862306a36Sopenharmony_ci union ibs_op_data3 *op_data3 = (union ibs_op_data3 *)(rip + 3); 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci pr_ibs_op_ctl(*op_ctl); 20162306a36Sopenharmony_ci if (!op_data->op_rip_invalid) 20262306a36Sopenharmony_ci printf("IbsOpRip:\t%016llx\n", *rip); 20362306a36Sopenharmony_ci pr_ibs_op_data(*op_data); 20462306a36Sopenharmony_ci /* 20562306a36Sopenharmony_ci * Erratum #1293: ignore op_data2 if DcMissNoMabAlloc or SwPf are set 20662306a36Sopenharmony_ci */ 20762306a36Sopenharmony_ci if (!(cpu_family == 0x19 && cpu_model < 0x10 && 20862306a36Sopenharmony_ci (op_data3->dc_miss_no_mab_alloc || op_data3->sw_pf))) 20962306a36Sopenharmony_ci pr_ibs_op_data2(*(union ibs_op_data2 *)(rip + 2)); 21062306a36Sopenharmony_ci pr_ibs_op_data3(*op_data3); 21162306a36Sopenharmony_ci if (op_data3->dc_lin_addr_valid) 21262306a36Sopenharmony_ci printf("IbsDCLinAd:\t%016llx\n", *(rip + 4)); 21362306a36Sopenharmony_ci if (op_data3->dc_phy_addr_valid) 21462306a36Sopenharmony_ci printf("IbsDCPhysAd:\t%016llx\n", *(rip + 5)); 21562306a36Sopenharmony_ci if (op_data->op_brn_ret && *(rip + 6)) 21662306a36Sopenharmony_ci printf("IbsBrTarget:\t%016llx\n", *(rip + 6)); 21762306a36Sopenharmony_ci} 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_ci/* 22062306a36Sopenharmony_ci * IBS Fetch MSRs always saved, in order, are: 22162306a36Sopenharmony_ci * IBS_FETCH_CTL, IBS_FETCH_LINADDR, IBS_FETCH_PHYSADDR, IC_IBS_EXTD_CTL 22262306a36Sopenharmony_ci */ 22362306a36Sopenharmony_cistatic void amd_dump_ibs_fetch(struct perf_sample *sample) 22462306a36Sopenharmony_ci{ 22562306a36Sopenharmony_ci struct perf_ibs_data *data = sample->raw_data; 22662306a36Sopenharmony_ci union ibs_fetch_ctl *fetch_ctl = (union ibs_fetch_ctl *)data->data; 22762306a36Sopenharmony_ci __u64 *addr = (__u64 *)fetch_ctl + 1; 22862306a36Sopenharmony_ci union ic_ibs_extd_ctl *extd_ctl = (union ic_ibs_extd_ctl *)addr + 2; 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci pr_ibs_fetch_ctl(*fetch_ctl); 23162306a36Sopenharmony_ci printf("IbsFetchLinAd:\t%016llx\n", *addr++); 23262306a36Sopenharmony_ci if (fetch_ctl->phy_addr_valid) 23362306a36Sopenharmony_ci printf("IbsFetchPhysAd:\t%016llx\n", *addr); 23462306a36Sopenharmony_ci pr_ic_ibs_extd_ctl(*extd_ctl); 23562306a36Sopenharmony_ci} 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_ci/* 23862306a36Sopenharmony_ci * Test for enable and valid bits in captured control MSRs. 23962306a36Sopenharmony_ci */ 24062306a36Sopenharmony_cistatic bool is_valid_ibs_fetch_sample(struct perf_sample *sample) 24162306a36Sopenharmony_ci{ 24262306a36Sopenharmony_ci struct perf_ibs_data *data = sample->raw_data; 24362306a36Sopenharmony_ci union ibs_fetch_ctl *fetch_ctl = (union ibs_fetch_ctl *)data->data; 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_ci if (fetch_ctl->fetch_en && fetch_ctl->fetch_val) 24662306a36Sopenharmony_ci return true; 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_ci return false; 24962306a36Sopenharmony_ci} 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_cistatic bool is_valid_ibs_op_sample(struct perf_sample *sample) 25262306a36Sopenharmony_ci{ 25362306a36Sopenharmony_ci struct perf_ibs_data *data = sample->raw_data; 25462306a36Sopenharmony_ci union ibs_op_ctl *op_ctl = (union ibs_op_ctl *)data->data; 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_ci if (op_ctl->op_en && op_ctl->op_val) 25762306a36Sopenharmony_ci return true; 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_ci return false; 26062306a36Sopenharmony_ci} 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_ci/* AMD vendor specific raw sample function. Check for PERF_RECORD_SAMPLE events 26362306a36Sopenharmony_ci * and if the event was triggered by IBS, display its raw data with decoded text. 26462306a36Sopenharmony_ci * The function is only invoked when the dump flag -D is set. 26562306a36Sopenharmony_ci */ 26662306a36Sopenharmony_civoid evlist__amd_sample_raw(struct evlist *evlist, union perf_event *event, 26762306a36Sopenharmony_ci struct perf_sample *sample) 26862306a36Sopenharmony_ci{ 26962306a36Sopenharmony_ci struct evsel *evsel; 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci if (event->header.type != PERF_RECORD_SAMPLE || !sample->raw_size) 27262306a36Sopenharmony_ci return; 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_ci evsel = evlist__event2evsel(evlist, event); 27562306a36Sopenharmony_ci if (!evsel) 27662306a36Sopenharmony_ci return; 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci if (evsel->core.attr.type == ibs_fetch_type) { 27962306a36Sopenharmony_ci if (!is_valid_ibs_fetch_sample(sample)) { 28062306a36Sopenharmony_ci pr_debug("Invalid raw IBS Fetch MSR data encountered\n"); 28162306a36Sopenharmony_ci return; 28262306a36Sopenharmony_ci } 28362306a36Sopenharmony_ci amd_dump_ibs_fetch(sample); 28462306a36Sopenharmony_ci } else if (evsel->core.attr.type == ibs_op_type) { 28562306a36Sopenharmony_ci if (!is_valid_ibs_op_sample(sample)) { 28662306a36Sopenharmony_ci pr_debug("Invalid raw IBS Op MSR data encountered\n"); 28762306a36Sopenharmony_ci return; 28862306a36Sopenharmony_ci } 28962306a36Sopenharmony_ci amd_dump_ibs_op(sample); 29062306a36Sopenharmony_ci } 29162306a36Sopenharmony_ci} 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_cistatic void parse_cpuid(struct perf_env *env) 29462306a36Sopenharmony_ci{ 29562306a36Sopenharmony_ci const char *cpuid; 29662306a36Sopenharmony_ci int ret; 29762306a36Sopenharmony_ci 29862306a36Sopenharmony_ci cpuid = perf_env__cpuid(env); 29962306a36Sopenharmony_ci /* 30062306a36Sopenharmony_ci * cpuid = "AuthenticAMD,family,model,stepping" 30162306a36Sopenharmony_ci */ 30262306a36Sopenharmony_ci ret = sscanf(cpuid, "%*[^,],%u,%u", &cpu_family, &cpu_model); 30362306a36Sopenharmony_ci if (ret != 2) 30462306a36Sopenharmony_ci pr_debug("problem parsing cpuid\n"); 30562306a36Sopenharmony_ci} 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_ci/* 30862306a36Sopenharmony_ci * Find and assign the type number used for ibs_op or ibs_fetch samples. 30962306a36Sopenharmony_ci * Device names can be large - we are only interested in the first 9 characters, 31062306a36Sopenharmony_ci * to match "ibs_fetch". 31162306a36Sopenharmony_ci */ 31262306a36Sopenharmony_cibool evlist__has_amd_ibs(struct evlist *evlist) 31362306a36Sopenharmony_ci{ 31462306a36Sopenharmony_ci struct perf_env *env = evlist->env; 31562306a36Sopenharmony_ci int ret, nr_pmu_mappings = perf_env__nr_pmu_mappings(env); 31662306a36Sopenharmony_ci const char *pmu_mapping = perf_env__pmu_mappings(env); 31762306a36Sopenharmony_ci char name[sizeof("ibs_fetch")]; 31862306a36Sopenharmony_ci u32 type; 31962306a36Sopenharmony_ci 32062306a36Sopenharmony_ci while (nr_pmu_mappings--) { 32162306a36Sopenharmony_ci ret = sscanf(pmu_mapping, "%u:%9s", &type, name); 32262306a36Sopenharmony_ci if (ret == 2) { 32362306a36Sopenharmony_ci if (strstarts(name, "ibs_op")) 32462306a36Sopenharmony_ci ibs_op_type = type; 32562306a36Sopenharmony_ci else if (strstarts(name, "ibs_fetch")) 32662306a36Sopenharmony_ci ibs_fetch_type = type; 32762306a36Sopenharmony_ci } 32862306a36Sopenharmony_ci pmu_mapping += strlen(pmu_mapping) + 1 /* '\0' */; 32962306a36Sopenharmony_ci } 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_ci if (perf_env__find_pmu_cap(env, "ibs_op", "zen4_ibs_extensions")) 33262306a36Sopenharmony_ci zen4_ibs_extensions = 1; 33362306a36Sopenharmony_ci 33462306a36Sopenharmony_ci if (ibs_fetch_type || ibs_op_type) { 33562306a36Sopenharmony_ci if (!cpu_family) 33662306a36Sopenharmony_ci parse_cpuid(env); 33762306a36Sopenharmony_ci return true; 33862306a36Sopenharmony_ci } 33962306a36Sopenharmony_ci 34062306a36Sopenharmony_ci return false; 34162306a36Sopenharmony_ci} 342