162306a36Sopenharmony_ci[ 262306a36Sopenharmony_ci { 362306a36Sopenharmony_ci "BriefDescription": "Unhalted core cycles when the thread is in ring 0.", 462306a36Sopenharmony_ci "EventCode": "0x5C", 562306a36Sopenharmony_ci "EventName": "CPL_CYCLES.RING0", 662306a36Sopenharmony_ci "SampleAfterValue": "2000003", 762306a36Sopenharmony_ci "UMask": "0x1" 862306a36Sopenharmony_ci }, 962306a36Sopenharmony_ci { 1062306a36Sopenharmony_ci "BriefDescription": "Number of intervals between processor halts while thread is in ring 0.", 1162306a36Sopenharmony_ci "CounterMask": "1", 1262306a36Sopenharmony_ci "EdgeDetect": "1", 1362306a36Sopenharmony_ci "EventCode": "0x5C", 1462306a36Sopenharmony_ci "EventName": "CPL_CYCLES.RING0_TRANS", 1562306a36Sopenharmony_ci "SampleAfterValue": "100007", 1662306a36Sopenharmony_ci "UMask": "0x1" 1762306a36Sopenharmony_ci }, 1862306a36Sopenharmony_ci { 1962306a36Sopenharmony_ci "BriefDescription": "Unhalted core cycles when thread is in rings 1, 2, or 3.", 2062306a36Sopenharmony_ci "EventCode": "0x5C", 2162306a36Sopenharmony_ci "EventName": "CPL_CYCLES.RING123", 2262306a36Sopenharmony_ci "SampleAfterValue": "2000003", 2362306a36Sopenharmony_ci "UMask": "0x2" 2462306a36Sopenharmony_ci }, 2562306a36Sopenharmony_ci { 2662306a36Sopenharmony_ci "BriefDescription": "Hardware Prefetch requests that miss the L1D cache. This accounts for both L1 streamer and IP-based (IPP) HW prefetchers. A request is being counted each time it access the cache & miss it, including if a block is applicable or if hit the Fill Buffer for .", 2762306a36Sopenharmony_ci "EventCode": "0x4E", 2862306a36Sopenharmony_ci "EventName": "HW_PRE_REQ.DL1_MISS", 2962306a36Sopenharmony_ci "SampleAfterValue": "2000003", 3062306a36Sopenharmony_ci "UMask": "0x2" 3162306a36Sopenharmony_ci }, 3262306a36Sopenharmony_ci { 3362306a36Sopenharmony_ci "BriefDescription": "Valid instructions written to IQ per cycle.", 3462306a36Sopenharmony_ci "EventCode": "0x17", 3562306a36Sopenharmony_ci "EventName": "INSTS_WRITTEN_TO_IQ.INSTS", 3662306a36Sopenharmony_ci "SampleAfterValue": "2000003", 3762306a36Sopenharmony_ci "UMask": "0x1" 3862306a36Sopenharmony_ci }, 3962306a36Sopenharmony_ci { 4062306a36Sopenharmony_ci "BriefDescription": "Cycles when L1 and L2 are locked due to UC or split lock.", 4162306a36Sopenharmony_ci "EventCode": "0x63", 4262306a36Sopenharmony_ci "EventName": "LOCK_CYCLES.SPLIT_LOCK_UC_LOCK_DURATION", 4362306a36Sopenharmony_ci "SampleAfterValue": "2000003", 4462306a36Sopenharmony_ci "UMask": "0x1" 4562306a36Sopenharmony_ci } 4662306a36Sopenharmony_ci] 47