162306a36Sopenharmony_ci[ 262306a36Sopenharmony_ci { 362306a36Sopenharmony_ci "BriefDescription": "Counts all microcode FP assists.", 462306a36Sopenharmony_ci "EventCode": "0xc1", 562306a36Sopenharmony_ci "EventName": "ASSISTS.FP", 662306a36Sopenharmony_ci "PublicDescription": "Counts all microcode Floating Point assists.", 762306a36Sopenharmony_ci "SampleAfterValue": "100003", 862306a36Sopenharmony_ci "UMask": "0x2" 962306a36Sopenharmony_ci }, 1062306a36Sopenharmony_ci { 1162306a36Sopenharmony_ci "BriefDescription": "Counts number of SSE/AVX computational 128-bit packed double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 2 computation operations, one for each element. Applies to SSE* and AVX* packed double precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.", 1262306a36Sopenharmony_ci "EventCode": "0xc7", 1362306a36Sopenharmony_ci "EventName": "FP_ARITH_INST_RETIRED.128B_PACKED_DOUBLE", 1462306a36Sopenharmony_ci "PublicDescription": "Number of SSE/AVX computational 128-bit packed double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 2 computation operations, one for each element. Applies to SSE* and AVX* packed double precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.", 1562306a36Sopenharmony_ci "SampleAfterValue": "100003", 1662306a36Sopenharmony_ci "UMask": "0x4" 1762306a36Sopenharmony_ci }, 1862306a36Sopenharmony_ci { 1962306a36Sopenharmony_ci "BriefDescription": "Number of SSE/AVX computational 128-bit packed single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 4 computation operations, one for each element. Applies to SSE* and AVX* packed single precision floating-point instructions: ADD SUB MUL DIV MIN MAX RCP14 RSQRT14 SQRT DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.", 2062306a36Sopenharmony_ci "EventCode": "0xc7", 2162306a36Sopenharmony_ci "EventName": "FP_ARITH_INST_RETIRED.128B_PACKED_SINGLE", 2262306a36Sopenharmony_ci "PublicDescription": "Number of SSE/AVX computational 128-bit packed single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 4 computation operations, one for each element. Applies to SSE* and AVX* packed single precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT RSQRT RCP DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.", 2362306a36Sopenharmony_ci "SampleAfterValue": "100003", 2462306a36Sopenharmony_ci "UMask": "0x8" 2562306a36Sopenharmony_ci }, 2662306a36Sopenharmony_ci { 2762306a36Sopenharmony_ci "BriefDescription": "Counts number of SSE/AVX computational 256-bit packed double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 4 computation operations, one for each element. Applies to SSE* and AVX* packed double precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.", 2862306a36Sopenharmony_ci "EventCode": "0xc7", 2962306a36Sopenharmony_ci "EventName": "FP_ARITH_INST_RETIRED.256B_PACKED_DOUBLE", 3062306a36Sopenharmony_ci "PublicDescription": "Number of SSE/AVX computational 256-bit packed double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 4 computation operations, one for each element. Applies to SSE* and AVX* packed double precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.", 3162306a36Sopenharmony_ci "SampleAfterValue": "100003", 3262306a36Sopenharmony_ci "UMask": "0x10" 3362306a36Sopenharmony_ci }, 3462306a36Sopenharmony_ci { 3562306a36Sopenharmony_ci "BriefDescription": "Counts number of SSE/AVX computational 256-bit packed single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 8 computation operations, one for each element. Applies to SSE* and AVX* packed single precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT RSQRT RCP DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.", 3662306a36Sopenharmony_ci "EventCode": "0xc7", 3762306a36Sopenharmony_ci "EventName": "FP_ARITH_INST_RETIRED.256B_PACKED_SINGLE", 3862306a36Sopenharmony_ci "PublicDescription": "Number of SSE/AVX computational 256-bit packed single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 8 computation operations, one for each element. Applies to SSE* and AVX* packed single precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT RSQRT RCP DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.", 3962306a36Sopenharmony_ci "SampleAfterValue": "100003", 4062306a36Sopenharmony_ci "UMask": "0x20" 4162306a36Sopenharmony_ci }, 4262306a36Sopenharmony_ci { 4362306a36Sopenharmony_ci "BriefDescription": "Number of SSE/AVX computational 128-bit packed single and 256-bit packed double precision FP instructions retired; some instructions will count twice as noted below. Each count represents 2 or/and 4 computation operations, 1 for each element. Applies to SSE* and AVX* packed single precision and packed double precision FP instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX RCP14 RSQRT14 SQRT DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB count twice as they perform 2 calculations per element.", 4462306a36Sopenharmony_ci "EventCode": "0xc7", 4562306a36Sopenharmony_ci "EventName": "FP_ARITH_INST_RETIRED.4_FLOPS", 4662306a36Sopenharmony_ci "PublicDescription": "Number of SSE/AVX computational 128-bit packed single precision and 256-bit packed double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 2 or/and 4 computation operations, one for each element. Applies to SSE* and AVX* packed single precision floating-point and packed double precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX RCP14 RSQRT14 SQRT DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.", 4762306a36Sopenharmony_ci "SampleAfterValue": "100003", 4862306a36Sopenharmony_ci "UMask": "0x18" 4962306a36Sopenharmony_ci }, 5062306a36Sopenharmony_ci { 5162306a36Sopenharmony_ci "BriefDescription": "Counts number of SSE/AVX computational 512-bit packed double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 8 computation operations, one for each element. Applies to SSE* and AVX* packed double precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT RSQRT14 RCP14 FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.", 5262306a36Sopenharmony_ci "EventCode": "0xc7", 5362306a36Sopenharmony_ci "EventName": "FP_ARITH_INST_RETIRED.512B_PACKED_DOUBLE", 5462306a36Sopenharmony_ci "PublicDescription": "Number of SSE/AVX computational 512-bit packed double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 8 computation operations, one for each element. Applies to SSE* and AVX* packed double precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT RSQRT14 RCP14 FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.", 5562306a36Sopenharmony_ci "SampleAfterValue": "100003", 5662306a36Sopenharmony_ci "UMask": "0x40" 5762306a36Sopenharmony_ci }, 5862306a36Sopenharmony_ci { 5962306a36Sopenharmony_ci "BriefDescription": "Counts number of SSE/AVX computational 512-bit packed single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 16 computation operations, one for each element. Applies to SSE* and AVX* packed single precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT RSQRT14 RCP14 FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.", 6062306a36Sopenharmony_ci "EventCode": "0xc7", 6162306a36Sopenharmony_ci "EventName": "FP_ARITH_INST_RETIRED.512B_PACKED_SINGLE", 6262306a36Sopenharmony_ci "PublicDescription": "Number of SSE/AVX computational 512-bit packed single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 16 computation operations, one for each element. Applies to SSE* and AVX* packed single precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT RSQRT14 RCP14 FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.", 6362306a36Sopenharmony_ci "SampleAfterValue": "100003", 6462306a36Sopenharmony_ci "UMask": "0x80" 6562306a36Sopenharmony_ci }, 6662306a36Sopenharmony_ci { 6762306a36Sopenharmony_ci "BriefDescription": "Number of SSE/AVX computational 256-bit packed single precision and 512-bit packed double precision FP instructions retired; some instructions will count twice as noted below. Each count represents 8 computation operations, 1 for each element. Applies to SSE* and AVX* packed single precision and double precision FP instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT RSQRT RSQRT14 RCP RCP14 DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB count twice as they perform 2 calculations per element.", 6862306a36Sopenharmony_ci "EventCode": "0xc7", 6962306a36Sopenharmony_ci "EventName": "FP_ARITH_INST_RETIRED.8_FLOPS", 7062306a36Sopenharmony_ci "PublicDescription": "Number of SSE/AVX computational 256-bit packed single precision and 512-bit packed double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 8 computation operations, one for each element. Applies to SSE* and AVX* packed single precision and double precision floating-point instructions: ADD SUB HADD HSUB SUBADD MUL DIV MIN MAX SQRT RSQRT RSQRT14 RCP RCP14 DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.", 7162306a36Sopenharmony_ci "SampleAfterValue": "100003", 7262306a36Sopenharmony_ci "UMask": "0x60" 7362306a36Sopenharmony_ci }, 7462306a36Sopenharmony_ci { 7562306a36Sopenharmony_ci "BriefDescription": "Number of SSE/AVX computational scalar floating-point instructions retired; some instructions will count twice as noted below. Applies to SSE* and AVX* scalar, double and single precision floating-point: ADD SUB MUL DIV MIN MAX RCP14 RSQRT14 SQRT DPP FM(N)ADD/SUB. DPP and FM(N)ADD/SUB instructions count twice as they perform multiple calculations per element.", 7662306a36Sopenharmony_ci "EventCode": "0xc7", 7762306a36Sopenharmony_ci "EventName": "FP_ARITH_INST_RETIRED.SCALAR", 7862306a36Sopenharmony_ci "PublicDescription": "Number of SSE/AVX computational scalar single precision and double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 1 computational operation. Applies to SSE* and AVX* scalar single precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT RSQRT RCP FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.", 7962306a36Sopenharmony_ci "SampleAfterValue": "1000003", 8062306a36Sopenharmony_ci "UMask": "0x3" 8162306a36Sopenharmony_ci }, 8262306a36Sopenharmony_ci { 8362306a36Sopenharmony_ci "BriefDescription": "Counts number of SSE/AVX computational scalar double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 1 computational operation. Applies to SSE* and AVX* scalar double precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.", 8462306a36Sopenharmony_ci "EventCode": "0xc7", 8562306a36Sopenharmony_ci "EventName": "FP_ARITH_INST_RETIRED.SCALAR_DOUBLE", 8662306a36Sopenharmony_ci "PublicDescription": "Number of SSE/AVX computational scalar double precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 1 computational operation. Applies to SSE* and AVX* scalar double precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.", 8762306a36Sopenharmony_ci "SampleAfterValue": "100003", 8862306a36Sopenharmony_ci "UMask": "0x1" 8962306a36Sopenharmony_ci }, 9062306a36Sopenharmony_ci { 9162306a36Sopenharmony_ci "BriefDescription": "Counts number of SSE/AVX computational scalar single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 1 computational operation. Applies to SSE* and AVX* scalar single precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT RSQRT RCP FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element.", 9262306a36Sopenharmony_ci "EventCode": "0xc7", 9362306a36Sopenharmony_ci "EventName": "FP_ARITH_INST_RETIRED.SCALAR_SINGLE", 9462306a36Sopenharmony_ci "PublicDescription": "Number of SSE/AVX computational scalar single precision floating-point instructions retired; some instructions will count twice as noted below. Each count represents 1 computational operation. Applies to SSE* and AVX* scalar single precision floating-point instructions: ADD SUB MUL DIV MIN MAX SQRT RSQRT RCP FM(N)ADD/SUB. FM(N)ADD/SUB instructions count twice as they perform 2 calculations per element. The DAZ and FTZ flags in the MXCSR register need to be set when using these events.", 9562306a36Sopenharmony_ci "SampleAfterValue": "100003", 9662306a36Sopenharmony_ci "UMask": "0x2" 9762306a36Sopenharmony_ci }, 9862306a36Sopenharmony_ci { 9962306a36Sopenharmony_ci "BriefDescription": "Number of any Vector retired FP arithmetic instructions", 10062306a36Sopenharmony_ci "EventCode": "0xc7", 10162306a36Sopenharmony_ci "EventName": "FP_ARITH_INST_RETIRED.VECTOR", 10262306a36Sopenharmony_ci "SampleAfterValue": "1000003", 10362306a36Sopenharmony_ci "UMask": "0xfc" 10462306a36Sopenharmony_ci } 10562306a36Sopenharmony_ci] 106