162306a36Sopenharmony_ci[
262306a36Sopenharmony_ci    {
362306a36Sopenharmony_ci        "BriefDescription": "L1D data line replacements",
462306a36Sopenharmony_ci        "EventCode": "0x51",
562306a36Sopenharmony_ci        "EventName": "L1D.REPLACEMENT",
662306a36Sopenharmony_ci        "PublicDescription": "This event counts when new data lines are brought into the L1 Data cache, which cause other lines to be evicted from the cache.",
762306a36Sopenharmony_ci        "SampleAfterValue": "2000003",
862306a36Sopenharmony_ci        "UMask": "0x1"
962306a36Sopenharmony_ci    },
1062306a36Sopenharmony_ci    {
1162306a36Sopenharmony_ci        "BriefDescription": "Cycles a demand request was blocked due to Fill Buffers unavailability.",
1262306a36Sopenharmony_ci        "CounterMask": "1",
1362306a36Sopenharmony_ci        "EventCode": "0x48",
1462306a36Sopenharmony_ci        "EventName": "L1D_PEND_MISS.FB_FULL",
1562306a36Sopenharmony_ci        "SampleAfterValue": "2000003",
1662306a36Sopenharmony_ci        "UMask": "0x2"
1762306a36Sopenharmony_ci    },
1862306a36Sopenharmony_ci    {
1962306a36Sopenharmony_ci        "BriefDescription": "L1D miss outstanding duration in cycles",
2062306a36Sopenharmony_ci        "EventCode": "0x48",
2162306a36Sopenharmony_ci        "EventName": "L1D_PEND_MISS.PENDING",
2262306a36Sopenharmony_ci        "PublicDescription": "Increments the number of outstanding L1D misses every cycle. Set Cmask = 1 and Edge =1 to count occurrences.",
2362306a36Sopenharmony_ci        "SampleAfterValue": "2000003",
2462306a36Sopenharmony_ci        "UMask": "0x1"
2562306a36Sopenharmony_ci    },
2662306a36Sopenharmony_ci    {
2762306a36Sopenharmony_ci        "BriefDescription": "Cycles with L1D load Misses outstanding.",
2862306a36Sopenharmony_ci        "CounterMask": "1",
2962306a36Sopenharmony_ci        "EventCode": "0x48",
3062306a36Sopenharmony_ci        "EventName": "L1D_PEND_MISS.PENDING_CYCLES",
3162306a36Sopenharmony_ci        "SampleAfterValue": "2000003",
3262306a36Sopenharmony_ci        "UMask": "0x1"
3362306a36Sopenharmony_ci    },
3462306a36Sopenharmony_ci    {
3562306a36Sopenharmony_ci        "AnyThread": "1",
3662306a36Sopenharmony_ci        "BriefDescription": "Cycles with L1D load Misses outstanding from any thread on physical core.",
3762306a36Sopenharmony_ci        "CounterMask": "1",
3862306a36Sopenharmony_ci        "EventCode": "0x48",
3962306a36Sopenharmony_ci        "EventName": "L1D_PEND_MISS.PENDING_CYCLES_ANY",
4062306a36Sopenharmony_ci        "SampleAfterValue": "2000003",
4162306a36Sopenharmony_ci        "UMask": "0x1"
4262306a36Sopenharmony_ci    },
4362306a36Sopenharmony_ci    {
4462306a36Sopenharmony_ci        "BriefDescription": "Number of times a request needed a FB entry but there was no entry available for it. That is the FB unavailability was dominant reason for blocking the request. A request includes cacheable/uncacheable demands that is load, store or SW prefetch. HWP are e.",
4562306a36Sopenharmony_ci        "EventCode": "0x48",
4662306a36Sopenharmony_ci        "EventName": "L1D_PEND_MISS.REQUEST_FB_FULL",
4762306a36Sopenharmony_ci        "SampleAfterValue": "2000003",
4862306a36Sopenharmony_ci        "UMask": "0x2"
4962306a36Sopenharmony_ci    },
5062306a36Sopenharmony_ci    {
5162306a36Sopenharmony_ci        "BriefDescription": "Not rejected writebacks that hit L2 cache",
5262306a36Sopenharmony_ci        "EventCode": "0x27",
5362306a36Sopenharmony_ci        "EventName": "L2_DEMAND_RQSTS.WB_HIT",
5462306a36Sopenharmony_ci        "PublicDescription": "Not rejected writebacks that hit L2 cache.",
5562306a36Sopenharmony_ci        "SampleAfterValue": "200003",
5662306a36Sopenharmony_ci        "UMask": "0x50"
5762306a36Sopenharmony_ci    },
5862306a36Sopenharmony_ci    {
5962306a36Sopenharmony_ci        "BriefDescription": "L2 cache lines filling L2",
6062306a36Sopenharmony_ci        "EventCode": "0xF1",
6162306a36Sopenharmony_ci        "EventName": "L2_LINES_IN.ALL",
6262306a36Sopenharmony_ci        "PublicDescription": "This event counts the number of L2 cache lines brought into the L2 cache.  Lines are filled into the L2 cache when there was an L2 miss.",
6362306a36Sopenharmony_ci        "SampleAfterValue": "100003",
6462306a36Sopenharmony_ci        "UMask": "0x7"
6562306a36Sopenharmony_ci    },
6662306a36Sopenharmony_ci    {
6762306a36Sopenharmony_ci        "BriefDescription": "L2 cache lines in E state filling L2",
6862306a36Sopenharmony_ci        "EventCode": "0xF1",
6962306a36Sopenharmony_ci        "EventName": "L2_LINES_IN.E",
7062306a36Sopenharmony_ci        "PublicDescription": "L2 cache lines in E state filling L2.",
7162306a36Sopenharmony_ci        "SampleAfterValue": "100003",
7262306a36Sopenharmony_ci        "UMask": "0x4"
7362306a36Sopenharmony_ci    },
7462306a36Sopenharmony_ci    {
7562306a36Sopenharmony_ci        "BriefDescription": "L2 cache lines in I state filling L2",
7662306a36Sopenharmony_ci        "EventCode": "0xF1",
7762306a36Sopenharmony_ci        "EventName": "L2_LINES_IN.I",
7862306a36Sopenharmony_ci        "PublicDescription": "L2 cache lines in I state filling L2.",
7962306a36Sopenharmony_ci        "SampleAfterValue": "100003",
8062306a36Sopenharmony_ci        "UMask": "0x1"
8162306a36Sopenharmony_ci    },
8262306a36Sopenharmony_ci    {
8362306a36Sopenharmony_ci        "BriefDescription": "L2 cache lines in S state filling L2",
8462306a36Sopenharmony_ci        "EventCode": "0xF1",
8562306a36Sopenharmony_ci        "EventName": "L2_LINES_IN.S",
8662306a36Sopenharmony_ci        "PublicDescription": "L2 cache lines in S state filling L2.",
8762306a36Sopenharmony_ci        "SampleAfterValue": "100003",
8862306a36Sopenharmony_ci        "UMask": "0x2"
8962306a36Sopenharmony_ci    },
9062306a36Sopenharmony_ci    {
9162306a36Sopenharmony_ci        "BriefDescription": "Clean L2 cache lines evicted by demand",
9262306a36Sopenharmony_ci        "EventCode": "0xF2",
9362306a36Sopenharmony_ci        "EventName": "L2_LINES_OUT.DEMAND_CLEAN",
9462306a36Sopenharmony_ci        "PublicDescription": "Clean L2 cache lines evicted by demand.",
9562306a36Sopenharmony_ci        "SampleAfterValue": "100003",
9662306a36Sopenharmony_ci        "UMask": "0x5"
9762306a36Sopenharmony_ci    },
9862306a36Sopenharmony_ci    {
9962306a36Sopenharmony_ci        "BriefDescription": "Dirty L2 cache lines evicted by demand",
10062306a36Sopenharmony_ci        "EventCode": "0xF2",
10162306a36Sopenharmony_ci        "EventName": "L2_LINES_OUT.DEMAND_DIRTY",
10262306a36Sopenharmony_ci        "PublicDescription": "Dirty L2 cache lines evicted by demand.",
10362306a36Sopenharmony_ci        "SampleAfterValue": "100003",
10462306a36Sopenharmony_ci        "UMask": "0x6"
10562306a36Sopenharmony_ci    },
10662306a36Sopenharmony_ci    {
10762306a36Sopenharmony_ci        "BriefDescription": "L2 code requests",
10862306a36Sopenharmony_ci        "EventCode": "0x24",
10962306a36Sopenharmony_ci        "EventName": "L2_RQSTS.ALL_CODE_RD",
11062306a36Sopenharmony_ci        "PublicDescription": "Counts all L2 code requests.",
11162306a36Sopenharmony_ci        "SampleAfterValue": "200003",
11262306a36Sopenharmony_ci        "UMask": "0xe4"
11362306a36Sopenharmony_ci    },
11462306a36Sopenharmony_ci    {
11562306a36Sopenharmony_ci        "BriefDescription": "Demand Data Read requests",
11662306a36Sopenharmony_ci        "Errata": "HSD78, HSM80",
11762306a36Sopenharmony_ci        "EventCode": "0x24",
11862306a36Sopenharmony_ci        "EventName": "L2_RQSTS.ALL_DEMAND_DATA_RD",
11962306a36Sopenharmony_ci        "PublicDescription": "Counts any demand and L1 HW prefetch data load requests to L2.",
12062306a36Sopenharmony_ci        "SampleAfterValue": "200003",
12162306a36Sopenharmony_ci        "UMask": "0xe1"
12262306a36Sopenharmony_ci    },
12362306a36Sopenharmony_ci    {
12462306a36Sopenharmony_ci        "BriefDescription": "Demand requests that miss L2 cache",
12562306a36Sopenharmony_ci        "Errata": "HSD78, HSM80",
12662306a36Sopenharmony_ci        "EventCode": "0x24",
12762306a36Sopenharmony_ci        "EventName": "L2_RQSTS.ALL_DEMAND_MISS",
12862306a36Sopenharmony_ci        "PublicDescription": "Demand requests that miss L2 cache.",
12962306a36Sopenharmony_ci        "SampleAfterValue": "200003",
13062306a36Sopenharmony_ci        "UMask": "0x27"
13162306a36Sopenharmony_ci    },
13262306a36Sopenharmony_ci    {
13362306a36Sopenharmony_ci        "BriefDescription": "Demand requests to L2 cache",
13462306a36Sopenharmony_ci        "Errata": "HSD78, HSM80",
13562306a36Sopenharmony_ci        "EventCode": "0x24",
13662306a36Sopenharmony_ci        "EventName": "L2_RQSTS.ALL_DEMAND_REFERENCES",
13762306a36Sopenharmony_ci        "PublicDescription": "Demand requests to L2 cache.",
13862306a36Sopenharmony_ci        "SampleAfterValue": "200003",
13962306a36Sopenharmony_ci        "UMask": "0xe7"
14062306a36Sopenharmony_ci    },
14162306a36Sopenharmony_ci    {
14262306a36Sopenharmony_ci        "BriefDescription": "Requests from L2 hardware prefetchers",
14362306a36Sopenharmony_ci        "EventCode": "0x24",
14462306a36Sopenharmony_ci        "EventName": "L2_RQSTS.ALL_PF",
14562306a36Sopenharmony_ci        "PublicDescription": "Counts all L2 HW prefetcher requests.",
14662306a36Sopenharmony_ci        "SampleAfterValue": "200003",
14762306a36Sopenharmony_ci        "UMask": "0xf8"
14862306a36Sopenharmony_ci    },
14962306a36Sopenharmony_ci    {
15062306a36Sopenharmony_ci        "BriefDescription": "RFO requests to L2 cache",
15162306a36Sopenharmony_ci        "EventCode": "0x24",
15262306a36Sopenharmony_ci        "EventName": "L2_RQSTS.ALL_RFO",
15362306a36Sopenharmony_ci        "PublicDescription": "Counts all L2 store RFO requests.",
15462306a36Sopenharmony_ci        "SampleAfterValue": "200003",
15562306a36Sopenharmony_ci        "UMask": "0xe2"
15662306a36Sopenharmony_ci    },
15762306a36Sopenharmony_ci    {
15862306a36Sopenharmony_ci        "BriefDescription": "L2 cache hits when fetching instructions, code reads.",
15962306a36Sopenharmony_ci        "EventCode": "0x24",
16062306a36Sopenharmony_ci        "EventName": "L2_RQSTS.CODE_RD_HIT",
16162306a36Sopenharmony_ci        "PublicDescription": "Number of instruction fetches that hit the L2 cache.",
16262306a36Sopenharmony_ci        "SampleAfterValue": "200003",
16362306a36Sopenharmony_ci        "UMask": "0xc4"
16462306a36Sopenharmony_ci    },
16562306a36Sopenharmony_ci    {
16662306a36Sopenharmony_ci        "BriefDescription": "L2 cache misses when fetching instructions",
16762306a36Sopenharmony_ci        "EventCode": "0x24",
16862306a36Sopenharmony_ci        "EventName": "L2_RQSTS.CODE_RD_MISS",
16962306a36Sopenharmony_ci        "PublicDescription": "Number of instruction fetches that missed the L2 cache.",
17062306a36Sopenharmony_ci        "SampleAfterValue": "200003",
17162306a36Sopenharmony_ci        "UMask": "0x24"
17262306a36Sopenharmony_ci    },
17362306a36Sopenharmony_ci    {
17462306a36Sopenharmony_ci        "BriefDescription": "Demand Data Read requests that hit L2 cache",
17562306a36Sopenharmony_ci        "Errata": "HSD78, HSM80",
17662306a36Sopenharmony_ci        "EventCode": "0x24",
17762306a36Sopenharmony_ci        "EventName": "L2_RQSTS.DEMAND_DATA_RD_HIT",
17862306a36Sopenharmony_ci        "PublicDescription": "Counts the number of demand Data Read requests, initiated by load instructions, that hit L2 cache",
17962306a36Sopenharmony_ci        "SampleAfterValue": "200003",
18062306a36Sopenharmony_ci        "UMask": "0xc1"
18162306a36Sopenharmony_ci    },
18262306a36Sopenharmony_ci    {
18362306a36Sopenharmony_ci        "BriefDescription": "Demand Data Read miss L2, no rejects",
18462306a36Sopenharmony_ci        "Errata": "HSD78, HSM80",
18562306a36Sopenharmony_ci        "EventCode": "0x24",
18662306a36Sopenharmony_ci        "EventName": "L2_RQSTS.DEMAND_DATA_RD_MISS",
18762306a36Sopenharmony_ci        "PublicDescription": "Demand data read requests that missed L2, no rejects.",
18862306a36Sopenharmony_ci        "SampleAfterValue": "200003",
18962306a36Sopenharmony_ci        "UMask": "0x21"
19062306a36Sopenharmony_ci    },
19162306a36Sopenharmony_ci    {
19262306a36Sopenharmony_ci        "BriefDescription": "L2 prefetch requests that hit L2 cache",
19362306a36Sopenharmony_ci        "EventCode": "0x24",
19462306a36Sopenharmony_ci        "EventName": "L2_RQSTS.L2_PF_HIT",
19562306a36Sopenharmony_ci        "PublicDescription": "Counts all L2 HW prefetcher requests that hit L2.",
19662306a36Sopenharmony_ci        "SampleAfterValue": "200003",
19762306a36Sopenharmony_ci        "UMask": "0xd0"
19862306a36Sopenharmony_ci    },
19962306a36Sopenharmony_ci    {
20062306a36Sopenharmony_ci        "BriefDescription": "L2 prefetch requests that miss L2 cache",
20162306a36Sopenharmony_ci        "EventCode": "0x24",
20262306a36Sopenharmony_ci        "EventName": "L2_RQSTS.L2_PF_MISS",
20362306a36Sopenharmony_ci        "PublicDescription": "Counts all L2 HW prefetcher requests that missed L2.",
20462306a36Sopenharmony_ci        "SampleAfterValue": "200003",
20562306a36Sopenharmony_ci        "UMask": "0x30"
20662306a36Sopenharmony_ci    },
20762306a36Sopenharmony_ci    {
20862306a36Sopenharmony_ci        "BriefDescription": "All requests that miss L2 cache",
20962306a36Sopenharmony_ci        "Errata": "HSD78, HSM80",
21062306a36Sopenharmony_ci        "EventCode": "0x24",
21162306a36Sopenharmony_ci        "EventName": "L2_RQSTS.MISS",
21262306a36Sopenharmony_ci        "PublicDescription": "All requests that missed L2.",
21362306a36Sopenharmony_ci        "SampleAfterValue": "200003",
21462306a36Sopenharmony_ci        "UMask": "0x3f"
21562306a36Sopenharmony_ci    },
21662306a36Sopenharmony_ci    {
21762306a36Sopenharmony_ci        "BriefDescription": "All L2 requests",
21862306a36Sopenharmony_ci        "Errata": "HSD78, HSM80",
21962306a36Sopenharmony_ci        "EventCode": "0x24",
22062306a36Sopenharmony_ci        "EventName": "L2_RQSTS.REFERENCES",
22162306a36Sopenharmony_ci        "PublicDescription": "All requests to L2 cache.",
22262306a36Sopenharmony_ci        "SampleAfterValue": "200003",
22362306a36Sopenharmony_ci        "UMask": "0xff"
22462306a36Sopenharmony_ci    },
22562306a36Sopenharmony_ci    {
22662306a36Sopenharmony_ci        "BriefDescription": "RFO requests that hit L2 cache",
22762306a36Sopenharmony_ci        "EventCode": "0x24",
22862306a36Sopenharmony_ci        "EventName": "L2_RQSTS.RFO_HIT",
22962306a36Sopenharmony_ci        "PublicDescription": "Counts the number of store RFO requests that hit the L2 cache.",
23062306a36Sopenharmony_ci        "SampleAfterValue": "200003",
23162306a36Sopenharmony_ci        "UMask": "0xc2"
23262306a36Sopenharmony_ci    },
23362306a36Sopenharmony_ci    {
23462306a36Sopenharmony_ci        "BriefDescription": "RFO requests that miss L2 cache",
23562306a36Sopenharmony_ci        "EventCode": "0x24",
23662306a36Sopenharmony_ci        "EventName": "L2_RQSTS.RFO_MISS",
23762306a36Sopenharmony_ci        "PublicDescription": "Counts the number of store RFO requests that miss the L2 cache.",
23862306a36Sopenharmony_ci        "SampleAfterValue": "200003",
23962306a36Sopenharmony_ci        "UMask": "0x22"
24062306a36Sopenharmony_ci    },
24162306a36Sopenharmony_ci    {
24262306a36Sopenharmony_ci        "BriefDescription": "L2 or L3 HW prefetches that access L2 cache",
24362306a36Sopenharmony_ci        "EventCode": "0xf0",
24462306a36Sopenharmony_ci        "EventName": "L2_TRANS.ALL_PF",
24562306a36Sopenharmony_ci        "PublicDescription": "Any MLC or L3 HW prefetch accessing L2, including rejects.",
24662306a36Sopenharmony_ci        "SampleAfterValue": "200003",
24762306a36Sopenharmony_ci        "UMask": "0x8"
24862306a36Sopenharmony_ci    },
24962306a36Sopenharmony_ci    {
25062306a36Sopenharmony_ci        "BriefDescription": "Transactions accessing L2 pipe",
25162306a36Sopenharmony_ci        "EventCode": "0xf0",
25262306a36Sopenharmony_ci        "EventName": "L2_TRANS.ALL_REQUESTS",
25362306a36Sopenharmony_ci        "PublicDescription": "Transactions accessing L2 pipe.",
25462306a36Sopenharmony_ci        "SampleAfterValue": "200003",
25562306a36Sopenharmony_ci        "UMask": "0x80"
25662306a36Sopenharmony_ci    },
25762306a36Sopenharmony_ci    {
25862306a36Sopenharmony_ci        "BriefDescription": "L2 cache accesses when fetching instructions",
25962306a36Sopenharmony_ci        "EventCode": "0xf0",
26062306a36Sopenharmony_ci        "EventName": "L2_TRANS.CODE_RD",
26162306a36Sopenharmony_ci        "PublicDescription": "L2 cache accesses when fetching instructions.",
26262306a36Sopenharmony_ci        "SampleAfterValue": "200003",
26362306a36Sopenharmony_ci        "UMask": "0x4"
26462306a36Sopenharmony_ci    },
26562306a36Sopenharmony_ci    {
26662306a36Sopenharmony_ci        "BriefDescription": "Demand Data Read requests that access L2 cache",
26762306a36Sopenharmony_ci        "EventCode": "0xf0",
26862306a36Sopenharmony_ci        "EventName": "L2_TRANS.DEMAND_DATA_RD",
26962306a36Sopenharmony_ci        "PublicDescription": "Demand data read requests that access L2 cache.",
27062306a36Sopenharmony_ci        "SampleAfterValue": "200003",
27162306a36Sopenharmony_ci        "UMask": "0x1"
27262306a36Sopenharmony_ci    },
27362306a36Sopenharmony_ci    {
27462306a36Sopenharmony_ci        "BriefDescription": "L1D writebacks that access L2 cache",
27562306a36Sopenharmony_ci        "EventCode": "0xf0",
27662306a36Sopenharmony_ci        "EventName": "L2_TRANS.L1D_WB",
27762306a36Sopenharmony_ci        "PublicDescription": "L1D writebacks that access L2 cache.",
27862306a36Sopenharmony_ci        "SampleAfterValue": "200003",
27962306a36Sopenharmony_ci        "UMask": "0x10"
28062306a36Sopenharmony_ci    },
28162306a36Sopenharmony_ci    {
28262306a36Sopenharmony_ci        "BriefDescription": "L2 fill requests that access L2 cache",
28362306a36Sopenharmony_ci        "EventCode": "0xf0",
28462306a36Sopenharmony_ci        "EventName": "L2_TRANS.L2_FILL",
28562306a36Sopenharmony_ci        "PublicDescription": "L2 fill requests that access L2 cache.",
28662306a36Sopenharmony_ci        "SampleAfterValue": "200003",
28762306a36Sopenharmony_ci        "UMask": "0x20"
28862306a36Sopenharmony_ci    },
28962306a36Sopenharmony_ci    {
29062306a36Sopenharmony_ci        "BriefDescription": "L2 writebacks that access L2 cache",
29162306a36Sopenharmony_ci        "EventCode": "0xf0",
29262306a36Sopenharmony_ci        "EventName": "L2_TRANS.L2_WB",
29362306a36Sopenharmony_ci        "PublicDescription": "L2 writebacks that access L2 cache.",
29462306a36Sopenharmony_ci        "SampleAfterValue": "200003",
29562306a36Sopenharmony_ci        "UMask": "0x40"
29662306a36Sopenharmony_ci    },
29762306a36Sopenharmony_ci    {
29862306a36Sopenharmony_ci        "BriefDescription": "RFO requests that access L2 cache",
29962306a36Sopenharmony_ci        "EventCode": "0xf0",
30062306a36Sopenharmony_ci        "EventName": "L2_TRANS.RFO",
30162306a36Sopenharmony_ci        "PublicDescription": "RFO requests that access L2 cache.",
30262306a36Sopenharmony_ci        "SampleAfterValue": "200003",
30362306a36Sopenharmony_ci        "UMask": "0x2"
30462306a36Sopenharmony_ci    },
30562306a36Sopenharmony_ci    {
30662306a36Sopenharmony_ci        "BriefDescription": "Cycles when L1D is locked",
30762306a36Sopenharmony_ci        "EventCode": "0x63",
30862306a36Sopenharmony_ci        "EventName": "LOCK_CYCLES.CACHE_LOCK_DURATION",
30962306a36Sopenharmony_ci        "PublicDescription": "Cycles in which the L1D is locked.",
31062306a36Sopenharmony_ci        "SampleAfterValue": "2000003",
31162306a36Sopenharmony_ci        "UMask": "0x2"
31262306a36Sopenharmony_ci    },
31362306a36Sopenharmony_ci    {
31462306a36Sopenharmony_ci        "BriefDescription": "Core-originated cacheable demand requests missed L3",
31562306a36Sopenharmony_ci        "EventCode": "0x2E",
31662306a36Sopenharmony_ci        "EventName": "LONGEST_LAT_CACHE.MISS",
31762306a36Sopenharmony_ci        "PublicDescription": "This event counts each cache miss condition for references to the last level cache.",
31862306a36Sopenharmony_ci        "SampleAfterValue": "100003",
31962306a36Sopenharmony_ci        "UMask": "0x41"
32062306a36Sopenharmony_ci    },
32162306a36Sopenharmony_ci    {
32262306a36Sopenharmony_ci        "BriefDescription": "Core-originated cacheable demand requests that refer to L3",
32362306a36Sopenharmony_ci        "EventCode": "0x2E",
32462306a36Sopenharmony_ci        "EventName": "LONGEST_LAT_CACHE.REFERENCE",
32562306a36Sopenharmony_ci        "PublicDescription": "This event counts requests originating from the core that reference a cache line in the last level cache.",
32662306a36Sopenharmony_ci        "SampleAfterValue": "100003",
32762306a36Sopenharmony_ci        "UMask": "0x4f"
32862306a36Sopenharmony_ci    },
32962306a36Sopenharmony_ci    {
33062306a36Sopenharmony_ci        "BriefDescription": "Retired load uops which data sources were L3 and cross-core snoop hits in on-pkg core cache.",
33162306a36Sopenharmony_ci        "Data_LA": "1",
33262306a36Sopenharmony_ci        "Errata": "HSD29, HSD25, HSM26, HSM30",
33362306a36Sopenharmony_ci        "EventCode": "0xD2",
33462306a36Sopenharmony_ci        "EventName": "MEM_LOAD_UOPS_L3_HIT_RETIRED.XSNP_HIT",
33562306a36Sopenharmony_ci        "PEBS": "1",
33662306a36Sopenharmony_ci        "SampleAfterValue": "20011",
33762306a36Sopenharmony_ci        "UMask": "0x2"
33862306a36Sopenharmony_ci    },
33962306a36Sopenharmony_ci    {
34062306a36Sopenharmony_ci        "BriefDescription": "Retired load uops which data sources were HitM responses from shared L3.",
34162306a36Sopenharmony_ci        "Data_LA": "1",
34262306a36Sopenharmony_ci        "Errata": "HSD29, HSD25, HSM26, HSM30",
34362306a36Sopenharmony_ci        "EventCode": "0xD2",
34462306a36Sopenharmony_ci        "EventName": "MEM_LOAD_UOPS_L3_HIT_RETIRED.XSNP_HITM",
34562306a36Sopenharmony_ci        "PEBS": "1",
34662306a36Sopenharmony_ci        "SampleAfterValue": "20011",
34762306a36Sopenharmony_ci        "UMask": "0x4"
34862306a36Sopenharmony_ci    },
34962306a36Sopenharmony_ci    {
35062306a36Sopenharmony_ci        "BriefDescription": "Retired load uops which data sources were L3 hit and cross-core snoop missed in on-pkg core cache.",
35162306a36Sopenharmony_ci        "Data_LA": "1",
35262306a36Sopenharmony_ci        "Errata": "HSD29, HSD25, HSM26, HSM30",
35362306a36Sopenharmony_ci        "EventCode": "0xD2",
35462306a36Sopenharmony_ci        "EventName": "MEM_LOAD_UOPS_L3_HIT_RETIRED.XSNP_MISS",
35562306a36Sopenharmony_ci        "PEBS": "1",
35662306a36Sopenharmony_ci        "SampleAfterValue": "20011",
35762306a36Sopenharmony_ci        "UMask": "0x1"
35862306a36Sopenharmony_ci    },
35962306a36Sopenharmony_ci    {
36062306a36Sopenharmony_ci        "BriefDescription": "Retired load uops which data sources were hits in L3 without snoops required.",
36162306a36Sopenharmony_ci        "Data_LA": "1",
36262306a36Sopenharmony_ci        "Errata": "HSD74, HSD29, HSD25, HSM26, HSM30",
36362306a36Sopenharmony_ci        "EventCode": "0xD2",
36462306a36Sopenharmony_ci        "EventName": "MEM_LOAD_UOPS_L3_HIT_RETIRED.XSNP_NONE",
36562306a36Sopenharmony_ci        "PEBS": "1",
36662306a36Sopenharmony_ci        "SampleAfterValue": "100003",
36762306a36Sopenharmony_ci        "UMask": "0x8"
36862306a36Sopenharmony_ci    },
36962306a36Sopenharmony_ci    {
37062306a36Sopenharmony_ci        "BriefDescription": "Data from local DRAM either Snoop not needed or Snoop Miss (RspI)",
37162306a36Sopenharmony_ci        "Data_LA": "1",
37262306a36Sopenharmony_ci        "Errata": "HSD74, HSD29, HSD25, HSM30",
37362306a36Sopenharmony_ci        "EventCode": "0xD3",
37462306a36Sopenharmony_ci        "EventName": "MEM_LOAD_UOPS_L3_MISS_RETIRED.LOCAL_DRAM",
37562306a36Sopenharmony_ci        "PEBS": "1",
37662306a36Sopenharmony_ci        "PublicDescription": "This event counts retired load uops where the data came from local DRAM. This does not include hardware prefetches.",
37762306a36Sopenharmony_ci        "SampleAfterValue": "100003",
37862306a36Sopenharmony_ci        "UMask": "0x1"
37962306a36Sopenharmony_ci    },
38062306a36Sopenharmony_ci    {
38162306a36Sopenharmony_ci        "BriefDescription": "Retired load uops which data sources were load uops missed L1 but hit FB due to preceding miss to the same cache line with data not ready.",
38262306a36Sopenharmony_ci        "Data_LA": "1",
38362306a36Sopenharmony_ci        "Errata": "HSM30",
38462306a36Sopenharmony_ci        "EventCode": "0xD1",
38562306a36Sopenharmony_ci        "EventName": "MEM_LOAD_UOPS_RETIRED.HIT_LFB",
38662306a36Sopenharmony_ci        "PEBS": "1",
38762306a36Sopenharmony_ci        "SampleAfterValue": "100003",
38862306a36Sopenharmony_ci        "UMask": "0x40"
38962306a36Sopenharmony_ci    },
39062306a36Sopenharmony_ci    {
39162306a36Sopenharmony_ci        "BriefDescription": "Retired load uops with L1 cache hits as data sources.",
39262306a36Sopenharmony_ci        "Data_LA": "1",
39362306a36Sopenharmony_ci        "Errata": "HSD29, HSM30",
39462306a36Sopenharmony_ci        "EventCode": "0xD1",
39562306a36Sopenharmony_ci        "EventName": "MEM_LOAD_UOPS_RETIRED.L1_HIT",
39662306a36Sopenharmony_ci        "PEBS": "1",
39762306a36Sopenharmony_ci        "SampleAfterValue": "2000003",
39862306a36Sopenharmony_ci        "UMask": "0x1"
39962306a36Sopenharmony_ci    },
40062306a36Sopenharmony_ci    {
40162306a36Sopenharmony_ci        "BriefDescription": "Retired load uops misses in L1 cache as data sources.",
40262306a36Sopenharmony_ci        "Data_LA": "1",
40362306a36Sopenharmony_ci        "Errata": "HSM30",
40462306a36Sopenharmony_ci        "EventCode": "0xD1",
40562306a36Sopenharmony_ci        "EventName": "MEM_LOAD_UOPS_RETIRED.L1_MISS",
40662306a36Sopenharmony_ci        "PEBS": "1",
40762306a36Sopenharmony_ci        "PublicDescription": "Retired load uops missed L1 cache as data sources.",
40862306a36Sopenharmony_ci        "SampleAfterValue": "100003",
40962306a36Sopenharmony_ci        "UMask": "0x8"
41062306a36Sopenharmony_ci    },
41162306a36Sopenharmony_ci    {
41262306a36Sopenharmony_ci        "BriefDescription": "Retired load uops with L2 cache hits as data sources.",
41362306a36Sopenharmony_ci        "Data_LA": "1",
41462306a36Sopenharmony_ci        "Errata": "HSD76, HSD29, HSM30",
41562306a36Sopenharmony_ci        "EventCode": "0xD1",
41662306a36Sopenharmony_ci        "EventName": "MEM_LOAD_UOPS_RETIRED.L2_HIT",
41762306a36Sopenharmony_ci        "PEBS": "1",
41862306a36Sopenharmony_ci        "SampleAfterValue": "100003",
41962306a36Sopenharmony_ci        "UMask": "0x2"
42062306a36Sopenharmony_ci    },
42162306a36Sopenharmony_ci    {
42262306a36Sopenharmony_ci        "BriefDescription": "Miss in mid-level (L2) cache. Excludes Unknown data-source.",
42362306a36Sopenharmony_ci        "Data_LA": "1",
42462306a36Sopenharmony_ci        "Errata": "HSD29, HSM30",
42562306a36Sopenharmony_ci        "EventCode": "0xD1",
42662306a36Sopenharmony_ci        "EventName": "MEM_LOAD_UOPS_RETIRED.L2_MISS",
42762306a36Sopenharmony_ci        "PEBS": "1",
42862306a36Sopenharmony_ci        "PublicDescription": "Retired load uops missed L2. Unknown data source excluded.",
42962306a36Sopenharmony_ci        "SampleAfterValue": "50021",
43062306a36Sopenharmony_ci        "UMask": "0x10"
43162306a36Sopenharmony_ci    },
43262306a36Sopenharmony_ci    {
43362306a36Sopenharmony_ci        "BriefDescription": "Retired load uops which data sources were data hits in L3 without snoops required.",
43462306a36Sopenharmony_ci        "Data_LA": "1",
43562306a36Sopenharmony_ci        "Errata": "HSD74, HSD29, HSD25, HSM26, HSM30",
43662306a36Sopenharmony_ci        "EventCode": "0xD1",
43762306a36Sopenharmony_ci        "EventName": "MEM_LOAD_UOPS_RETIRED.L3_HIT",
43862306a36Sopenharmony_ci        "PEBS": "1",
43962306a36Sopenharmony_ci        "PublicDescription": "Retired load uops with L3 cache hits as data sources.",
44062306a36Sopenharmony_ci        "SampleAfterValue": "50021",
44162306a36Sopenharmony_ci        "UMask": "0x4"
44262306a36Sopenharmony_ci    },
44362306a36Sopenharmony_ci    {
44462306a36Sopenharmony_ci        "BriefDescription": "Miss in last-level (L3) cache. Excludes Unknown data-source.",
44562306a36Sopenharmony_ci        "Data_LA": "1",
44662306a36Sopenharmony_ci        "Errata": "HSD74, HSD29, HSD25, HSM26, HSM30",
44762306a36Sopenharmony_ci        "EventCode": "0xD1",
44862306a36Sopenharmony_ci        "EventName": "MEM_LOAD_UOPS_RETIRED.L3_MISS",
44962306a36Sopenharmony_ci        "PEBS": "1",
45062306a36Sopenharmony_ci        "PublicDescription": "Retired load uops missed L3. Excludes unknown data source .",
45162306a36Sopenharmony_ci        "SampleAfterValue": "100003",
45262306a36Sopenharmony_ci        "UMask": "0x20"
45362306a36Sopenharmony_ci    },
45462306a36Sopenharmony_ci    {
45562306a36Sopenharmony_ci        "BriefDescription": "Retired load uops.",
45662306a36Sopenharmony_ci        "Data_LA": "1",
45762306a36Sopenharmony_ci        "Errata": "HSD29, HSM30",
45862306a36Sopenharmony_ci        "EventCode": "0xD0",
45962306a36Sopenharmony_ci        "EventName": "MEM_UOPS_RETIRED.ALL_LOADS",
46062306a36Sopenharmony_ci        "PEBS": "1",
46162306a36Sopenharmony_ci        "PublicDescription": "Counts all retired load uops. This event accounts for SW prefetch uops of PREFETCHNTA or PREFETCHT0/1/2 or PREFETCHW.",
46262306a36Sopenharmony_ci        "SampleAfterValue": "2000003",
46362306a36Sopenharmony_ci        "UMask": "0x81"
46462306a36Sopenharmony_ci    },
46562306a36Sopenharmony_ci    {
46662306a36Sopenharmony_ci        "BriefDescription": "Retired store uops.",
46762306a36Sopenharmony_ci        "Data_LA": "1",
46862306a36Sopenharmony_ci        "Errata": "HSD29, HSM30",
46962306a36Sopenharmony_ci        "EventCode": "0xD0",
47062306a36Sopenharmony_ci        "EventName": "MEM_UOPS_RETIRED.ALL_STORES",
47162306a36Sopenharmony_ci        "PEBS": "1",
47262306a36Sopenharmony_ci        "PublicDescription": "Counts all retired store uops.",
47362306a36Sopenharmony_ci        "SampleAfterValue": "2000003",
47462306a36Sopenharmony_ci        "UMask": "0x82"
47562306a36Sopenharmony_ci    },
47662306a36Sopenharmony_ci    {
47762306a36Sopenharmony_ci        "BriefDescription": "Retired load uops with locked access.",
47862306a36Sopenharmony_ci        "Data_LA": "1",
47962306a36Sopenharmony_ci        "Errata": "HSD76, HSD29, HSM30",
48062306a36Sopenharmony_ci        "EventCode": "0xD0",
48162306a36Sopenharmony_ci        "EventName": "MEM_UOPS_RETIRED.LOCK_LOADS",
48262306a36Sopenharmony_ci        "PEBS": "1",
48362306a36Sopenharmony_ci        "SampleAfterValue": "100003",
48462306a36Sopenharmony_ci        "UMask": "0x21"
48562306a36Sopenharmony_ci    },
48662306a36Sopenharmony_ci    {
48762306a36Sopenharmony_ci        "BriefDescription": "Retired load uops that split across a cacheline boundary.",
48862306a36Sopenharmony_ci        "Data_LA": "1",
48962306a36Sopenharmony_ci        "Errata": "HSD29, HSM30",
49062306a36Sopenharmony_ci        "EventCode": "0xD0",
49162306a36Sopenharmony_ci        "EventName": "MEM_UOPS_RETIRED.SPLIT_LOADS",
49262306a36Sopenharmony_ci        "PEBS": "1",
49362306a36Sopenharmony_ci        "SampleAfterValue": "100003",
49462306a36Sopenharmony_ci        "UMask": "0x41"
49562306a36Sopenharmony_ci    },
49662306a36Sopenharmony_ci    {
49762306a36Sopenharmony_ci        "BriefDescription": "Retired store uops that split across a cacheline boundary.",
49862306a36Sopenharmony_ci        "Data_LA": "1",
49962306a36Sopenharmony_ci        "Errata": "HSD29, HSM30",
50062306a36Sopenharmony_ci        "EventCode": "0xD0",
50162306a36Sopenharmony_ci        "EventName": "MEM_UOPS_RETIRED.SPLIT_STORES",
50262306a36Sopenharmony_ci        "PEBS": "1",
50362306a36Sopenharmony_ci        "SampleAfterValue": "100003",
50462306a36Sopenharmony_ci        "UMask": "0x42"
50562306a36Sopenharmony_ci    },
50662306a36Sopenharmony_ci    {
50762306a36Sopenharmony_ci        "BriefDescription": "Retired load uops that miss the STLB.",
50862306a36Sopenharmony_ci        "Data_LA": "1",
50962306a36Sopenharmony_ci        "Errata": "HSD29, HSM30",
51062306a36Sopenharmony_ci        "EventCode": "0xD0",
51162306a36Sopenharmony_ci        "EventName": "MEM_UOPS_RETIRED.STLB_MISS_LOADS",
51262306a36Sopenharmony_ci        "PEBS": "1",
51362306a36Sopenharmony_ci        "SampleAfterValue": "100003",
51462306a36Sopenharmony_ci        "UMask": "0x11"
51562306a36Sopenharmony_ci    },
51662306a36Sopenharmony_ci    {
51762306a36Sopenharmony_ci        "BriefDescription": "Retired store uops that miss the STLB.",
51862306a36Sopenharmony_ci        "Data_LA": "1",
51962306a36Sopenharmony_ci        "Errata": "HSD29, HSM30",
52062306a36Sopenharmony_ci        "EventCode": "0xD0",
52162306a36Sopenharmony_ci        "EventName": "MEM_UOPS_RETIRED.STLB_MISS_STORES",
52262306a36Sopenharmony_ci        "PEBS": "1",
52362306a36Sopenharmony_ci        "SampleAfterValue": "100003",
52462306a36Sopenharmony_ci        "UMask": "0x12"
52562306a36Sopenharmony_ci    },
52662306a36Sopenharmony_ci    {
52762306a36Sopenharmony_ci        "BriefDescription": "Demand and prefetch data reads",
52862306a36Sopenharmony_ci        "EventCode": "0xB0",
52962306a36Sopenharmony_ci        "EventName": "OFFCORE_REQUESTS.ALL_DATA_RD",
53062306a36Sopenharmony_ci        "PublicDescription": "Data read requests sent to uncore (demand and prefetch).",
53162306a36Sopenharmony_ci        "SampleAfterValue": "100003",
53262306a36Sopenharmony_ci        "UMask": "0x8"
53362306a36Sopenharmony_ci    },
53462306a36Sopenharmony_ci    {
53562306a36Sopenharmony_ci        "BriefDescription": "Cacheable and noncacheable code read requests",
53662306a36Sopenharmony_ci        "EventCode": "0xB0",
53762306a36Sopenharmony_ci        "EventName": "OFFCORE_REQUESTS.DEMAND_CODE_RD",
53862306a36Sopenharmony_ci        "PublicDescription": "Demand code read requests sent to uncore.",
53962306a36Sopenharmony_ci        "SampleAfterValue": "100003",
54062306a36Sopenharmony_ci        "UMask": "0x2"
54162306a36Sopenharmony_ci    },
54262306a36Sopenharmony_ci    {
54362306a36Sopenharmony_ci        "BriefDescription": "Demand Data Read requests sent to uncore",
54462306a36Sopenharmony_ci        "Errata": "HSD78, HSM80",
54562306a36Sopenharmony_ci        "EventCode": "0xb0",
54662306a36Sopenharmony_ci        "EventName": "OFFCORE_REQUESTS.DEMAND_DATA_RD",
54762306a36Sopenharmony_ci        "PublicDescription": "Demand data read requests sent to uncore.",
54862306a36Sopenharmony_ci        "SampleAfterValue": "100003",
54962306a36Sopenharmony_ci        "UMask": "0x1"
55062306a36Sopenharmony_ci    },
55162306a36Sopenharmony_ci    {
55262306a36Sopenharmony_ci        "BriefDescription": "Demand RFO requests including regular RFOs, locks, ItoM",
55362306a36Sopenharmony_ci        "EventCode": "0xB0",
55462306a36Sopenharmony_ci        "EventName": "OFFCORE_REQUESTS.DEMAND_RFO",
55562306a36Sopenharmony_ci        "PublicDescription": "Demand RFO read requests sent to uncore, including regular RFOs, locks, ItoM.",
55662306a36Sopenharmony_ci        "SampleAfterValue": "100003",
55762306a36Sopenharmony_ci        "UMask": "0x4"
55862306a36Sopenharmony_ci    },
55962306a36Sopenharmony_ci    {
56062306a36Sopenharmony_ci        "BriefDescription": "Offcore requests buffer cannot take more entries for this thread core.",
56162306a36Sopenharmony_ci        "EventCode": "0xb2",
56262306a36Sopenharmony_ci        "EventName": "OFFCORE_REQUESTS_BUFFER.SQ_FULL",
56362306a36Sopenharmony_ci        "SampleAfterValue": "2000003",
56462306a36Sopenharmony_ci        "UMask": "0x1"
56562306a36Sopenharmony_ci    },
56662306a36Sopenharmony_ci    {
56762306a36Sopenharmony_ci        "BriefDescription": "Offcore outstanding cacheable Core Data Read transactions in SuperQueue (SQ), queue to uncore",
56862306a36Sopenharmony_ci        "Errata": "HSD62, HSD61, HSM63",
56962306a36Sopenharmony_ci        "EventCode": "0x60",
57062306a36Sopenharmony_ci        "EventName": "OFFCORE_REQUESTS_OUTSTANDING.ALL_DATA_RD",
57162306a36Sopenharmony_ci        "PublicDescription": "Offcore outstanding cacheable data read transactions in SQ to uncore. Set Cmask=1 to count cycles.",
57262306a36Sopenharmony_ci        "SampleAfterValue": "2000003",
57362306a36Sopenharmony_ci        "UMask": "0x8"
57462306a36Sopenharmony_ci    },
57562306a36Sopenharmony_ci    {
57662306a36Sopenharmony_ci        "BriefDescription": "Cycles when offcore outstanding cacheable Core Data Read transactions are present in SuperQueue (SQ), queue to uncore.",
57762306a36Sopenharmony_ci        "CounterMask": "1",
57862306a36Sopenharmony_ci        "Errata": "HSD62, HSD61, HSM63",
57962306a36Sopenharmony_ci        "EventCode": "0x60",
58062306a36Sopenharmony_ci        "EventName": "OFFCORE_REQUESTS_OUTSTANDING.CYCLES_WITH_DATA_RD",
58162306a36Sopenharmony_ci        "SampleAfterValue": "2000003",
58262306a36Sopenharmony_ci        "UMask": "0x8"
58362306a36Sopenharmony_ci    },
58462306a36Sopenharmony_ci    {
58562306a36Sopenharmony_ci        "BriefDescription": "Cycles when offcore outstanding Demand Data Read transactions are present in SuperQueue (SQ), queue to uncore.",
58662306a36Sopenharmony_ci        "CounterMask": "1",
58762306a36Sopenharmony_ci        "Errata": "HSD78, HSD62, HSD61, HSM63, HSM80",
58862306a36Sopenharmony_ci        "EventCode": "0x60",
58962306a36Sopenharmony_ci        "EventName": "OFFCORE_REQUESTS_OUTSTANDING.CYCLES_WITH_DEMAND_DATA_RD",
59062306a36Sopenharmony_ci        "SampleAfterValue": "2000003",
59162306a36Sopenharmony_ci        "UMask": "0x1"
59262306a36Sopenharmony_ci    },
59362306a36Sopenharmony_ci    {
59462306a36Sopenharmony_ci        "BriefDescription": "Offcore outstanding demand rfo reads transactions in SuperQueue (SQ), queue to uncore, every cycle.",
59562306a36Sopenharmony_ci        "CounterMask": "1",
59662306a36Sopenharmony_ci        "Errata": "HSD62, HSD61, HSM63",
59762306a36Sopenharmony_ci        "EventCode": "0x60",
59862306a36Sopenharmony_ci        "EventName": "OFFCORE_REQUESTS_OUTSTANDING.CYCLES_WITH_DEMAND_RFO",
59962306a36Sopenharmony_ci        "SampleAfterValue": "2000003",
60062306a36Sopenharmony_ci        "UMask": "0x4"
60162306a36Sopenharmony_ci    },
60262306a36Sopenharmony_ci    {
60362306a36Sopenharmony_ci        "BriefDescription": "Offcore outstanding code reads transactions in SuperQueue (SQ), queue to uncore, every cycle",
60462306a36Sopenharmony_ci        "Errata": "HSD62, HSD61, HSM63",
60562306a36Sopenharmony_ci        "EventCode": "0x60",
60662306a36Sopenharmony_ci        "EventName": "OFFCORE_REQUESTS_OUTSTANDING.DEMAND_CODE_RD",
60762306a36Sopenharmony_ci        "PublicDescription": "Offcore outstanding Demand code Read transactions in SQ to uncore. Set Cmask=1 to count cycles.",
60862306a36Sopenharmony_ci        "SampleAfterValue": "2000003",
60962306a36Sopenharmony_ci        "UMask": "0x2"
61062306a36Sopenharmony_ci    },
61162306a36Sopenharmony_ci    {
61262306a36Sopenharmony_ci        "BriefDescription": "Offcore outstanding Demand Data Read transactions in uncore queue.",
61362306a36Sopenharmony_ci        "Errata": "HSD78, HSD62, HSD61, HSM63, HSM80",
61462306a36Sopenharmony_ci        "EventCode": "0x60",
61562306a36Sopenharmony_ci        "EventName": "OFFCORE_REQUESTS_OUTSTANDING.DEMAND_DATA_RD",
61662306a36Sopenharmony_ci        "PublicDescription": "Offcore outstanding demand data read transactions in SQ to uncore. Set Cmask=1 to count cycles.",
61762306a36Sopenharmony_ci        "SampleAfterValue": "2000003",
61862306a36Sopenharmony_ci        "UMask": "0x1"
61962306a36Sopenharmony_ci    },
62062306a36Sopenharmony_ci    {
62162306a36Sopenharmony_ci        "BriefDescription": "Cycles with at least 6 offcore outstanding Demand Data Read transactions in uncore queue.",
62262306a36Sopenharmony_ci        "CounterMask": "6",
62362306a36Sopenharmony_ci        "Errata": "HSD78, HSD62, HSD61, HSM63, HSM80",
62462306a36Sopenharmony_ci        "EventCode": "0x60",
62562306a36Sopenharmony_ci        "EventName": "OFFCORE_REQUESTS_OUTSTANDING.DEMAND_DATA_RD_GE_6",
62662306a36Sopenharmony_ci        "SampleAfterValue": "2000003",
62762306a36Sopenharmony_ci        "UMask": "0x1"
62862306a36Sopenharmony_ci    },
62962306a36Sopenharmony_ci    {
63062306a36Sopenharmony_ci        "BriefDescription": "Offcore outstanding RFO store transactions in SuperQueue (SQ), queue to uncore",
63162306a36Sopenharmony_ci        "Errata": "HSD62, HSD61, HSM63",
63262306a36Sopenharmony_ci        "EventCode": "0x60",
63362306a36Sopenharmony_ci        "EventName": "OFFCORE_REQUESTS_OUTSTANDING.DEMAND_RFO",
63462306a36Sopenharmony_ci        "PublicDescription": "Offcore outstanding RFO store transactions in SQ to uncore. Set Cmask=1 to count cycles.",
63562306a36Sopenharmony_ci        "SampleAfterValue": "2000003",
63662306a36Sopenharmony_ci        "UMask": "0x4"
63762306a36Sopenharmony_ci    },
63862306a36Sopenharmony_ci    {
63962306a36Sopenharmony_ci        "BriefDescription": "Offcore response can be programmed only with a specific pair of event select and counter MSR, and with specific event codes and predefine mask bit value in a dedicated MSR to specify attributes of the offcore transaction.",
64062306a36Sopenharmony_ci        "EventCode": "0xB7, 0xBB",
64162306a36Sopenharmony_ci        "EventName": "OFFCORE_RESPONSE",
64262306a36Sopenharmony_ci        "SampleAfterValue": "100003",
64362306a36Sopenharmony_ci        "UMask": "0x1"
64462306a36Sopenharmony_ci    },
64562306a36Sopenharmony_ci    {
64662306a36Sopenharmony_ci        "BriefDescription": "Counts all demand & prefetch code reads hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded",
64762306a36Sopenharmony_ci        "EventCode": "0xB7, 0xBB",
64862306a36Sopenharmony_ci        "EventName": "OFFCORE_RESPONSE.ALL_CODE_RD.L3_HIT.HIT_OTHER_CORE_NO_FWD",
64962306a36Sopenharmony_ci        "MSRIndex": "0x1a6,0x1a7",
65062306a36Sopenharmony_ci        "MSRValue": "0x4003C0244",
65162306a36Sopenharmony_ci        "SampleAfterValue": "100003",
65262306a36Sopenharmony_ci        "UMask": "0x1"
65362306a36Sopenharmony_ci    },
65462306a36Sopenharmony_ci    {
65562306a36Sopenharmony_ci        "BriefDescription": "Counts all demand & prefetch data reads hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded",
65662306a36Sopenharmony_ci        "EventCode": "0xB7, 0xBB",
65762306a36Sopenharmony_ci        "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.L3_HIT.HITM_OTHER_CORE",
65862306a36Sopenharmony_ci        "MSRIndex": "0x1a6,0x1a7",
65962306a36Sopenharmony_ci        "MSRValue": "0x10003C0091",
66062306a36Sopenharmony_ci        "SampleAfterValue": "100003",
66162306a36Sopenharmony_ci        "UMask": "0x1"
66262306a36Sopenharmony_ci    },
66362306a36Sopenharmony_ci    {
66462306a36Sopenharmony_ci        "BriefDescription": "Counts all demand & prefetch data reads hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded",
66562306a36Sopenharmony_ci        "EventCode": "0xB7, 0xBB",
66662306a36Sopenharmony_ci        "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.L3_HIT.HIT_OTHER_CORE_NO_FWD",
66762306a36Sopenharmony_ci        "MSRIndex": "0x1a6,0x1a7",
66862306a36Sopenharmony_ci        "MSRValue": "0x4003C0091",
66962306a36Sopenharmony_ci        "SampleAfterValue": "100003",
67062306a36Sopenharmony_ci        "UMask": "0x1"
67162306a36Sopenharmony_ci    },
67262306a36Sopenharmony_ci    {
67362306a36Sopenharmony_ci        "BriefDescription": "hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded",
67462306a36Sopenharmony_ci        "EventCode": "0xB7, 0xBB",
67562306a36Sopenharmony_ci        "EventName": "OFFCORE_RESPONSE.ALL_READS.L3_HIT.HITM_OTHER_CORE",
67662306a36Sopenharmony_ci        "MSRIndex": "0x1a6,0x1a7",
67762306a36Sopenharmony_ci        "MSRValue": "0x10003C07F7",
67862306a36Sopenharmony_ci        "SampleAfterValue": "100003",
67962306a36Sopenharmony_ci        "UMask": "0x1"
68062306a36Sopenharmony_ci    },
68162306a36Sopenharmony_ci    {
68262306a36Sopenharmony_ci        "BriefDescription": "hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded",
68362306a36Sopenharmony_ci        "EventCode": "0xB7, 0xBB",
68462306a36Sopenharmony_ci        "EventName": "OFFCORE_RESPONSE.ALL_READS.L3_HIT.HIT_OTHER_CORE_NO_FWD",
68562306a36Sopenharmony_ci        "MSRIndex": "0x1a6,0x1a7",
68662306a36Sopenharmony_ci        "MSRValue": "0x4003C07F7",
68762306a36Sopenharmony_ci        "SampleAfterValue": "100003",
68862306a36Sopenharmony_ci        "UMask": "0x1"
68962306a36Sopenharmony_ci    },
69062306a36Sopenharmony_ci    {
69162306a36Sopenharmony_ci        "BriefDescription": "Counts all requests hit in the L3",
69262306a36Sopenharmony_ci        "EventCode": "0xB7, 0xBB",
69362306a36Sopenharmony_ci        "EventName": "OFFCORE_RESPONSE.ALL_REQUESTS.L3_HIT.ANY_RESPONSE",
69462306a36Sopenharmony_ci        "MSRIndex": "0x1a6,0x1a7",
69562306a36Sopenharmony_ci        "MSRValue": "0x3F803C8FFF",
69662306a36Sopenharmony_ci        "SampleAfterValue": "100003",
69762306a36Sopenharmony_ci        "UMask": "0x1"
69862306a36Sopenharmony_ci    },
69962306a36Sopenharmony_ci    {
70062306a36Sopenharmony_ci        "BriefDescription": "Counts all demand & prefetch RFOs hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded",
70162306a36Sopenharmony_ci        "EventCode": "0xB7, 0xBB",
70262306a36Sopenharmony_ci        "EventName": "OFFCORE_RESPONSE.ALL_RFO.L3_HIT.HITM_OTHER_CORE",
70362306a36Sopenharmony_ci        "MSRIndex": "0x1a6,0x1a7",
70462306a36Sopenharmony_ci        "MSRValue": "0x10003C0122",
70562306a36Sopenharmony_ci        "SampleAfterValue": "100003",
70662306a36Sopenharmony_ci        "UMask": "0x1"
70762306a36Sopenharmony_ci    },
70862306a36Sopenharmony_ci    {
70962306a36Sopenharmony_ci        "BriefDescription": "Counts all demand & prefetch RFOs hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded",
71062306a36Sopenharmony_ci        "EventCode": "0xB7, 0xBB",
71162306a36Sopenharmony_ci        "EventName": "OFFCORE_RESPONSE.ALL_RFO.L3_HIT.HIT_OTHER_CORE_NO_FWD",
71262306a36Sopenharmony_ci        "MSRIndex": "0x1a6,0x1a7",
71362306a36Sopenharmony_ci        "MSRValue": "0x4003C0122",
71462306a36Sopenharmony_ci        "SampleAfterValue": "100003",
71562306a36Sopenharmony_ci        "UMask": "0x1"
71662306a36Sopenharmony_ci    },
71762306a36Sopenharmony_ci    {
71862306a36Sopenharmony_ci        "BriefDescription": "Counts all demand code reads hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded",
71962306a36Sopenharmony_ci        "EventCode": "0xB7, 0xBB",
72062306a36Sopenharmony_ci        "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.L3_HIT.HITM_OTHER_CORE",
72162306a36Sopenharmony_ci        "MSRIndex": "0x1a6,0x1a7",
72262306a36Sopenharmony_ci        "MSRValue": "0x10003C0004",
72362306a36Sopenharmony_ci        "SampleAfterValue": "100003",
72462306a36Sopenharmony_ci        "UMask": "0x1"
72562306a36Sopenharmony_ci    },
72662306a36Sopenharmony_ci    {
72762306a36Sopenharmony_ci        "BriefDescription": "Counts all demand code reads hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded",
72862306a36Sopenharmony_ci        "EventCode": "0xB7, 0xBB",
72962306a36Sopenharmony_ci        "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.L3_HIT.HIT_OTHER_CORE_NO_FWD",
73062306a36Sopenharmony_ci        "MSRIndex": "0x1a6,0x1a7",
73162306a36Sopenharmony_ci        "MSRValue": "0x4003C0004",
73262306a36Sopenharmony_ci        "SampleAfterValue": "100003",
73362306a36Sopenharmony_ci        "UMask": "0x1"
73462306a36Sopenharmony_ci    },
73562306a36Sopenharmony_ci    {
73662306a36Sopenharmony_ci        "BriefDescription": "Counts demand data reads hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded",
73762306a36Sopenharmony_ci        "EventCode": "0xB7, 0xBB",
73862306a36Sopenharmony_ci        "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.L3_HIT.HITM_OTHER_CORE",
73962306a36Sopenharmony_ci        "MSRIndex": "0x1a6,0x1a7",
74062306a36Sopenharmony_ci        "MSRValue": "0x10003C0001",
74162306a36Sopenharmony_ci        "SampleAfterValue": "100003",
74262306a36Sopenharmony_ci        "UMask": "0x1"
74362306a36Sopenharmony_ci    },
74462306a36Sopenharmony_ci    {
74562306a36Sopenharmony_ci        "BriefDescription": "Counts demand data reads hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded",
74662306a36Sopenharmony_ci        "EventCode": "0xB7, 0xBB",
74762306a36Sopenharmony_ci        "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.L3_HIT.HIT_OTHER_CORE_NO_FWD",
74862306a36Sopenharmony_ci        "MSRIndex": "0x1a6,0x1a7",
74962306a36Sopenharmony_ci        "MSRValue": "0x4003C0001",
75062306a36Sopenharmony_ci        "SampleAfterValue": "100003",
75162306a36Sopenharmony_ci        "UMask": "0x1"
75262306a36Sopenharmony_ci    },
75362306a36Sopenharmony_ci    {
75462306a36Sopenharmony_ci        "BriefDescription": "Counts all demand data writes (RFOs) hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded",
75562306a36Sopenharmony_ci        "EventCode": "0xB7, 0xBB",
75662306a36Sopenharmony_ci        "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.L3_HIT.HITM_OTHER_CORE",
75762306a36Sopenharmony_ci        "MSRIndex": "0x1a6,0x1a7",
75862306a36Sopenharmony_ci        "MSRValue": "0x10003C0002",
75962306a36Sopenharmony_ci        "SampleAfterValue": "100003",
76062306a36Sopenharmony_ci        "UMask": "0x1"
76162306a36Sopenharmony_ci    },
76262306a36Sopenharmony_ci    {
76362306a36Sopenharmony_ci        "BriefDescription": "Counts all demand data writes (RFOs) hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded",
76462306a36Sopenharmony_ci        "EventCode": "0xB7, 0xBB",
76562306a36Sopenharmony_ci        "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.L3_HIT.HIT_OTHER_CORE_NO_FWD",
76662306a36Sopenharmony_ci        "MSRIndex": "0x1a6,0x1a7",
76762306a36Sopenharmony_ci        "MSRValue": "0x4003C0002",
76862306a36Sopenharmony_ci        "SampleAfterValue": "100003",
76962306a36Sopenharmony_ci        "UMask": "0x1"
77062306a36Sopenharmony_ci    },
77162306a36Sopenharmony_ci    {
77262306a36Sopenharmony_ci        "BriefDescription": "Counts all prefetch (that bring data to LLC only) code reads hit in the L3",
77362306a36Sopenharmony_ci        "EventCode": "0xB7, 0xBB",
77462306a36Sopenharmony_ci        "EventName": "OFFCORE_RESPONSE.PF_L2_CODE_RD.L3_HIT.ANY_RESPONSE",
77562306a36Sopenharmony_ci        "MSRIndex": "0x1a6,0x1a7",
77662306a36Sopenharmony_ci        "MSRValue": "0x3F803C0040",
77762306a36Sopenharmony_ci        "SampleAfterValue": "100003",
77862306a36Sopenharmony_ci        "UMask": "0x1"
77962306a36Sopenharmony_ci    },
78062306a36Sopenharmony_ci    {
78162306a36Sopenharmony_ci        "BriefDescription": "Counts prefetch (that bring data to L2) data reads hit in the L3",
78262306a36Sopenharmony_ci        "EventCode": "0xB7, 0xBB",
78362306a36Sopenharmony_ci        "EventName": "OFFCORE_RESPONSE.PF_L2_DATA_RD.L3_HIT.ANY_RESPONSE",
78462306a36Sopenharmony_ci        "MSRIndex": "0x1a6,0x1a7",
78562306a36Sopenharmony_ci        "MSRValue": "0x3F803C0010",
78662306a36Sopenharmony_ci        "SampleAfterValue": "100003",
78762306a36Sopenharmony_ci        "UMask": "0x1"
78862306a36Sopenharmony_ci    },
78962306a36Sopenharmony_ci    {
79062306a36Sopenharmony_ci        "BriefDescription": "Counts all prefetch (that bring data to L2) RFOs hit in the L3",
79162306a36Sopenharmony_ci        "EventCode": "0xB7, 0xBB",
79262306a36Sopenharmony_ci        "EventName": "OFFCORE_RESPONSE.PF_L2_RFO.L3_HIT.ANY_RESPONSE",
79362306a36Sopenharmony_ci        "MSRIndex": "0x1a6,0x1a7",
79462306a36Sopenharmony_ci        "MSRValue": "0x3F803C0020",
79562306a36Sopenharmony_ci        "SampleAfterValue": "100003",
79662306a36Sopenharmony_ci        "UMask": "0x1"
79762306a36Sopenharmony_ci    },
79862306a36Sopenharmony_ci    {
79962306a36Sopenharmony_ci        "BriefDescription": "Counts prefetch (that bring data to LLC only) code reads hit in the L3",
80062306a36Sopenharmony_ci        "EventCode": "0xB7, 0xBB",
80162306a36Sopenharmony_ci        "EventName": "OFFCORE_RESPONSE.PF_L3_CODE_RD.L3_HIT.ANY_RESPONSE",
80262306a36Sopenharmony_ci        "MSRIndex": "0x1a6,0x1a7",
80362306a36Sopenharmony_ci        "MSRValue": "0x3F803C0200",
80462306a36Sopenharmony_ci        "SampleAfterValue": "100003",
80562306a36Sopenharmony_ci        "UMask": "0x1"
80662306a36Sopenharmony_ci    },
80762306a36Sopenharmony_ci    {
80862306a36Sopenharmony_ci        "BriefDescription": "Counts all prefetch (that bring data to LLC only) data reads hit in the L3",
80962306a36Sopenharmony_ci        "EventCode": "0xB7, 0xBB",
81062306a36Sopenharmony_ci        "EventName": "OFFCORE_RESPONSE.PF_L3_DATA_RD.L3_HIT.ANY_RESPONSE",
81162306a36Sopenharmony_ci        "MSRIndex": "0x1a6,0x1a7",
81262306a36Sopenharmony_ci        "MSRValue": "0x3F803C0080",
81362306a36Sopenharmony_ci        "SampleAfterValue": "100003",
81462306a36Sopenharmony_ci        "UMask": "0x1"
81562306a36Sopenharmony_ci    },
81662306a36Sopenharmony_ci    {
81762306a36Sopenharmony_ci        "BriefDescription": "Counts all prefetch (that bring data to LLC only) RFOs hit in the L3",
81862306a36Sopenharmony_ci        "EventCode": "0xB7, 0xBB",
81962306a36Sopenharmony_ci        "EventName": "OFFCORE_RESPONSE.PF_L3_RFO.L3_HIT.ANY_RESPONSE",
82062306a36Sopenharmony_ci        "MSRIndex": "0x1a6,0x1a7",
82162306a36Sopenharmony_ci        "MSRValue": "0x3F803C0100",
82262306a36Sopenharmony_ci        "SampleAfterValue": "100003",
82362306a36Sopenharmony_ci        "UMask": "0x1"
82462306a36Sopenharmony_ci    },
82562306a36Sopenharmony_ci    {
82662306a36Sopenharmony_ci        "BriefDescription": "Split locks in SQ",
82762306a36Sopenharmony_ci        "EventCode": "0xf4",
82862306a36Sopenharmony_ci        "EventName": "SQ_MISC.SPLIT_LOCK",
82962306a36Sopenharmony_ci        "SampleAfterValue": "100003",
83062306a36Sopenharmony_ci        "UMask": "0x10"
83162306a36Sopenharmony_ci    }
83262306a36Sopenharmony_ci]
833