162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * omap-mcbsp.c -- OMAP ALSA SoC DAI driver using McBSP port 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2008 Nokia Corporation 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com> 862306a36Sopenharmony_ci * Peter Ujfalusi <peter.ujfalusi@ti.com> 962306a36Sopenharmony_ci */ 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#include <linux/init.h> 1262306a36Sopenharmony_ci#include <linux/module.h> 1362306a36Sopenharmony_ci#include <linux/device.h> 1462306a36Sopenharmony_ci#include <linux/pm_runtime.h> 1562306a36Sopenharmony_ci#include <linux/of.h> 1662306a36Sopenharmony_ci#include <linux/of_device.h> 1762306a36Sopenharmony_ci#include <sound/core.h> 1862306a36Sopenharmony_ci#include <sound/pcm.h> 1962306a36Sopenharmony_ci#include <sound/pcm_params.h> 2062306a36Sopenharmony_ci#include <sound/initval.h> 2162306a36Sopenharmony_ci#include <sound/soc.h> 2262306a36Sopenharmony_ci#include <sound/dmaengine_pcm.h> 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci#include "omap-mcbsp-priv.h" 2562306a36Sopenharmony_ci#include "omap-mcbsp.h" 2662306a36Sopenharmony_ci#include "sdma-pcm.h" 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci#define OMAP_MCBSP_RATES (SNDRV_PCM_RATE_8000_96000) 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_cienum { 3162306a36Sopenharmony_ci OMAP_MCBSP_WORD_8 = 0, 3262306a36Sopenharmony_ci OMAP_MCBSP_WORD_12, 3362306a36Sopenharmony_ci OMAP_MCBSP_WORD_16, 3462306a36Sopenharmony_ci OMAP_MCBSP_WORD_20, 3562306a36Sopenharmony_ci OMAP_MCBSP_WORD_24, 3662306a36Sopenharmony_ci OMAP_MCBSP_WORD_32, 3762306a36Sopenharmony_ci}; 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_cistatic void omap_mcbsp_dump_reg(struct omap_mcbsp *mcbsp) 4062306a36Sopenharmony_ci{ 4162306a36Sopenharmony_ci dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id); 4262306a36Sopenharmony_ci dev_dbg(mcbsp->dev, "DRR2: 0x%04x\n", MCBSP_READ(mcbsp, DRR2)); 4362306a36Sopenharmony_ci dev_dbg(mcbsp->dev, "DRR1: 0x%04x\n", MCBSP_READ(mcbsp, DRR1)); 4462306a36Sopenharmony_ci dev_dbg(mcbsp->dev, "DXR2: 0x%04x\n", MCBSP_READ(mcbsp, DXR2)); 4562306a36Sopenharmony_ci dev_dbg(mcbsp->dev, "DXR1: 0x%04x\n", MCBSP_READ(mcbsp, DXR1)); 4662306a36Sopenharmony_ci dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n", MCBSP_READ(mcbsp, SPCR2)); 4762306a36Sopenharmony_ci dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n", MCBSP_READ(mcbsp, SPCR1)); 4862306a36Sopenharmony_ci dev_dbg(mcbsp->dev, "RCR2: 0x%04x\n", MCBSP_READ(mcbsp, RCR2)); 4962306a36Sopenharmony_ci dev_dbg(mcbsp->dev, "RCR1: 0x%04x\n", MCBSP_READ(mcbsp, RCR1)); 5062306a36Sopenharmony_ci dev_dbg(mcbsp->dev, "XCR2: 0x%04x\n", MCBSP_READ(mcbsp, XCR2)); 5162306a36Sopenharmony_ci dev_dbg(mcbsp->dev, "XCR1: 0x%04x\n", MCBSP_READ(mcbsp, XCR1)); 5262306a36Sopenharmony_ci dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n", MCBSP_READ(mcbsp, SRGR2)); 5362306a36Sopenharmony_ci dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n", MCBSP_READ(mcbsp, SRGR1)); 5462306a36Sopenharmony_ci dev_dbg(mcbsp->dev, "PCR0: 0x%04x\n", MCBSP_READ(mcbsp, PCR0)); 5562306a36Sopenharmony_ci dev_dbg(mcbsp->dev, "***********************\n"); 5662306a36Sopenharmony_ci} 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_cistatic int omap2_mcbsp_set_clks_src(struct omap_mcbsp *mcbsp, u8 fck_src_id) 5962306a36Sopenharmony_ci{ 6062306a36Sopenharmony_ci struct clk *fck_src; 6162306a36Sopenharmony_ci const char *src; 6262306a36Sopenharmony_ci int r; 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci if (fck_src_id == MCBSP_CLKS_PAD_SRC) 6562306a36Sopenharmony_ci src = "pad_fck"; 6662306a36Sopenharmony_ci else if (fck_src_id == MCBSP_CLKS_PRCM_SRC) 6762306a36Sopenharmony_ci src = "prcm_fck"; 6862306a36Sopenharmony_ci else 6962306a36Sopenharmony_ci return -EINVAL; 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci fck_src = clk_get(mcbsp->dev, src); 7262306a36Sopenharmony_ci if (IS_ERR(fck_src)) { 7362306a36Sopenharmony_ci dev_info(mcbsp->dev, "CLKS: could not clk_get() %s\n", src); 7462306a36Sopenharmony_ci return 0; 7562306a36Sopenharmony_ci } 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci if (mcbsp->active) 7862306a36Sopenharmony_ci pm_runtime_put_sync(mcbsp->dev); 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci r = clk_set_parent(mcbsp->fclk, fck_src); 8162306a36Sopenharmony_ci if (r) 8262306a36Sopenharmony_ci dev_err(mcbsp->dev, "CLKS: could not clk_set_parent() to %s\n", 8362306a36Sopenharmony_ci src); 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci if (mcbsp->active) 8662306a36Sopenharmony_ci pm_runtime_get_sync(mcbsp->dev); 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci clk_put(fck_src); 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci return r; 9162306a36Sopenharmony_ci} 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_cistatic irqreturn_t omap_mcbsp_irq_handler(int irq, void *data) 9462306a36Sopenharmony_ci{ 9562306a36Sopenharmony_ci struct omap_mcbsp *mcbsp = data; 9662306a36Sopenharmony_ci u16 irqst; 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci irqst = MCBSP_READ(mcbsp, IRQST); 9962306a36Sopenharmony_ci dev_dbg(mcbsp->dev, "IRQ callback : 0x%x\n", irqst); 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ci if (irqst & RSYNCERREN) 10262306a36Sopenharmony_ci dev_err(mcbsp->dev, "RX Frame Sync Error!\n"); 10362306a36Sopenharmony_ci if (irqst & RFSREN) 10462306a36Sopenharmony_ci dev_dbg(mcbsp->dev, "RX Frame Sync\n"); 10562306a36Sopenharmony_ci if (irqst & REOFEN) 10662306a36Sopenharmony_ci dev_dbg(mcbsp->dev, "RX End Of Frame\n"); 10762306a36Sopenharmony_ci if (irqst & RRDYEN) 10862306a36Sopenharmony_ci dev_dbg(mcbsp->dev, "RX Buffer Threshold Reached\n"); 10962306a36Sopenharmony_ci if (irqst & RUNDFLEN) 11062306a36Sopenharmony_ci dev_err(mcbsp->dev, "RX Buffer Underflow!\n"); 11162306a36Sopenharmony_ci if (irqst & ROVFLEN) 11262306a36Sopenharmony_ci dev_err(mcbsp->dev, "RX Buffer Overflow!\n"); 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci if (irqst & XSYNCERREN) 11562306a36Sopenharmony_ci dev_err(mcbsp->dev, "TX Frame Sync Error!\n"); 11662306a36Sopenharmony_ci if (irqst & XFSXEN) 11762306a36Sopenharmony_ci dev_dbg(mcbsp->dev, "TX Frame Sync\n"); 11862306a36Sopenharmony_ci if (irqst & XEOFEN) 11962306a36Sopenharmony_ci dev_dbg(mcbsp->dev, "TX End Of Frame\n"); 12062306a36Sopenharmony_ci if (irqst & XRDYEN) 12162306a36Sopenharmony_ci dev_dbg(mcbsp->dev, "TX Buffer threshold Reached\n"); 12262306a36Sopenharmony_ci if (irqst & XUNDFLEN) 12362306a36Sopenharmony_ci dev_err(mcbsp->dev, "TX Buffer Underflow!\n"); 12462306a36Sopenharmony_ci if (irqst & XOVFLEN) 12562306a36Sopenharmony_ci dev_err(mcbsp->dev, "TX Buffer Overflow!\n"); 12662306a36Sopenharmony_ci if (irqst & XEMPTYEOFEN) 12762306a36Sopenharmony_ci dev_dbg(mcbsp->dev, "TX Buffer empty at end of frame\n"); 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, IRQST, irqst); 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci return IRQ_HANDLED; 13262306a36Sopenharmony_ci} 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_cistatic irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *data) 13562306a36Sopenharmony_ci{ 13662306a36Sopenharmony_ci struct omap_mcbsp *mcbsp = data; 13762306a36Sopenharmony_ci u16 irqst_spcr2; 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci irqst_spcr2 = MCBSP_READ(mcbsp, SPCR2); 14062306a36Sopenharmony_ci dev_dbg(mcbsp->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2); 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci if (irqst_spcr2 & XSYNC_ERR) { 14362306a36Sopenharmony_ci dev_err(mcbsp->dev, "TX Frame Sync Error! : 0x%x\n", 14462306a36Sopenharmony_ci irqst_spcr2); 14562306a36Sopenharmony_ci /* Writing zero to XSYNC_ERR clears the IRQ */ 14662306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, SPCR2, MCBSP_READ_CACHE(mcbsp, SPCR2)); 14762306a36Sopenharmony_ci } 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ci return IRQ_HANDLED; 15062306a36Sopenharmony_ci} 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_cistatic irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *data) 15362306a36Sopenharmony_ci{ 15462306a36Sopenharmony_ci struct omap_mcbsp *mcbsp = data; 15562306a36Sopenharmony_ci u16 irqst_spcr1; 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci irqst_spcr1 = MCBSP_READ(mcbsp, SPCR1); 15862306a36Sopenharmony_ci dev_dbg(mcbsp->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1); 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci if (irqst_spcr1 & RSYNC_ERR) { 16162306a36Sopenharmony_ci dev_err(mcbsp->dev, "RX Frame Sync Error! : 0x%x\n", 16262306a36Sopenharmony_ci irqst_spcr1); 16362306a36Sopenharmony_ci /* Writing zero to RSYNC_ERR clears the IRQ */ 16462306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, SPCR1, MCBSP_READ_CACHE(mcbsp, SPCR1)); 16562306a36Sopenharmony_ci } 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ci return IRQ_HANDLED; 16862306a36Sopenharmony_ci} 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci/* 17162306a36Sopenharmony_ci * omap_mcbsp_config simply write a config to the 17262306a36Sopenharmony_ci * appropriate McBSP. 17362306a36Sopenharmony_ci * You either call this function or set the McBSP registers 17462306a36Sopenharmony_ci * by yourself before calling omap_mcbsp_start(). 17562306a36Sopenharmony_ci */ 17662306a36Sopenharmony_cistatic void omap_mcbsp_config(struct omap_mcbsp *mcbsp, 17762306a36Sopenharmony_ci const struct omap_mcbsp_reg_cfg *config) 17862306a36Sopenharmony_ci{ 17962306a36Sopenharmony_ci dev_dbg(mcbsp->dev, "Configuring McBSP%d phys_base: 0x%08lx\n", 18062306a36Sopenharmony_ci mcbsp->id, mcbsp->phys_base); 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci /* We write the given config */ 18362306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, SPCR2, config->spcr2); 18462306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, SPCR1, config->spcr1); 18562306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, RCR2, config->rcr2); 18662306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, RCR1, config->rcr1); 18762306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, XCR2, config->xcr2); 18862306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, XCR1, config->xcr1); 18962306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, SRGR2, config->srgr2); 19062306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, SRGR1, config->srgr1); 19162306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, MCR2, config->mcr2); 19262306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, MCR1, config->mcr1); 19362306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, PCR0, config->pcr0); 19462306a36Sopenharmony_ci if (mcbsp->pdata->has_ccr) { 19562306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, XCCR, config->xccr); 19662306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, RCCR, config->rccr); 19762306a36Sopenharmony_ci } 19862306a36Sopenharmony_ci /* Enable wakeup behavior */ 19962306a36Sopenharmony_ci if (mcbsp->pdata->has_wakeup) 20062306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN); 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci /* Enable TX/RX sync error interrupts by default */ 20362306a36Sopenharmony_ci if (mcbsp->irq) 20462306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, IRQEN, RSYNCERREN | XSYNCERREN | 20562306a36Sopenharmony_ci RUNDFLEN | ROVFLEN | XUNDFLEN | XOVFLEN); 20662306a36Sopenharmony_ci} 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_ci/** 20962306a36Sopenharmony_ci * omap_mcbsp_dma_reg_params - returns the address of mcbsp data register 21062306a36Sopenharmony_ci * @mcbsp: omap_mcbsp struct for the McBSP instance 21162306a36Sopenharmony_ci * @stream: Stream direction (playback/capture) 21262306a36Sopenharmony_ci * 21362306a36Sopenharmony_ci * Returns the address of mcbsp data transmit register or data receive register 21462306a36Sopenharmony_ci * to be used by DMA for transferring/receiving data 21562306a36Sopenharmony_ci */ 21662306a36Sopenharmony_cistatic int omap_mcbsp_dma_reg_params(struct omap_mcbsp *mcbsp, 21762306a36Sopenharmony_ci unsigned int stream) 21862306a36Sopenharmony_ci{ 21962306a36Sopenharmony_ci int data_reg; 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_ci if (stream == SNDRV_PCM_STREAM_PLAYBACK) { 22262306a36Sopenharmony_ci if (mcbsp->pdata->reg_size == 2) 22362306a36Sopenharmony_ci data_reg = OMAP_MCBSP_REG_DXR1; 22462306a36Sopenharmony_ci else 22562306a36Sopenharmony_ci data_reg = OMAP_MCBSP_REG_DXR; 22662306a36Sopenharmony_ci } else { 22762306a36Sopenharmony_ci if (mcbsp->pdata->reg_size == 2) 22862306a36Sopenharmony_ci data_reg = OMAP_MCBSP_REG_DRR1; 22962306a36Sopenharmony_ci else 23062306a36Sopenharmony_ci data_reg = OMAP_MCBSP_REG_DRR; 23162306a36Sopenharmony_ci } 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ci return mcbsp->phys_dma_base + data_reg * mcbsp->pdata->reg_step; 23462306a36Sopenharmony_ci} 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_ci/* 23762306a36Sopenharmony_ci * omap_mcbsp_set_rx_threshold configures the transmit threshold in words. 23862306a36Sopenharmony_ci * The threshold parameter is 1 based, and it is converted (threshold - 1) 23962306a36Sopenharmony_ci * for the THRSH2 register. 24062306a36Sopenharmony_ci */ 24162306a36Sopenharmony_cistatic void omap_mcbsp_set_tx_threshold(struct omap_mcbsp *mcbsp, u16 threshold) 24262306a36Sopenharmony_ci{ 24362306a36Sopenharmony_ci if (threshold && threshold <= mcbsp->max_tx_thres) 24462306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, THRSH2, threshold - 1); 24562306a36Sopenharmony_ci} 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_ci/* 24862306a36Sopenharmony_ci * omap_mcbsp_set_rx_threshold configures the receive threshold in words. 24962306a36Sopenharmony_ci * The threshold parameter is 1 based, and it is converted (threshold - 1) 25062306a36Sopenharmony_ci * for the THRSH1 register. 25162306a36Sopenharmony_ci */ 25262306a36Sopenharmony_cistatic void omap_mcbsp_set_rx_threshold(struct omap_mcbsp *mcbsp, u16 threshold) 25362306a36Sopenharmony_ci{ 25462306a36Sopenharmony_ci if (threshold && threshold <= mcbsp->max_rx_thres) 25562306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, THRSH1, threshold - 1); 25662306a36Sopenharmony_ci} 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci/* 25962306a36Sopenharmony_ci * omap_mcbsp_get_tx_delay returns the number of used slots in the McBSP FIFO 26062306a36Sopenharmony_ci */ 26162306a36Sopenharmony_cistatic u16 omap_mcbsp_get_tx_delay(struct omap_mcbsp *mcbsp) 26262306a36Sopenharmony_ci{ 26362306a36Sopenharmony_ci u16 buffstat; 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_ci /* Returns the number of free locations in the buffer */ 26662306a36Sopenharmony_ci buffstat = MCBSP_READ(mcbsp, XBUFFSTAT); 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_ci /* Number of slots are different in McBSP ports */ 26962306a36Sopenharmony_ci return mcbsp->pdata->buffer_size - buffstat; 27062306a36Sopenharmony_ci} 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci/* 27362306a36Sopenharmony_ci * omap_mcbsp_get_rx_delay returns the number of free slots in the McBSP FIFO 27462306a36Sopenharmony_ci * to reach the threshold value (when the DMA will be triggered to read it) 27562306a36Sopenharmony_ci */ 27662306a36Sopenharmony_cistatic u16 omap_mcbsp_get_rx_delay(struct omap_mcbsp *mcbsp) 27762306a36Sopenharmony_ci{ 27862306a36Sopenharmony_ci u16 buffstat, threshold; 27962306a36Sopenharmony_ci 28062306a36Sopenharmony_ci /* Returns the number of used locations in the buffer */ 28162306a36Sopenharmony_ci buffstat = MCBSP_READ(mcbsp, RBUFFSTAT); 28262306a36Sopenharmony_ci /* RX threshold */ 28362306a36Sopenharmony_ci threshold = MCBSP_READ(mcbsp, THRSH1); 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_ci /* Return the number of location till we reach the threshold limit */ 28662306a36Sopenharmony_ci if (threshold <= buffstat) 28762306a36Sopenharmony_ci return 0; 28862306a36Sopenharmony_ci else 28962306a36Sopenharmony_ci return threshold - buffstat; 29062306a36Sopenharmony_ci} 29162306a36Sopenharmony_ci 29262306a36Sopenharmony_cistatic int omap_mcbsp_request(struct omap_mcbsp *mcbsp) 29362306a36Sopenharmony_ci{ 29462306a36Sopenharmony_ci void *reg_cache; 29562306a36Sopenharmony_ci int err; 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ci reg_cache = kzalloc(mcbsp->reg_cache_size, GFP_KERNEL); 29862306a36Sopenharmony_ci if (!reg_cache) 29962306a36Sopenharmony_ci return -ENOMEM; 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci spin_lock(&mcbsp->lock); 30262306a36Sopenharmony_ci if (!mcbsp->free) { 30362306a36Sopenharmony_ci dev_err(mcbsp->dev, "McBSP%d is currently in use\n", mcbsp->id); 30462306a36Sopenharmony_ci err = -EBUSY; 30562306a36Sopenharmony_ci goto err_kfree; 30662306a36Sopenharmony_ci } 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_ci mcbsp->free = false; 30962306a36Sopenharmony_ci mcbsp->reg_cache = reg_cache; 31062306a36Sopenharmony_ci spin_unlock(&mcbsp->lock); 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_ci if(mcbsp->pdata->ops && mcbsp->pdata->ops->request) 31362306a36Sopenharmony_ci mcbsp->pdata->ops->request(mcbsp->id - 1); 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_ci /* 31662306a36Sopenharmony_ci * Make sure that transmitter, receiver and sample-rate generator are 31762306a36Sopenharmony_ci * not running before activating IRQs. 31862306a36Sopenharmony_ci */ 31962306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, SPCR1, 0); 32062306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, SPCR2, 0); 32162306a36Sopenharmony_ci 32262306a36Sopenharmony_ci if (mcbsp->irq) { 32362306a36Sopenharmony_ci err = request_irq(mcbsp->irq, omap_mcbsp_irq_handler, 0, 32462306a36Sopenharmony_ci "McBSP", (void *)mcbsp); 32562306a36Sopenharmony_ci if (err != 0) { 32662306a36Sopenharmony_ci dev_err(mcbsp->dev, "Unable to request IRQ\n"); 32762306a36Sopenharmony_ci goto err_clk_disable; 32862306a36Sopenharmony_ci } 32962306a36Sopenharmony_ci } else { 33062306a36Sopenharmony_ci err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler, 0, 33162306a36Sopenharmony_ci "McBSP TX", (void *)mcbsp); 33262306a36Sopenharmony_ci if (err != 0) { 33362306a36Sopenharmony_ci dev_err(mcbsp->dev, "Unable to request TX IRQ\n"); 33462306a36Sopenharmony_ci goto err_clk_disable; 33562306a36Sopenharmony_ci } 33662306a36Sopenharmony_ci 33762306a36Sopenharmony_ci err = request_irq(mcbsp->rx_irq, omap_mcbsp_rx_irq_handler, 0, 33862306a36Sopenharmony_ci "McBSP RX", (void *)mcbsp); 33962306a36Sopenharmony_ci if (err != 0) { 34062306a36Sopenharmony_ci dev_err(mcbsp->dev, "Unable to request RX IRQ\n"); 34162306a36Sopenharmony_ci goto err_free_irq; 34262306a36Sopenharmony_ci } 34362306a36Sopenharmony_ci } 34462306a36Sopenharmony_ci 34562306a36Sopenharmony_ci return 0; 34662306a36Sopenharmony_cierr_free_irq: 34762306a36Sopenharmony_ci free_irq(mcbsp->tx_irq, (void *)mcbsp); 34862306a36Sopenharmony_cierr_clk_disable: 34962306a36Sopenharmony_ci if(mcbsp->pdata->ops && mcbsp->pdata->ops->free) 35062306a36Sopenharmony_ci mcbsp->pdata->ops->free(mcbsp->id - 1); 35162306a36Sopenharmony_ci 35262306a36Sopenharmony_ci /* Disable wakeup behavior */ 35362306a36Sopenharmony_ci if (mcbsp->pdata->has_wakeup) 35462306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, WAKEUPEN, 0); 35562306a36Sopenharmony_ci 35662306a36Sopenharmony_ci spin_lock(&mcbsp->lock); 35762306a36Sopenharmony_ci mcbsp->free = true; 35862306a36Sopenharmony_ci mcbsp->reg_cache = NULL; 35962306a36Sopenharmony_cierr_kfree: 36062306a36Sopenharmony_ci spin_unlock(&mcbsp->lock); 36162306a36Sopenharmony_ci kfree(reg_cache); 36262306a36Sopenharmony_ci 36362306a36Sopenharmony_ci return err; 36462306a36Sopenharmony_ci} 36562306a36Sopenharmony_ci 36662306a36Sopenharmony_cistatic void omap_mcbsp_free(struct omap_mcbsp *mcbsp) 36762306a36Sopenharmony_ci{ 36862306a36Sopenharmony_ci void *reg_cache; 36962306a36Sopenharmony_ci 37062306a36Sopenharmony_ci if(mcbsp->pdata->ops && mcbsp->pdata->ops->free) 37162306a36Sopenharmony_ci mcbsp->pdata->ops->free(mcbsp->id - 1); 37262306a36Sopenharmony_ci 37362306a36Sopenharmony_ci /* Disable wakeup behavior */ 37462306a36Sopenharmony_ci if (mcbsp->pdata->has_wakeup) 37562306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, WAKEUPEN, 0); 37662306a36Sopenharmony_ci 37762306a36Sopenharmony_ci /* Disable interrupt requests */ 37862306a36Sopenharmony_ci if (mcbsp->irq) { 37962306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, IRQEN, 0); 38062306a36Sopenharmony_ci 38162306a36Sopenharmony_ci free_irq(mcbsp->irq, (void *)mcbsp); 38262306a36Sopenharmony_ci } else { 38362306a36Sopenharmony_ci free_irq(mcbsp->rx_irq, (void *)mcbsp); 38462306a36Sopenharmony_ci free_irq(mcbsp->tx_irq, (void *)mcbsp); 38562306a36Sopenharmony_ci } 38662306a36Sopenharmony_ci 38762306a36Sopenharmony_ci reg_cache = mcbsp->reg_cache; 38862306a36Sopenharmony_ci 38962306a36Sopenharmony_ci /* 39062306a36Sopenharmony_ci * Select CLKS source from internal source unconditionally before 39162306a36Sopenharmony_ci * marking the McBSP port as free. 39262306a36Sopenharmony_ci * If the external clock source via MCBSP_CLKS pin has been selected the 39362306a36Sopenharmony_ci * system will refuse to enter idle if the CLKS pin source is not reset 39462306a36Sopenharmony_ci * back to internal source. 39562306a36Sopenharmony_ci */ 39662306a36Sopenharmony_ci if (!mcbsp_omap1()) 39762306a36Sopenharmony_ci omap2_mcbsp_set_clks_src(mcbsp, MCBSP_CLKS_PRCM_SRC); 39862306a36Sopenharmony_ci 39962306a36Sopenharmony_ci spin_lock(&mcbsp->lock); 40062306a36Sopenharmony_ci if (mcbsp->free) 40162306a36Sopenharmony_ci dev_err(mcbsp->dev, "McBSP%d was not reserved\n", mcbsp->id); 40262306a36Sopenharmony_ci else 40362306a36Sopenharmony_ci mcbsp->free = true; 40462306a36Sopenharmony_ci mcbsp->reg_cache = NULL; 40562306a36Sopenharmony_ci spin_unlock(&mcbsp->lock); 40662306a36Sopenharmony_ci 40762306a36Sopenharmony_ci kfree(reg_cache); 40862306a36Sopenharmony_ci} 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_ci/* 41162306a36Sopenharmony_ci * Here we start the McBSP, by enabling transmitter, receiver or both. 41262306a36Sopenharmony_ci * If no transmitter or receiver is active prior calling, then sample-rate 41362306a36Sopenharmony_ci * generator and frame sync are started. 41462306a36Sopenharmony_ci */ 41562306a36Sopenharmony_cistatic void omap_mcbsp_start(struct omap_mcbsp *mcbsp, int stream) 41662306a36Sopenharmony_ci{ 41762306a36Sopenharmony_ci int tx = (stream == SNDRV_PCM_STREAM_PLAYBACK); 41862306a36Sopenharmony_ci int rx = !tx; 41962306a36Sopenharmony_ci int enable_srg = 0; 42062306a36Sopenharmony_ci u16 w; 42162306a36Sopenharmony_ci 42262306a36Sopenharmony_ci if (mcbsp->st_data) 42362306a36Sopenharmony_ci omap_mcbsp_st_start(mcbsp); 42462306a36Sopenharmony_ci 42562306a36Sopenharmony_ci /* Only enable SRG, if McBSP is master */ 42662306a36Sopenharmony_ci w = MCBSP_READ_CACHE(mcbsp, PCR0); 42762306a36Sopenharmony_ci if (w & (FSXM | FSRM | CLKXM | CLKRM)) 42862306a36Sopenharmony_ci enable_srg = !((MCBSP_READ_CACHE(mcbsp, SPCR2) | 42962306a36Sopenharmony_ci MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1); 43062306a36Sopenharmony_ci 43162306a36Sopenharmony_ci if (enable_srg) { 43262306a36Sopenharmony_ci /* Start the sample generator */ 43362306a36Sopenharmony_ci w = MCBSP_READ_CACHE(mcbsp, SPCR2); 43462306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6)); 43562306a36Sopenharmony_ci } 43662306a36Sopenharmony_ci 43762306a36Sopenharmony_ci /* Enable transmitter and receiver */ 43862306a36Sopenharmony_ci tx &= 1; 43962306a36Sopenharmony_ci w = MCBSP_READ_CACHE(mcbsp, SPCR2); 44062306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, SPCR2, w | tx); 44162306a36Sopenharmony_ci 44262306a36Sopenharmony_ci rx &= 1; 44362306a36Sopenharmony_ci w = MCBSP_READ_CACHE(mcbsp, SPCR1); 44462306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, SPCR1, w | rx); 44562306a36Sopenharmony_ci 44662306a36Sopenharmony_ci /* 44762306a36Sopenharmony_ci * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec 44862306a36Sopenharmony_ci * REVISIT: 100us may give enough time for two CLKSRG, however 44962306a36Sopenharmony_ci * due to some unknown PM related, clock gating etc. reason it 45062306a36Sopenharmony_ci * is now at 500us. 45162306a36Sopenharmony_ci */ 45262306a36Sopenharmony_ci udelay(500); 45362306a36Sopenharmony_ci 45462306a36Sopenharmony_ci if (enable_srg) { 45562306a36Sopenharmony_ci /* Start frame sync */ 45662306a36Sopenharmony_ci w = MCBSP_READ_CACHE(mcbsp, SPCR2); 45762306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7)); 45862306a36Sopenharmony_ci } 45962306a36Sopenharmony_ci 46062306a36Sopenharmony_ci if (mcbsp->pdata->has_ccr) { 46162306a36Sopenharmony_ci /* Release the transmitter and receiver */ 46262306a36Sopenharmony_ci w = MCBSP_READ_CACHE(mcbsp, XCCR); 46362306a36Sopenharmony_ci w &= ~(tx ? XDISABLE : 0); 46462306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, XCCR, w); 46562306a36Sopenharmony_ci w = MCBSP_READ_CACHE(mcbsp, RCCR); 46662306a36Sopenharmony_ci w &= ~(rx ? RDISABLE : 0); 46762306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, RCCR, w); 46862306a36Sopenharmony_ci } 46962306a36Sopenharmony_ci 47062306a36Sopenharmony_ci /* Dump McBSP Regs */ 47162306a36Sopenharmony_ci omap_mcbsp_dump_reg(mcbsp); 47262306a36Sopenharmony_ci} 47362306a36Sopenharmony_ci 47462306a36Sopenharmony_cistatic void omap_mcbsp_stop(struct omap_mcbsp *mcbsp, int stream) 47562306a36Sopenharmony_ci{ 47662306a36Sopenharmony_ci int tx = (stream == SNDRV_PCM_STREAM_PLAYBACK); 47762306a36Sopenharmony_ci int rx = !tx; 47862306a36Sopenharmony_ci int idle; 47962306a36Sopenharmony_ci u16 w; 48062306a36Sopenharmony_ci 48162306a36Sopenharmony_ci /* Reset transmitter */ 48262306a36Sopenharmony_ci tx &= 1; 48362306a36Sopenharmony_ci if (mcbsp->pdata->has_ccr) { 48462306a36Sopenharmony_ci w = MCBSP_READ_CACHE(mcbsp, XCCR); 48562306a36Sopenharmony_ci w |= (tx ? XDISABLE : 0); 48662306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, XCCR, w); 48762306a36Sopenharmony_ci } 48862306a36Sopenharmony_ci w = MCBSP_READ_CACHE(mcbsp, SPCR2); 48962306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, SPCR2, w & ~tx); 49062306a36Sopenharmony_ci 49162306a36Sopenharmony_ci /* Reset receiver */ 49262306a36Sopenharmony_ci rx &= 1; 49362306a36Sopenharmony_ci if (mcbsp->pdata->has_ccr) { 49462306a36Sopenharmony_ci w = MCBSP_READ_CACHE(mcbsp, RCCR); 49562306a36Sopenharmony_ci w |= (rx ? RDISABLE : 0); 49662306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, RCCR, w); 49762306a36Sopenharmony_ci } 49862306a36Sopenharmony_ci w = MCBSP_READ_CACHE(mcbsp, SPCR1); 49962306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, SPCR1, w & ~rx); 50062306a36Sopenharmony_ci 50162306a36Sopenharmony_ci idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) | 50262306a36Sopenharmony_ci MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1); 50362306a36Sopenharmony_ci 50462306a36Sopenharmony_ci if (idle) { 50562306a36Sopenharmony_ci /* Reset the sample rate generator */ 50662306a36Sopenharmony_ci w = MCBSP_READ_CACHE(mcbsp, SPCR2); 50762306a36Sopenharmony_ci MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6)); 50862306a36Sopenharmony_ci } 50962306a36Sopenharmony_ci 51062306a36Sopenharmony_ci if (mcbsp->st_data) 51162306a36Sopenharmony_ci omap_mcbsp_st_stop(mcbsp); 51262306a36Sopenharmony_ci} 51362306a36Sopenharmony_ci 51462306a36Sopenharmony_ci#define max_thres(m) (mcbsp->pdata->buffer_size) 51562306a36Sopenharmony_ci#define valid_threshold(m, val) ((val) <= max_thres(m)) 51662306a36Sopenharmony_ci#define THRESHOLD_PROP_BUILDER(prop) \ 51762306a36Sopenharmony_cistatic ssize_t prop##_show(struct device *dev, \ 51862306a36Sopenharmony_ci struct device_attribute *attr, char *buf) \ 51962306a36Sopenharmony_ci{ \ 52062306a36Sopenharmony_ci struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \ 52162306a36Sopenharmony_ci \ 52262306a36Sopenharmony_ci return sysfs_emit(buf, "%u\n", mcbsp->prop); \ 52362306a36Sopenharmony_ci} \ 52462306a36Sopenharmony_ci \ 52562306a36Sopenharmony_cistatic ssize_t prop##_store(struct device *dev, \ 52662306a36Sopenharmony_ci struct device_attribute *attr, \ 52762306a36Sopenharmony_ci const char *buf, size_t size) \ 52862306a36Sopenharmony_ci{ \ 52962306a36Sopenharmony_ci struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \ 53062306a36Sopenharmony_ci unsigned long val; \ 53162306a36Sopenharmony_ci int status; \ 53262306a36Sopenharmony_ci \ 53362306a36Sopenharmony_ci status = kstrtoul(buf, 0, &val); \ 53462306a36Sopenharmony_ci if (status) \ 53562306a36Sopenharmony_ci return status; \ 53662306a36Sopenharmony_ci \ 53762306a36Sopenharmony_ci if (!valid_threshold(mcbsp, val)) \ 53862306a36Sopenharmony_ci return -EDOM; \ 53962306a36Sopenharmony_ci \ 54062306a36Sopenharmony_ci mcbsp->prop = val; \ 54162306a36Sopenharmony_ci return size; \ 54262306a36Sopenharmony_ci} \ 54362306a36Sopenharmony_ci \ 54462306a36Sopenharmony_cistatic DEVICE_ATTR_RW(prop) 54562306a36Sopenharmony_ci 54662306a36Sopenharmony_ciTHRESHOLD_PROP_BUILDER(max_tx_thres); 54762306a36Sopenharmony_ciTHRESHOLD_PROP_BUILDER(max_rx_thres); 54862306a36Sopenharmony_ci 54962306a36Sopenharmony_cistatic const char * const dma_op_modes[] = { 55062306a36Sopenharmony_ci "element", "threshold", 55162306a36Sopenharmony_ci}; 55262306a36Sopenharmony_ci 55362306a36Sopenharmony_cistatic ssize_t dma_op_mode_show(struct device *dev, 55462306a36Sopenharmony_ci struct device_attribute *attr, char *buf) 55562306a36Sopenharmony_ci{ 55662306a36Sopenharmony_ci struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); 55762306a36Sopenharmony_ci int dma_op_mode, i = 0; 55862306a36Sopenharmony_ci ssize_t len = 0; 55962306a36Sopenharmony_ci const char * const *s; 56062306a36Sopenharmony_ci 56162306a36Sopenharmony_ci dma_op_mode = mcbsp->dma_op_mode; 56262306a36Sopenharmony_ci 56362306a36Sopenharmony_ci for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) { 56462306a36Sopenharmony_ci if (dma_op_mode == i) 56562306a36Sopenharmony_ci len += sysfs_emit_at(buf, len, "[%s] ", *s); 56662306a36Sopenharmony_ci else 56762306a36Sopenharmony_ci len += sysfs_emit_at(buf, len, "%s ", *s); 56862306a36Sopenharmony_ci } 56962306a36Sopenharmony_ci len += sysfs_emit_at(buf, len, "\n"); 57062306a36Sopenharmony_ci 57162306a36Sopenharmony_ci return len; 57262306a36Sopenharmony_ci} 57362306a36Sopenharmony_ci 57462306a36Sopenharmony_cistatic ssize_t dma_op_mode_store(struct device *dev, 57562306a36Sopenharmony_ci struct device_attribute *attr, const char *buf, 57662306a36Sopenharmony_ci size_t size) 57762306a36Sopenharmony_ci{ 57862306a36Sopenharmony_ci struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); 57962306a36Sopenharmony_ci int i; 58062306a36Sopenharmony_ci 58162306a36Sopenharmony_ci i = sysfs_match_string(dma_op_modes, buf); 58262306a36Sopenharmony_ci if (i < 0) 58362306a36Sopenharmony_ci return i; 58462306a36Sopenharmony_ci 58562306a36Sopenharmony_ci spin_lock_irq(&mcbsp->lock); 58662306a36Sopenharmony_ci if (!mcbsp->free) { 58762306a36Sopenharmony_ci size = -EBUSY; 58862306a36Sopenharmony_ci goto unlock; 58962306a36Sopenharmony_ci } 59062306a36Sopenharmony_ci mcbsp->dma_op_mode = i; 59162306a36Sopenharmony_ci 59262306a36Sopenharmony_ciunlock: 59362306a36Sopenharmony_ci spin_unlock_irq(&mcbsp->lock); 59462306a36Sopenharmony_ci 59562306a36Sopenharmony_ci return size; 59662306a36Sopenharmony_ci} 59762306a36Sopenharmony_ci 59862306a36Sopenharmony_cistatic DEVICE_ATTR_RW(dma_op_mode); 59962306a36Sopenharmony_ci 60062306a36Sopenharmony_cistatic const struct attribute *additional_attrs[] = { 60162306a36Sopenharmony_ci &dev_attr_max_tx_thres.attr, 60262306a36Sopenharmony_ci &dev_attr_max_rx_thres.attr, 60362306a36Sopenharmony_ci &dev_attr_dma_op_mode.attr, 60462306a36Sopenharmony_ci NULL, 60562306a36Sopenharmony_ci}; 60662306a36Sopenharmony_ci 60762306a36Sopenharmony_cistatic const struct attribute_group additional_attr_group = { 60862306a36Sopenharmony_ci .attrs = (struct attribute **)additional_attrs, 60962306a36Sopenharmony_ci}; 61062306a36Sopenharmony_ci 61162306a36Sopenharmony_ci/* 61262306a36Sopenharmony_ci * McBSP1 and McBSP3 are directly mapped on 1610 and 1510. 61362306a36Sopenharmony_ci * 730 has only 2 McBSP, and both of them are MPU peripherals. 61462306a36Sopenharmony_ci */ 61562306a36Sopenharmony_cistatic int omap_mcbsp_init(struct platform_device *pdev) 61662306a36Sopenharmony_ci{ 61762306a36Sopenharmony_ci struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev); 61862306a36Sopenharmony_ci struct resource *res; 61962306a36Sopenharmony_ci int ret; 62062306a36Sopenharmony_ci 62162306a36Sopenharmony_ci spin_lock_init(&mcbsp->lock); 62262306a36Sopenharmony_ci mcbsp->free = true; 62362306a36Sopenharmony_ci 62462306a36Sopenharmony_ci res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu"); 62562306a36Sopenharmony_ci if (!res) 62662306a36Sopenharmony_ci res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 62762306a36Sopenharmony_ci 62862306a36Sopenharmony_ci mcbsp->io_base = devm_ioremap_resource(&pdev->dev, res); 62962306a36Sopenharmony_ci if (IS_ERR(mcbsp->io_base)) 63062306a36Sopenharmony_ci return PTR_ERR(mcbsp->io_base); 63162306a36Sopenharmony_ci 63262306a36Sopenharmony_ci mcbsp->phys_base = res->start; 63362306a36Sopenharmony_ci mcbsp->reg_cache_size = resource_size(res); 63462306a36Sopenharmony_ci 63562306a36Sopenharmony_ci res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dma"); 63662306a36Sopenharmony_ci if (!res) 63762306a36Sopenharmony_ci mcbsp->phys_dma_base = mcbsp->phys_base; 63862306a36Sopenharmony_ci else 63962306a36Sopenharmony_ci mcbsp->phys_dma_base = res->start; 64062306a36Sopenharmony_ci 64162306a36Sopenharmony_ci /* 64262306a36Sopenharmony_ci * OMAP1, 2 uses two interrupt lines: TX, RX 64362306a36Sopenharmony_ci * OMAP2430, OMAP3 SoC have combined IRQ line as well. 64462306a36Sopenharmony_ci * OMAP4 and newer SoC only have the combined IRQ line. 64562306a36Sopenharmony_ci * Use the combined IRQ if available since it gives better debugging 64662306a36Sopenharmony_ci * possibilities. 64762306a36Sopenharmony_ci */ 64862306a36Sopenharmony_ci mcbsp->irq = platform_get_irq_byname(pdev, "common"); 64962306a36Sopenharmony_ci if (mcbsp->irq == -ENXIO) { 65062306a36Sopenharmony_ci mcbsp->tx_irq = platform_get_irq_byname(pdev, "tx"); 65162306a36Sopenharmony_ci 65262306a36Sopenharmony_ci if (mcbsp->tx_irq == -ENXIO) { 65362306a36Sopenharmony_ci mcbsp->irq = platform_get_irq(pdev, 0); 65462306a36Sopenharmony_ci mcbsp->tx_irq = 0; 65562306a36Sopenharmony_ci } else { 65662306a36Sopenharmony_ci mcbsp->rx_irq = platform_get_irq_byname(pdev, "rx"); 65762306a36Sopenharmony_ci mcbsp->irq = 0; 65862306a36Sopenharmony_ci } 65962306a36Sopenharmony_ci } 66062306a36Sopenharmony_ci 66162306a36Sopenharmony_ci if (!pdev->dev.of_node) { 66262306a36Sopenharmony_ci res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx"); 66362306a36Sopenharmony_ci if (!res) { 66462306a36Sopenharmony_ci dev_err(&pdev->dev, "invalid tx DMA channel\n"); 66562306a36Sopenharmony_ci return -ENODEV; 66662306a36Sopenharmony_ci } 66762306a36Sopenharmony_ci mcbsp->dma_req[0] = res->start; 66862306a36Sopenharmony_ci mcbsp->dma_data[0].filter_data = &mcbsp->dma_req[0]; 66962306a36Sopenharmony_ci 67062306a36Sopenharmony_ci res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx"); 67162306a36Sopenharmony_ci if (!res) { 67262306a36Sopenharmony_ci dev_err(&pdev->dev, "invalid rx DMA channel\n"); 67362306a36Sopenharmony_ci return -ENODEV; 67462306a36Sopenharmony_ci } 67562306a36Sopenharmony_ci mcbsp->dma_req[1] = res->start; 67662306a36Sopenharmony_ci mcbsp->dma_data[1].filter_data = &mcbsp->dma_req[1]; 67762306a36Sopenharmony_ci } else { 67862306a36Sopenharmony_ci mcbsp->dma_data[0].filter_data = "tx"; 67962306a36Sopenharmony_ci mcbsp->dma_data[1].filter_data = "rx"; 68062306a36Sopenharmony_ci } 68162306a36Sopenharmony_ci 68262306a36Sopenharmony_ci mcbsp->dma_data[0].addr = omap_mcbsp_dma_reg_params(mcbsp, 68362306a36Sopenharmony_ci SNDRV_PCM_STREAM_PLAYBACK); 68462306a36Sopenharmony_ci mcbsp->dma_data[1].addr = omap_mcbsp_dma_reg_params(mcbsp, 68562306a36Sopenharmony_ci SNDRV_PCM_STREAM_CAPTURE); 68662306a36Sopenharmony_ci 68762306a36Sopenharmony_ci mcbsp->fclk = devm_clk_get(&pdev->dev, "fck"); 68862306a36Sopenharmony_ci if (IS_ERR(mcbsp->fclk)) { 68962306a36Sopenharmony_ci ret = PTR_ERR(mcbsp->fclk); 69062306a36Sopenharmony_ci dev_err(mcbsp->dev, "unable to get fck: %d\n", ret); 69162306a36Sopenharmony_ci return ret; 69262306a36Sopenharmony_ci } 69362306a36Sopenharmony_ci 69462306a36Sopenharmony_ci mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT; 69562306a36Sopenharmony_ci if (mcbsp->pdata->buffer_size) { 69662306a36Sopenharmony_ci /* 69762306a36Sopenharmony_ci * Initially configure the maximum thresholds to a safe value. 69862306a36Sopenharmony_ci * The McBSP FIFO usage with these values should not go under 69962306a36Sopenharmony_ci * 16 locations. 70062306a36Sopenharmony_ci * If the whole FIFO without safety buffer is used, than there 70162306a36Sopenharmony_ci * is a possibility that the DMA will be not able to push the 70262306a36Sopenharmony_ci * new data on time, causing channel shifts in runtime. 70362306a36Sopenharmony_ci */ 70462306a36Sopenharmony_ci mcbsp->max_tx_thres = max_thres(mcbsp) - 0x10; 70562306a36Sopenharmony_ci mcbsp->max_rx_thres = max_thres(mcbsp) - 0x10; 70662306a36Sopenharmony_ci 70762306a36Sopenharmony_ci ret = devm_device_add_group(mcbsp->dev, &additional_attr_group); 70862306a36Sopenharmony_ci if (ret) { 70962306a36Sopenharmony_ci dev_err(mcbsp->dev, 71062306a36Sopenharmony_ci "Unable to create additional controls\n"); 71162306a36Sopenharmony_ci return ret; 71262306a36Sopenharmony_ci } 71362306a36Sopenharmony_ci } 71462306a36Sopenharmony_ci 71562306a36Sopenharmony_ci return omap_mcbsp_st_init(pdev); 71662306a36Sopenharmony_ci} 71762306a36Sopenharmony_ci 71862306a36Sopenharmony_ci/* 71962306a36Sopenharmony_ci * Stream DMA parameters. DMA request line and port address are set runtime 72062306a36Sopenharmony_ci * since they are different between OMAP1 and later OMAPs 72162306a36Sopenharmony_ci */ 72262306a36Sopenharmony_cistatic void omap_mcbsp_set_threshold(struct snd_pcm_substream *substream, 72362306a36Sopenharmony_ci unsigned int packet_size) 72462306a36Sopenharmony_ci{ 72562306a36Sopenharmony_ci struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream); 72662306a36Sopenharmony_ci struct snd_soc_dai *cpu_dai = asoc_rtd_to_cpu(rtd, 0); 72762306a36Sopenharmony_ci struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); 72862306a36Sopenharmony_ci int words; 72962306a36Sopenharmony_ci 73062306a36Sopenharmony_ci /* No need to proceed further if McBSP does not have FIFO */ 73162306a36Sopenharmony_ci if (mcbsp->pdata->buffer_size == 0) 73262306a36Sopenharmony_ci return; 73362306a36Sopenharmony_ci 73462306a36Sopenharmony_ci /* 73562306a36Sopenharmony_ci * Configure McBSP threshold based on either: 73662306a36Sopenharmony_ci * packet_size, when the sDMA is in packet mode, or based on the 73762306a36Sopenharmony_ci * period size in THRESHOLD mode, otherwise use McBSP threshold = 1 73862306a36Sopenharmony_ci * for mono streams. 73962306a36Sopenharmony_ci */ 74062306a36Sopenharmony_ci if (packet_size) 74162306a36Sopenharmony_ci words = packet_size; 74262306a36Sopenharmony_ci else 74362306a36Sopenharmony_ci words = 1; 74462306a36Sopenharmony_ci 74562306a36Sopenharmony_ci /* Configure McBSP internal buffer usage */ 74662306a36Sopenharmony_ci if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) 74762306a36Sopenharmony_ci omap_mcbsp_set_tx_threshold(mcbsp, words); 74862306a36Sopenharmony_ci else 74962306a36Sopenharmony_ci omap_mcbsp_set_rx_threshold(mcbsp, words); 75062306a36Sopenharmony_ci} 75162306a36Sopenharmony_ci 75262306a36Sopenharmony_cistatic int omap_mcbsp_hwrule_min_buffersize(struct snd_pcm_hw_params *params, 75362306a36Sopenharmony_ci struct snd_pcm_hw_rule *rule) 75462306a36Sopenharmony_ci{ 75562306a36Sopenharmony_ci struct snd_interval *buffer_size = hw_param_interval(params, 75662306a36Sopenharmony_ci SNDRV_PCM_HW_PARAM_BUFFER_SIZE); 75762306a36Sopenharmony_ci struct snd_interval *channels = hw_param_interval(params, 75862306a36Sopenharmony_ci SNDRV_PCM_HW_PARAM_CHANNELS); 75962306a36Sopenharmony_ci struct omap_mcbsp *mcbsp = rule->private; 76062306a36Sopenharmony_ci struct snd_interval frames; 76162306a36Sopenharmony_ci int size; 76262306a36Sopenharmony_ci 76362306a36Sopenharmony_ci snd_interval_any(&frames); 76462306a36Sopenharmony_ci size = mcbsp->pdata->buffer_size; 76562306a36Sopenharmony_ci 76662306a36Sopenharmony_ci frames.min = size / channels->min; 76762306a36Sopenharmony_ci frames.integer = 1; 76862306a36Sopenharmony_ci return snd_interval_refine(buffer_size, &frames); 76962306a36Sopenharmony_ci} 77062306a36Sopenharmony_ci 77162306a36Sopenharmony_cistatic int omap_mcbsp_dai_startup(struct snd_pcm_substream *substream, 77262306a36Sopenharmony_ci struct snd_soc_dai *cpu_dai) 77362306a36Sopenharmony_ci{ 77462306a36Sopenharmony_ci struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); 77562306a36Sopenharmony_ci int err = 0; 77662306a36Sopenharmony_ci 77762306a36Sopenharmony_ci if (!snd_soc_dai_active(cpu_dai)) 77862306a36Sopenharmony_ci err = omap_mcbsp_request(mcbsp); 77962306a36Sopenharmony_ci 78062306a36Sopenharmony_ci /* 78162306a36Sopenharmony_ci * OMAP3 McBSP FIFO is word structured. 78262306a36Sopenharmony_ci * McBSP2 has 1024 + 256 = 1280 word long buffer, 78362306a36Sopenharmony_ci * McBSP1,3,4,5 has 128 word long buffer 78462306a36Sopenharmony_ci * This means that the size of the FIFO depends on the sample format. 78562306a36Sopenharmony_ci * For example on McBSP3: 78662306a36Sopenharmony_ci * 16bit samples: size is 128 * 2 = 256 bytes 78762306a36Sopenharmony_ci * 32bit samples: size is 128 * 4 = 512 bytes 78862306a36Sopenharmony_ci * It is simpler to place constraint for buffer and period based on 78962306a36Sopenharmony_ci * channels. 79062306a36Sopenharmony_ci * McBSP3 as example again (16 or 32 bit samples): 79162306a36Sopenharmony_ci * 1 channel (mono): size is 128 frames (128 words) 79262306a36Sopenharmony_ci * 2 channels (stereo): size is 128 / 2 = 64 frames (2 * 64 words) 79362306a36Sopenharmony_ci * 4 channels: size is 128 / 4 = 32 frames (4 * 32 words) 79462306a36Sopenharmony_ci */ 79562306a36Sopenharmony_ci if (mcbsp->pdata->buffer_size) { 79662306a36Sopenharmony_ci /* 79762306a36Sopenharmony_ci * Rule for the buffer size. We should not allow 79862306a36Sopenharmony_ci * smaller buffer than the FIFO size to avoid underruns. 79962306a36Sopenharmony_ci * This applies only for the playback stream. 80062306a36Sopenharmony_ci */ 80162306a36Sopenharmony_ci if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) 80262306a36Sopenharmony_ci snd_pcm_hw_rule_add(substream->runtime, 0, 80362306a36Sopenharmony_ci SNDRV_PCM_HW_PARAM_BUFFER_SIZE, 80462306a36Sopenharmony_ci omap_mcbsp_hwrule_min_buffersize, 80562306a36Sopenharmony_ci mcbsp, 80662306a36Sopenharmony_ci SNDRV_PCM_HW_PARAM_CHANNELS, -1); 80762306a36Sopenharmony_ci 80862306a36Sopenharmony_ci /* Make sure, that the period size is always even */ 80962306a36Sopenharmony_ci snd_pcm_hw_constraint_step(substream->runtime, 0, 81062306a36Sopenharmony_ci SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2); 81162306a36Sopenharmony_ci } 81262306a36Sopenharmony_ci 81362306a36Sopenharmony_ci return err; 81462306a36Sopenharmony_ci} 81562306a36Sopenharmony_ci 81662306a36Sopenharmony_cistatic void omap_mcbsp_dai_shutdown(struct snd_pcm_substream *substream, 81762306a36Sopenharmony_ci struct snd_soc_dai *cpu_dai) 81862306a36Sopenharmony_ci{ 81962306a36Sopenharmony_ci struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); 82062306a36Sopenharmony_ci int tx = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK); 82162306a36Sopenharmony_ci int stream1 = tx ? SNDRV_PCM_STREAM_PLAYBACK : SNDRV_PCM_STREAM_CAPTURE; 82262306a36Sopenharmony_ci int stream2 = tx ? SNDRV_PCM_STREAM_CAPTURE : SNDRV_PCM_STREAM_PLAYBACK; 82362306a36Sopenharmony_ci 82462306a36Sopenharmony_ci if (mcbsp->latency[stream2]) 82562306a36Sopenharmony_ci cpu_latency_qos_update_request(&mcbsp->pm_qos_req, 82662306a36Sopenharmony_ci mcbsp->latency[stream2]); 82762306a36Sopenharmony_ci else if (mcbsp->latency[stream1]) 82862306a36Sopenharmony_ci cpu_latency_qos_remove_request(&mcbsp->pm_qos_req); 82962306a36Sopenharmony_ci 83062306a36Sopenharmony_ci mcbsp->latency[stream1] = 0; 83162306a36Sopenharmony_ci 83262306a36Sopenharmony_ci if (!snd_soc_dai_active(cpu_dai)) { 83362306a36Sopenharmony_ci omap_mcbsp_free(mcbsp); 83462306a36Sopenharmony_ci mcbsp->configured = 0; 83562306a36Sopenharmony_ci } 83662306a36Sopenharmony_ci} 83762306a36Sopenharmony_ci 83862306a36Sopenharmony_cistatic int omap_mcbsp_dai_prepare(struct snd_pcm_substream *substream, 83962306a36Sopenharmony_ci struct snd_soc_dai *cpu_dai) 84062306a36Sopenharmony_ci{ 84162306a36Sopenharmony_ci struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); 84262306a36Sopenharmony_ci struct pm_qos_request *pm_qos_req = &mcbsp->pm_qos_req; 84362306a36Sopenharmony_ci int tx = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK); 84462306a36Sopenharmony_ci int stream1 = tx ? SNDRV_PCM_STREAM_PLAYBACK : SNDRV_PCM_STREAM_CAPTURE; 84562306a36Sopenharmony_ci int stream2 = tx ? SNDRV_PCM_STREAM_CAPTURE : SNDRV_PCM_STREAM_PLAYBACK; 84662306a36Sopenharmony_ci int latency = mcbsp->latency[stream2]; 84762306a36Sopenharmony_ci 84862306a36Sopenharmony_ci /* Prevent omap hardware from hitting off between FIFO fills */ 84962306a36Sopenharmony_ci if (!latency || mcbsp->latency[stream1] < latency) 85062306a36Sopenharmony_ci latency = mcbsp->latency[stream1]; 85162306a36Sopenharmony_ci 85262306a36Sopenharmony_ci if (cpu_latency_qos_request_active(pm_qos_req)) 85362306a36Sopenharmony_ci cpu_latency_qos_update_request(pm_qos_req, latency); 85462306a36Sopenharmony_ci else if (latency) 85562306a36Sopenharmony_ci cpu_latency_qos_add_request(pm_qos_req, latency); 85662306a36Sopenharmony_ci 85762306a36Sopenharmony_ci return 0; 85862306a36Sopenharmony_ci} 85962306a36Sopenharmony_ci 86062306a36Sopenharmony_cistatic int omap_mcbsp_dai_trigger(struct snd_pcm_substream *substream, int cmd, 86162306a36Sopenharmony_ci struct snd_soc_dai *cpu_dai) 86262306a36Sopenharmony_ci{ 86362306a36Sopenharmony_ci struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); 86462306a36Sopenharmony_ci 86562306a36Sopenharmony_ci switch (cmd) { 86662306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_START: 86762306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_RESUME: 86862306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_PAUSE_RELEASE: 86962306a36Sopenharmony_ci mcbsp->active++; 87062306a36Sopenharmony_ci omap_mcbsp_start(mcbsp, substream->stream); 87162306a36Sopenharmony_ci break; 87262306a36Sopenharmony_ci 87362306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_STOP: 87462306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_SUSPEND: 87562306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_PAUSE_PUSH: 87662306a36Sopenharmony_ci omap_mcbsp_stop(mcbsp, substream->stream); 87762306a36Sopenharmony_ci mcbsp->active--; 87862306a36Sopenharmony_ci break; 87962306a36Sopenharmony_ci default: 88062306a36Sopenharmony_ci return -EINVAL; 88162306a36Sopenharmony_ci } 88262306a36Sopenharmony_ci 88362306a36Sopenharmony_ci return 0; 88462306a36Sopenharmony_ci} 88562306a36Sopenharmony_ci 88662306a36Sopenharmony_cistatic snd_pcm_sframes_t omap_mcbsp_dai_delay( 88762306a36Sopenharmony_ci struct snd_pcm_substream *substream, 88862306a36Sopenharmony_ci struct snd_soc_dai *dai) 88962306a36Sopenharmony_ci{ 89062306a36Sopenharmony_ci struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream); 89162306a36Sopenharmony_ci struct snd_soc_dai *cpu_dai = asoc_rtd_to_cpu(rtd, 0); 89262306a36Sopenharmony_ci struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); 89362306a36Sopenharmony_ci u16 fifo_use; 89462306a36Sopenharmony_ci snd_pcm_sframes_t delay; 89562306a36Sopenharmony_ci 89662306a36Sopenharmony_ci /* No need to proceed further if McBSP does not have FIFO */ 89762306a36Sopenharmony_ci if (mcbsp->pdata->buffer_size == 0) 89862306a36Sopenharmony_ci return 0; 89962306a36Sopenharmony_ci 90062306a36Sopenharmony_ci if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) 90162306a36Sopenharmony_ci fifo_use = omap_mcbsp_get_tx_delay(mcbsp); 90262306a36Sopenharmony_ci else 90362306a36Sopenharmony_ci fifo_use = omap_mcbsp_get_rx_delay(mcbsp); 90462306a36Sopenharmony_ci 90562306a36Sopenharmony_ci /* 90662306a36Sopenharmony_ci * Divide the used locations with the channel count to get the 90762306a36Sopenharmony_ci * FIFO usage in samples (don't care about partial samples in the 90862306a36Sopenharmony_ci * buffer). 90962306a36Sopenharmony_ci */ 91062306a36Sopenharmony_ci delay = fifo_use / substream->runtime->channels; 91162306a36Sopenharmony_ci 91262306a36Sopenharmony_ci return delay; 91362306a36Sopenharmony_ci} 91462306a36Sopenharmony_ci 91562306a36Sopenharmony_cistatic int omap_mcbsp_dai_hw_params(struct snd_pcm_substream *substream, 91662306a36Sopenharmony_ci struct snd_pcm_hw_params *params, 91762306a36Sopenharmony_ci struct snd_soc_dai *cpu_dai) 91862306a36Sopenharmony_ci{ 91962306a36Sopenharmony_ci struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); 92062306a36Sopenharmony_ci struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs; 92162306a36Sopenharmony_ci struct snd_dmaengine_dai_dma_data *dma_data; 92262306a36Sopenharmony_ci int wlen, channels, wpf; 92362306a36Sopenharmony_ci int pkt_size = 0; 92462306a36Sopenharmony_ci unsigned int format, div, framesize, master; 92562306a36Sopenharmony_ci unsigned int buffer_size = mcbsp->pdata->buffer_size; 92662306a36Sopenharmony_ci 92762306a36Sopenharmony_ci dma_data = snd_soc_dai_get_dma_data(cpu_dai, substream); 92862306a36Sopenharmony_ci channels = params_channels(params); 92962306a36Sopenharmony_ci 93062306a36Sopenharmony_ci switch (params_format(params)) { 93162306a36Sopenharmony_ci case SNDRV_PCM_FORMAT_S16_LE: 93262306a36Sopenharmony_ci wlen = 16; 93362306a36Sopenharmony_ci break; 93462306a36Sopenharmony_ci case SNDRV_PCM_FORMAT_S32_LE: 93562306a36Sopenharmony_ci wlen = 32; 93662306a36Sopenharmony_ci break; 93762306a36Sopenharmony_ci default: 93862306a36Sopenharmony_ci return -EINVAL; 93962306a36Sopenharmony_ci } 94062306a36Sopenharmony_ci if (buffer_size) { 94162306a36Sopenharmony_ci int latency; 94262306a36Sopenharmony_ci 94362306a36Sopenharmony_ci if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) { 94462306a36Sopenharmony_ci int period_words, max_thrsh; 94562306a36Sopenharmony_ci int divider = 0; 94662306a36Sopenharmony_ci 94762306a36Sopenharmony_ci period_words = params_period_bytes(params) / (wlen / 8); 94862306a36Sopenharmony_ci if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) 94962306a36Sopenharmony_ci max_thrsh = mcbsp->max_tx_thres; 95062306a36Sopenharmony_ci else 95162306a36Sopenharmony_ci max_thrsh = mcbsp->max_rx_thres; 95262306a36Sopenharmony_ci /* 95362306a36Sopenharmony_ci * Use sDMA packet mode if McBSP is in threshold mode: 95462306a36Sopenharmony_ci * If period words less than the FIFO size the packet 95562306a36Sopenharmony_ci * size is set to the number of period words, otherwise 95662306a36Sopenharmony_ci * Look for the biggest threshold value which divides 95762306a36Sopenharmony_ci * the period size evenly. 95862306a36Sopenharmony_ci */ 95962306a36Sopenharmony_ci divider = period_words / max_thrsh; 96062306a36Sopenharmony_ci if (period_words % max_thrsh) 96162306a36Sopenharmony_ci divider++; 96262306a36Sopenharmony_ci while (period_words % divider && 96362306a36Sopenharmony_ci divider < period_words) 96462306a36Sopenharmony_ci divider++; 96562306a36Sopenharmony_ci if (divider == period_words) 96662306a36Sopenharmony_ci return -EINVAL; 96762306a36Sopenharmony_ci 96862306a36Sopenharmony_ci pkt_size = period_words / divider; 96962306a36Sopenharmony_ci } else if (channels > 1) { 97062306a36Sopenharmony_ci /* Use packet mode for non mono streams */ 97162306a36Sopenharmony_ci pkt_size = channels; 97262306a36Sopenharmony_ci } 97362306a36Sopenharmony_ci 97462306a36Sopenharmony_ci latency = (buffer_size - pkt_size) / channels; 97562306a36Sopenharmony_ci latency = latency * USEC_PER_SEC / 97662306a36Sopenharmony_ci (params->rate_num / params->rate_den); 97762306a36Sopenharmony_ci mcbsp->latency[substream->stream] = latency; 97862306a36Sopenharmony_ci 97962306a36Sopenharmony_ci omap_mcbsp_set_threshold(substream, pkt_size); 98062306a36Sopenharmony_ci } 98162306a36Sopenharmony_ci 98262306a36Sopenharmony_ci dma_data->maxburst = pkt_size; 98362306a36Sopenharmony_ci 98462306a36Sopenharmony_ci if (mcbsp->configured) { 98562306a36Sopenharmony_ci /* McBSP already configured by another stream */ 98662306a36Sopenharmony_ci return 0; 98762306a36Sopenharmony_ci } 98862306a36Sopenharmony_ci 98962306a36Sopenharmony_ci regs->rcr2 &= ~(RPHASE | RFRLEN2(0x7f) | RWDLEN2(7)); 99062306a36Sopenharmony_ci regs->xcr2 &= ~(RPHASE | XFRLEN2(0x7f) | XWDLEN2(7)); 99162306a36Sopenharmony_ci regs->rcr1 &= ~(RFRLEN1(0x7f) | RWDLEN1(7)); 99262306a36Sopenharmony_ci regs->xcr1 &= ~(XFRLEN1(0x7f) | XWDLEN1(7)); 99362306a36Sopenharmony_ci format = mcbsp->fmt & SND_SOC_DAIFMT_FORMAT_MASK; 99462306a36Sopenharmony_ci wpf = channels; 99562306a36Sopenharmony_ci if (channels == 2 && (format == SND_SOC_DAIFMT_I2S || 99662306a36Sopenharmony_ci format == SND_SOC_DAIFMT_LEFT_J)) { 99762306a36Sopenharmony_ci /* Use dual-phase frames */ 99862306a36Sopenharmony_ci regs->rcr2 |= RPHASE; 99962306a36Sopenharmony_ci regs->xcr2 |= XPHASE; 100062306a36Sopenharmony_ci /* Set 1 word per (McBSP) frame for phase1 and phase2 */ 100162306a36Sopenharmony_ci wpf--; 100262306a36Sopenharmony_ci regs->rcr2 |= RFRLEN2(wpf - 1); 100362306a36Sopenharmony_ci regs->xcr2 |= XFRLEN2(wpf - 1); 100462306a36Sopenharmony_ci } 100562306a36Sopenharmony_ci 100662306a36Sopenharmony_ci regs->rcr1 |= RFRLEN1(wpf - 1); 100762306a36Sopenharmony_ci regs->xcr1 |= XFRLEN1(wpf - 1); 100862306a36Sopenharmony_ci 100962306a36Sopenharmony_ci switch (params_format(params)) { 101062306a36Sopenharmony_ci case SNDRV_PCM_FORMAT_S16_LE: 101162306a36Sopenharmony_ci /* Set word lengths */ 101262306a36Sopenharmony_ci regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_16); 101362306a36Sopenharmony_ci regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_16); 101462306a36Sopenharmony_ci regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_16); 101562306a36Sopenharmony_ci regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_16); 101662306a36Sopenharmony_ci break; 101762306a36Sopenharmony_ci case SNDRV_PCM_FORMAT_S32_LE: 101862306a36Sopenharmony_ci /* Set word lengths */ 101962306a36Sopenharmony_ci regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_32); 102062306a36Sopenharmony_ci regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_32); 102162306a36Sopenharmony_ci regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_32); 102262306a36Sopenharmony_ci regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_32); 102362306a36Sopenharmony_ci break; 102462306a36Sopenharmony_ci default: 102562306a36Sopenharmony_ci /* Unsupported PCM format */ 102662306a36Sopenharmony_ci return -EINVAL; 102762306a36Sopenharmony_ci } 102862306a36Sopenharmony_ci 102962306a36Sopenharmony_ci /* In McBSP master modes, FRAME (i.e. sample rate) is generated 103062306a36Sopenharmony_ci * by _counting_ BCLKs. Calculate frame size in BCLKs */ 103162306a36Sopenharmony_ci master = mcbsp->fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK; 103262306a36Sopenharmony_ci if (master == SND_SOC_DAIFMT_BP_FP) { 103362306a36Sopenharmony_ci div = mcbsp->clk_div ? mcbsp->clk_div : 1; 103462306a36Sopenharmony_ci framesize = (mcbsp->in_freq / div) / params_rate(params); 103562306a36Sopenharmony_ci 103662306a36Sopenharmony_ci if (framesize < wlen * channels) { 103762306a36Sopenharmony_ci printk(KERN_ERR "%s: not enough bandwidth for desired rate and " 103862306a36Sopenharmony_ci "channels\n", __func__); 103962306a36Sopenharmony_ci return -EINVAL; 104062306a36Sopenharmony_ci } 104162306a36Sopenharmony_ci } else 104262306a36Sopenharmony_ci framesize = wlen * channels; 104362306a36Sopenharmony_ci 104462306a36Sopenharmony_ci /* Set FS period and length in terms of bit clock periods */ 104562306a36Sopenharmony_ci regs->srgr2 &= ~FPER(0xfff); 104662306a36Sopenharmony_ci regs->srgr1 &= ~FWID(0xff); 104762306a36Sopenharmony_ci switch (format) { 104862306a36Sopenharmony_ci case SND_SOC_DAIFMT_I2S: 104962306a36Sopenharmony_ci case SND_SOC_DAIFMT_LEFT_J: 105062306a36Sopenharmony_ci regs->srgr2 |= FPER(framesize - 1); 105162306a36Sopenharmony_ci regs->srgr1 |= FWID((framesize >> 1) - 1); 105262306a36Sopenharmony_ci break; 105362306a36Sopenharmony_ci case SND_SOC_DAIFMT_DSP_A: 105462306a36Sopenharmony_ci case SND_SOC_DAIFMT_DSP_B: 105562306a36Sopenharmony_ci regs->srgr2 |= FPER(framesize - 1); 105662306a36Sopenharmony_ci regs->srgr1 |= FWID(0); 105762306a36Sopenharmony_ci break; 105862306a36Sopenharmony_ci } 105962306a36Sopenharmony_ci 106062306a36Sopenharmony_ci omap_mcbsp_config(mcbsp, &mcbsp->cfg_regs); 106162306a36Sopenharmony_ci mcbsp->wlen = wlen; 106262306a36Sopenharmony_ci mcbsp->configured = 1; 106362306a36Sopenharmony_ci 106462306a36Sopenharmony_ci return 0; 106562306a36Sopenharmony_ci} 106662306a36Sopenharmony_ci 106762306a36Sopenharmony_ci/* 106862306a36Sopenharmony_ci * This must be called before _set_clkdiv and _set_sysclk since McBSP register 106962306a36Sopenharmony_ci * cache is initialized here 107062306a36Sopenharmony_ci */ 107162306a36Sopenharmony_cistatic int omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai *cpu_dai, 107262306a36Sopenharmony_ci unsigned int fmt) 107362306a36Sopenharmony_ci{ 107462306a36Sopenharmony_ci struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); 107562306a36Sopenharmony_ci struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs; 107662306a36Sopenharmony_ci bool inv_fs = false; 107762306a36Sopenharmony_ci 107862306a36Sopenharmony_ci if (mcbsp->configured) 107962306a36Sopenharmony_ci return 0; 108062306a36Sopenharmony_ci 108162306a36Sopenharmony_ci mcbsp->fmt = fmt; 108262306a36Sopenharmony_ci memset(regs, 0, sizeof(*regs)); 108362306a36Sopenharmony_ci /* Generic McBSP register settings */ 108462306a36Sopenharmony_ci regs->spcr2 |= XINTM(3) | FREE; 108562306a36Sopenharmony_ci regs->spcr1 |= RINTM(3); 108662306a36Sopenharmony_ci /* RFIG and XFIG are not defined in 2430 and on OMAP3+ */ 108762306a36Sopenharmony_ci if (!mcbsp->pdata->has_ccr) { 108862306a36Sopenharmony_ci regs->rcr2 |= RFIG; 108962306a36Sopenharmony_ci regs->xcr2 |= XFIG; 109062306a36Sopenharmony_ci } 109162306a36Sopenharmony_ci 109262306a36Sopenharmony_ci /* Configure XCCR/RCCR only for revisions which have ccr registers */ 109362306a36Sopenharmony_ci if (mcbsp->pdata->has_ccr) { 109462306a36Sopenharmony_ci regs->xccr = DXENDLY(1) | XDMAEN | XDISABLE; 109562306a36Sopenharmony_ci regs->rccr = RFULL_CYCLE | RDMAEN | RDISABLE; 109662306a36Sopenharmony_ci } 109762306a36Sopenharmony_ci 109862306a36Sopenharmony_ci switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) { 109962306a36Sopenharmony_ci case SND_SOC_DAIFMT_I2S: 110062306a36Sopenharmony_ci /* 1-bit data delay */ 110162306a36Sopenharmony_ci regs->rcr2 |= RDATDLY(1); 110262306a36Sopenharmony_ci regs->xcr2 |= XDATDLY(1); 110362306a36Sopenharmony_ci break; 110462306a36Sopenharmony_ci case SND_SOC_DAIFMT_LEFT_J: 110562306a36Sopenharmony_ci /* 0-bit data delay */ 110662306a36Sopenharmony_ci regs->rcr2 |= RDATDLY(0); 110762306a36Sopenharmony_ci regs->xcr2 |= XDATDLY(0); 110862306a36Sopenharmony_ci regs->spcr1 |= RJUST(2); 110962306a36Sopenharmony_ci /* Invert FS polarity configuration */ 111062306a36Sopenharmony_ci inv_fs = true; 111162306a36Sopenharmony_ci break; 111262306a36Sopenharmony_ci case SND_SOC_DAIFMT_DSP_A: 111362306a36Sopenharmony_ci /* 1-bit data delay */ 111462306a36Sopenharmony_ci regs->rcr2 |= RDATDLY(1); 111562306a36Sopenharmony_ci regs->xcr2 |= XDATDLY(1); 111662306a36Sopenharmony_ci /* Invert FS polarity configuration */ 111762306a36Sopenharmony_ci inv_fs = true; 111862306a36Sopenharmony_ci break; 111962306a36Sopenharmony_ci case SND_SOC_DAIFMT_DSP_B: 112062306a36Sopenharmony_ci /* 0-bit data delay */ 112162306a36Sopenharmony_ci regs->rcr2 |= RDATDLY(0); 112262306a36Sopenharmony_ci regs->xcr2 |= XDATDLY(0); 112362306a36Sopenharmony_ci /* Invert FS polarity configuration */ 112462306a36Sopenharmony_ci inv_fs = true; 112562306a36Sopenharmony_ci break; 112662306a36Sopenharmony_ci default: 112762306a36Sopenharmony_ci /* Unsupported data format */ 112862306a36Sopenharmony_ci return -EINVAL; 112962306a36Sopenharmony_ci } 113062306a36Sopenharmony_ci 113162306a36Sopenharmony_ci switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) { 113262306a36Sopenharmony_ci case SND_SOC_DAIFMT_BP_FP: 113362306a36Sopenharmony_ci /* McBSP master. Set FS and bit clocks as outputs */ 113462306a36Sopenharmony_ci regs->pcr0 |= FSXM | FSRM | 113562306a36Sopenharmony_ci CLKXM | CLKRM; 113662306a36Sopenharmony_ci /* Sample rate generator drives the FS */ 113762306a36Sopenharmony_ci regs->srgr2 |= FSGM; 113862306a36Sopenharmony_ci break; 113962306a36Sopenharmony_ci case SND_SOC_DAIFMT_BC_FP: 114062306a36Sopenharmony_ci /* McBSP slave. FS clock as output */ 114162306a36Sopenharmony_ci regs->srgr2 |= FSGM; 114262306a36Sopenharmony_ci regs->pcr0 |= FSXM | FSRM; 114362306a36Sopenharmony_ci break; 114462306a36Sopenharmony_ci case SND_SOC_DAIFMT_BC_FC: 114562306a36Sopenharmony_ci /* McBSP slave */ 114662306a36Sopenharmony_ci break; 114762306a36Sopenharmony_ci default: 114862306a36Sopenharmony_ci /* Unsupported master/slave configuration */ 114962306a36Sopenharmony_ci return -EINVAL; 115062306a36Sopenharmony_ci } 115162306a36Sopenharmony_ci 115262306a36Sopenharmony_ci /* Set bit clock (CLKX/CLKR) and FS polarities */ 115362306a36Sopenharmony_ci switch (fmt & SND_SOC_DAIFMT_INV_MASK) { 115462306a36Sopenharmony_ci case SND_SOC_DAIFMT_NB_NF: 115562306a36Sopenharmony_ci /* 115662306a36Sopenharmony_ci * Normal BCLK + FS. 115762306a36Sopenharmony_ci * FS active low. TX data driven on falling edge of bit clock 115862306a36Sopenharmony_ci * and RX data sampled on rising edge of bit clock. 115962306a36Sopenharmony_ci */ 116062306a36Sopenharmony_ci regs->pcr0 |= FSXP | FSRP | 116162306a36Sopenharmony_ci CLKXP | CLKRP; 116262306a36Sopenharmony_ci break; 116362306a36Sopenharmony_ci case SND_SOC_DAIFMT_NB_IF: 116462306a36Sopenharmony_ci regs->pcr0 |= CLKXP | CLKRP; 116562306a36Sopenharmony_ci break; 116662306a36Sopenharmony_ci case SND_SOC_DAIFMT_IB_NF: 116762306a36Sopenharmony_ci regs->pcr0 |= FSXP | FSRP; 116862306a36Sopenharmony_ci break; 116962306a36Sopenharmony_ci case SND_SOC_DAIFMT_IB_IF: 117062306a36Sopenharmony_ci break; 117162306a36Sopenharmony_ci default: 117262306a36Sopenharmony_ci return -EINVAL; 117362306a36Sopenharmony_ci } 117462306a36Sopenharmony_ci if (inv_fs) 117562306a36Sopenharmony_ci regs->pcr0 ^= FSXP | FSRP; 117662306a36Sopenharmony_ci 117762306a36Sopenharmony_ci return 0; 117862306a36Sopenharmony_ci} 117962306a36Sopenharmony_ci 118062306a36Sopenharmony_cistatic int omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai *cpu_dai, 118162306a36Sopenharmony_ci int div_id, int div) 118262306a36Sopenharmony_ci{ 118362306a36Sopenharmony_ci struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); 118462306a36Sopenharmony_ci struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs; 118562306a36Sopenharmony_ci 118662306a36Sopenharmony_ci if (div_id != OMAP_MCBSP_CLKGDV) 118762306a36Sopenharmony_ci return -ENODEV; 118862306a36Sopenharmony_ci 118962306a36Sopenharmony_ci mcbsp->clk_div = div; 119062306a36Sopenharmony_ci regs->srgr1 &= ~CLKGDV(0xff); 119162306a36Sopenharmony_ci regs->srgr1 |= CLKGDV(div - 1); 119262306a36Sopenharmony_ci 119362306a36Sopenharmony_ci return 0; 119462306a36Sopenharmony_ci} 119562306a36Sopenharmony_ci 119662306a36Sopenharmony_cistatic int omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai *cpu_dai, 119762306a36Sopenharmony_ci int clk_id, unsigned int freq, 119862306a36Sopenharmony_ci int dir) 119962306a36Sopenharmony_ci{ 120062306a36Sopenharmony_ci struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); 120162306a36Sopenharmony_ci struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs; 120262306a36Sopenharmony_ci int err = 0; 120362306a36Sopenharmony_ci 120462306a36Sopenharmony_ci if (mcbsp->active) { 120562306a36Sopenharmony_ci if (freq == mcbsp->in_freq) 120662306a36Sopenharmony_ci return 0; 120762306a36Sopenharmony_ci else 120862306a36Sopenharmony_ci return -EBUSY; 120962306a36Sopenharmony_ci } 121062306a36Sopenharmony_ci 121162306a36Sopenharmony_ci mcbsp->in_freq = freq; 121262306a36Sopenharmony_ci regs->srgr2 &= ~CLKSM; 121362306a36Sopenharmony_ci regs->pcr0 &= ~SCLKME; 121462306a36Sopenharmony_ci 121562306a36Sopenharmony_ci switch (clk_id) { 121662306a36Sopenharmony_ci case OMAP_MCBSP_SYSCLK_CLK: 121762306a36Sopenharmony_ci regs->srgr2 |= CLKSM; 121862306a36Sopenharmony_ci break; 121962306a36Sopenharmony_ci case OMAP_MCBSP_SYSCLK_CLKS_FCLK: 122062306a36Sopenharmony_ci if (mcbsp_omap1()) { 122162306a36Sopenharmony_ci err = -EINVAL; 122262306a36Sopenharmony_ci break; 122362306a36Sopenharmony_ci } 122462306a36Sopenharmony_ci err = omap2_mcbsp_set_clks_src(mcbsp, 122562306a36Sopenharmony_ci MCBSP_CLKS_PRCM_SRC); 122662306a36Sopenharmony_ci break; 122762306a36Sopenharmony_ci case OMAP_MCBSP_SYSCLK_CLKS_EXT: 122862306a36Sopenharmony_ci if (mcbsp_omap1()) { 122962306a36Sopenharmony_ci err = 0; 123062306a36Sopenharmony_ci break; 123162306a36Sopenharmony_ci } 123262306a36Sopenharmony_ci err = omap2_mcbsp_set_clks_src(mcbsp, 123362306a36Sopenharmony_ci MCBSP_CLKS_PAD_SRC); 123462306a36Sopenharmony_ci break; 123562306a36Sopenharmony_ci 123662306a36Sopenharmony_ci case OMAP_MCBSP_SYSCLK_CLKX_EXT: 123762306a36Sopenharmony_ci regs->srgr2 |= CLKSM; 123862306a36Sopenharmony_ci regs->pcr0 |= SCLKME; 123962306a36Sopenharmony_ci /* 124062306a36Sopenharmony_ci * If McBSP is master but yet the CLKX/CLKR pin drives the SRG, 124162306a36Sopenharmony_ci * disable output on those pins. This enables to inject the 124262306a36Sopenharmony_ci * reference clock through CLKX/CLKR. For this to work 124362306a36Sopenharmony_ci * set_dai_sysclk() _needs_ to be called after set_dai_fmt(). 124462306a36Sopenharmony_ci */ 124562306a36Sopenharmony_ci regs->pcr0 &= ~CLKXM; 124662306a36Sopenharmony_ci break; 124762306a36Sopenharmony_ci case OMAP_MCBSP_SYSCLK_CLKR_EXT: 124862306a36Sopenharmony_ci regs->pcr0 |= SCLKME; 124962306a36Sopenharmony_ci /* Disable ouput on CLKR pin in master mode */ 125062306a36Sopenharmony_ci regs->pcr0 &= ~CLKRM; 125162306a36Sopenharmony_ci break; 125262306a36Sopenharmony_ci default: 125362306a36Sopenharmony_ci err = -ENODEV; 125462306a36Sopenharmony_ci } 125562306a36Sopenharmony_ci 125662306a36Sopenharmony_ci return err; 125762306a36Sopenharmony_ci} 125862306a36Sopenharmony_ci 125962306a36Sopenharmony_cistatic int omap_mcbsp_probe(struct snd_soc_dai *dai) 126062306a36Sopenharmony_ci{ 126162306a36Sopenharmony_ci struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai); 126262306a36Sopenharmony_ci 126362306a36Sopenharmony_ci pm_runtime_enable(mcbsp->dev); 126462306a36Sopenharmony_ci 126562306a36Sopenharmony_ci snd_soc_dai_init_dma_data(dai, 126662306a36Sopenharmony_ci &mcbsp->dma_data[SNDRV_PCM_STREAM_PLAYBACK], 126762306a36Sopenharmony_ci &mcbsp->dma_data[SNDRV_PCM_STREAM_CAPTURE]); 126862306a36Sopenharmony_ci 126962306a36Sopenharmony_ci return 0; 127062306a36Sopenharmony_ci} 127162306a36Sopenharmony_ci 127262306a36Sopenharmony_cistatic int omap_mcbsp_remove(struct snd_soc_dai *dai) 127362306a36Sopenharmony_ci{ 127462306a36Sopenharmony_ci struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai); 127562306a36Sopenharmony_ci 127662306a36Sopenharmony_ci pm_runtime_disable(mcbsp->dev); 127762306a36Sopenharmony_ci 127862306a36Sopenharmony_ci return 0; 127962306a36Sopenharmony_ci} 128062306a36Sopenharmony_ci 128162306a36Sopenharmony_cistatic const struct snd_soc_dai_ops mcbsp_dai_ops = { 128262306a36Sopenharmony_ci .probe = omap_mcbsp_probe, 128362306a36Sopenharmony_ci .remove = omap_mcbsp_remove, 128462306a36Sopenharmony_ci .startup = omap_mcbsp_dai_startup, 128562306a36Sopenharmony_ci .shutdown = omap_mcbsp_dai_shutdown, 128662306a36Sopenharmony_ci .prepare = omap_mcbsp_dai_prepare, 128762306a36Sopenharmony_ci .trigger = omap_mcbsp_dai_trigger, 128862306a36Sopenharmony_ci .delay = omap_mcbsp_dai_delay, 128962306a36Sopenharmony_ci .hw_params = omap_mcbsp_dai_hw_params, 129062306a36Sopenharmony_ci .set_fmt = omap_mcbsp_dai_set_dai_fmt, 129162306a36Sopenharmony_ci .set_clkdiv = omap_mcbsp_dai_set_clkdiv, 129262306a36Sopenharmony_ci .set_sysclk = omap_mcbsp_dai_set_dai_sysclk, 129362306a36Sopenharmony_ci}; 129462306a36Sopenharmony_ci 129562306a36Sopenharmony_cistatic struct snd_soc_dai_driver omap_mcbsp_dai = { 129662306a36Sopenharmony_ci .playback = { 129762306a36Sopenharmony_ci .channels_min = 1, 129862306a36Sopenharmony_ci .channels_max = 16, 129962306a36Sopenharmony_ci .rates = OMAP_MCBSP_RATES, 130062306a36Sopenharmony_ci .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE, 130162306a36Sopenharmony_ci }, 130262306a36Sopenharmony_ci .capture = { 130362306a36Sopenharmony_ci .channels_min = 1, 130462306a36Sopenharmony_ci .channels_max = 16, 130562306a36Sopenharmony_ci .rates = OMAP_MCBSP_RATES, 130662306a36Sopenharmony_ci .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE, 130762306a36Sopenharmony_ci }, 130862306a36Sopenharmony_ci .ops = &mcbsp_dai_ops, 130962306a36Sopenharmony_ci}; 131062306a36Sopenharmony_ci 131162306a36Sopenharmony_cistatic const struct snd_soc_component_driver omap_mcbsp_component = { 131262306a36Sopenharmony_ci .name = "omap-mcbsp", 131362306a36Sopenharmony_ci .legacy_dai_naming = 1, 131462306a36Sopenharmony_ci}; 131562306a36Sopenharmony_ci 131662306a36Sopenharmony_cistatic struct omap_mcbsp_platform_data omap2420_pdata = { 131762306a36Sopenharmony_ci .reg_step = 4, 131862306a36Sopenharmony_ci .reg_size = 2, 131962306a36Sopenharmony_ci}; 132062306a36Sopenharmony_ci 132162306a36Sopenharmony_cistatic struct omap_mcbsp_platform_data omap2430_pdata = { 132262306a36Sopenharmony_ci .reg_step = 4, 132362306a36Sopenharmony_ci .reg_size = 4, 132462306a36Sopenharmony_ci .has_ccr = true, 132562306a36Sopenharmony_ci}; 132662306a36Sopenharmony_ci 132762306a36Sopenharmony_cistatic struct omap_mcbsp_platform_data omap3_pdata = { 132862306a36Sopenharmony_ci .reg_step = 4, 132962306a36Sopenharmony_ci .reg_size = 4, 133062306a36Sopenharmony_ci .has_ccr = true, 133162306a36Sopenharmony_ci .has_wakeup = true, 133262306a36Sopenharmony_ci}; 133362306a36Sopenharmony_ci 133462306a36Sopenharmony_cistatic struct omap_mcbsp_platform_data omap4_pdata = { 133562306a36Sopenharmony_ci .reg_step = 4, 133662306a36Sopenharmony_ci .reg_size = 4, 133762306a36Sopenharmony_ci .has_ccr = true, 133862306a36Sopenharmony_ci .has_wakeup = true, 133962306a36Sopenharmony_ci}; 134062306a36Sopenharmony_ci 134162306a36Sopenharmony_cistatic const struct of_device_id omap_mcbsp_of_match[] = { 134262306a36Sopenharmony_ci { 134362306a36Sopenharmony_ci .compatible = "ti,omap2420-mcbsp", 134462306a36Sopenharmony_ci .data = &omap2420_pdata, 134562306a36Sopenharmony_ci }, 134662306a36Sopenharmony_ci { 134762306a36Sopenharmony_ci .compatible = "ti,omap2430-mcbsp", 134862306a36Sopenharmony_ci .data = &omap2430_pdata, 134962306a36Sopenharmony_ci }, 135062306a36Sopenharmony_ci { 135162306a36Sopenharmony_ci .compatible = "ti,omap3-mcbsp", 135262306a36Sopenharmony_ci .data = &omap3_pdata, 135362306a36Sopenharmony_ci }, 135462306a36Sopenharmony_ci { 135562306a36Sopenharmony_ci .compatible = "ti,omap4-mcbsp", 135662306a36Sopenharmony_ci .data = &omap4_pdata, 135762306a36Sopenharmony_ci }, 135862306a36Sopenharmony_ci { }, 135962306a36Sopenharmony_ci}; 136062306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, omap_mcbsp_of_match); 136162306a36Sopenharmony_ci 136262306a36Sopenharmony_cistatic int asoc_mcbsp_probe(struct platform_device *pdev) 136362306a36Sopenharmony_ci{ 136462306a36Sopenharmony_ci struct omap_mcbsp_platform_data *pdata = dev_get_platdata(&pdev->dev); 136562306a36Sopenharmony_ci struct omap_mcbsp *mcbsp; 136662306a36Sopenharmony_ci const struct of_device_id *match; 136762306a36Sopenharmony_ci int ret; 136862306a36Sopenharmony_ci 136962306a36Sopenharmony_ci match = of_match_device(omap_mcbsp_of_match, &pdev->dev); 137062306a36Sopenharmony_ci if (match) { 137162306a36Sopenharmony_ci struct device_node *node = pdev->dev.of_node; 137262306a36Sopenharmony_ci struct omap_mcbsp_platform_data *pdata_quirk = pdata; 137362306a36Sopenharmony_ci int buffer_size; 137462306a36Sopenharmony_ci 137562306a36Sopenharmony_ci pdata = devm_kzalloc(&pdev->dev, 137662306a36Sopenharmony_ci sizeof(struct omap_mcbsp_platform_data), 137762306a36Sopenharmony_ci GFP_KERNEL); 137862306a36Sopenharmony_ci if (!pdata) 137962306a36Sopenharmony_ci return -ENOMEM; 138062306a36Sopenharmony_ci 138162306a36Sopenharmony_ci memcpy(pdata, match->data, sizeof(*pdata)); 138262306a36Sopenharmony_ci if (!of_property_read_u32(node, "ti,buffer-size", &buffer_size)) 138362306a36Sopenharmony_ci pdata->buffer_size = buffer_size; 138462306a36Sopenharmony_ci if (pdata_quirk) 138562306a36Sopenharmony_ci pdata->force_ick_on = pdata_quirk->force_ick_on; 138662306a36Sopenharmony_ci } else if (!pdata) { 138762306a36Sopenharmony_ci dev_err(&pdev->dev, "missing platform data.\n"); 138862306a36Sopenharmony_ci return -EINVAL; 138962306a36Sopenharmony_ci } 139062306a36Sopenharmony_ci mcbsp = devm_kzalloc(&pdev->dev, sizeof(struct omap_mcbsp), GFP_KERNEL); 139162306a36Sopenharmony_ci if (!mcbsp) 139262306a36Sopenharmony_ci return -ENOMEM; 139362306a36Sopenharmony_ci 139462306a36Sopenharmony_ci mcbsp->id = pdev->id; 139562306a36Sopenharmony_ci mcbsp->pdata = pdata; 139662306a36Sopenharmony_ci mcbsp->dev = &pdev->dev; 139762306a36Sopenharmony_ci platform_set_drvdata(pdev, mcbsp); 139862306a36Sopenharmony_ci 139962306a36Sopenharmony_ci ret = omap_mcbsp_init(pdev); 140062306a36Sopenharmony_ci if (ret) 140162306a36Sopenharmony_ci return ret; 140262306a36Sopenharmony_ci 140362306a36Sopenharmony_ci if (mcbsp->pdata->reg_size == 2) { 140462306a36Sopenharmony_ci omap_mcbsp_dai.playback.formats = SNDRV_PCM_FMTBIT_S16_LE; 140562306a36Sopenharmony_ci omap_mcbsp_dai.capture.formats = SNDRV_PCM_FMTBIT_S16_LE; 140662306a36Sopenharmony_ci } 140762306a36Sopenharmony_ci 140862306a36Sopenharmony_ci ret = devm_snd_soc_register_component(&pdev->dev, 140962306a36Sopenharmony_ci &omap_mcbsp_component, 141062306a36Sopenharmony_ci &omap_mcbsp_dai, 1); 141162306a36Sopenharmony_ci if (ret) 141262306a36Sopenharmony_ci return ret; 141362306a36Sopenharmony_ci 141462306a36Sopenharmony_ci return sdma_pcm_platform_register(&pdev->dev, "tx", "rx"); 141562306a36Sopenharmony_ci} 141662306a36Sopenharmony_ci 141762306a36Sopenharmony_cistatic void asoc_mcbsp_remove(struct platform_device *pdev) 141862306a36Sopenharmony_ci{ 141962306a36Sopenharmony_ci struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev); 142062306a36Sopenharmony_ci 142162306a36Sopenharmony_ci if (mcbsp->pdata->ops && mcbsp->pdata->ops->free) 142262306a36Sopenharmony_ci mcbsp->pdata->ops->free(mcbsp->id); 142362306a36Sopenharmony_ci 142462306a36Sopenharmony_ci if (cpu_latency_qos_request_active(&mcbsp->pm_qos_req)) 142562306a36Sopenharmony_ci cpu_latency_qos_remove_request(&mcbsp->pm_qos_req); 142662306a36Sopenharmony_ci} 142762306a36Sopenharmony_ci 142862306a36Sopenharmony_cistatic struct platform_driver asoc_mcbsp_driver = { 142962306a36Sopenharmony_ci .driver = { 143062306a36Sopenharmony_ci .name = "omap-mcbsp", 143162306a36Sopenharmony_ci .of_match_table = omap_mcbsp_of_match, 143262306a36Sopenharmony_ci }, 143362306a36Sopenharmony_ci 143462306a36Sopenharmony_ci .probe = asoc_mcbsp_probe, 143562306a36Sopenharmony_ci .remove_new = asoc_mcbsp_remove, 143662306a36Sopenharmony_ci}; 143762306a36Sopenharmony_ci 143862306a36Sopenharmony_cimodule_platform_driver(asoc_mcbsp_driver); 143962306a36Sopenharmony_ci 144062306a36Sopenharmony_ciMODULE_AUTHOR("Jarkko Nikula <jarkko.nikula@bitmer.com>"); 144162306a36Sopenharmony_ciMODULE_DESCRIPTION("OMAP I2S SoC Interface"); 144262306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 144362306a36Sopenharmony_ciMODULE_ALIAS("platform:omap-mcbsp"); 1444