162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * ALSA SoC I2S (McBSP) Audio Layer for TI DAVINCI processor
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Author:      Vladimir Barinov, <vbarinov@embeddedalley.com>
662306a36Sopenharmony_ci * Copyright:   (C) 2007 MontaVista Software, Inc., <source@mvista.com>
762306a36Sopenharmony_ci *
862306a36Sopenharmony_ci * DT support	(c) 2016 Petr Kulhavy, Barix AG <petr@barix.com>
962306a36Sopenharmony_ci *		based on davinci-mcasp.c DT support
1062306a36Sopenharmony_ci *
1162306a36Sopenharmony_ci * TODO:
1262306a36Sopenharmony_ci * on DA850 implement HW FIFOs instead of DMA into DXR and DRR registers
1362306a36Sopenharmony_ci */
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#include <linux/init.h>
1662306a36Sopenharmony_ci#include <linux/module.h>
1762306a36Sopenharmony_ci#include <linux/device.h>
1862306a36Sopenharmony_ci#include <linux/slab.h>
1962306a36Sopenharmony_ci#include <linux/delay.h>
2062306a36Sopenharmony_ci#include <linux/io.h>
2162306a36Sopenharmony_ci#include <linux/clk.h>
2262306a36Sopenharmony_ci#include <linux/platform_data/davinci_asp.h>
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci#include <sound/core.h>
2562306a36Sopenharmony_ci#include <sound/pcm.h>
2662306a36Sopenharmony_ci#include <sound/pcm_params.h>
2762306a36Sopenharmony_ci#include <sound/initval.h>
2862306a36Sopenharmony_ci#include <sound/soc.h>
2962306a36Sopenharmony_ci#include <sound/dmaengine_pcm.h>
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci#include "edma-pcm.h"
3262306a36Sopenharmony_ci#include "davinci-i2s.h"
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci#define DRV_NAME "davinci-i2s"
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci/*
3762306a36Sopenharmony_ci * NOTE:  terminology here is confusing.
3862306a36Sopenharmony_ci *
3962306a36Sopenharmony_ci *  - This driver supports the "Audio Serial Port" (ASP),
4062306a36Sopenharmony_ci *    found on dm6446, dm355, and other DaVinci chips.
4162306a36Sopenharmony_ci *
4262306a36Sopenharmony_ci *  - But it labels it a "Multi-channel Buffered Serial Port"
4362306a36Sopenharmony_ci *    (McBSP) as on older chips like the dm642 ... which was
4462306a36Sopenharmony_ci *    backward-compatible, possibly explaining that confusion.
4562306a36Sopenharmony_ci *
4662306a36Sopenharmony_ci *  - OMAP chips have a controller called McBSP, which is
4762306a36Sopenharmony_ci *    incompatible with the DaVinci flavor of McBSP.
4862306a36Sopenharmony_ci *
4962306a36Sopenharmony_ci *  - Newer DaVinci chips have a controller called McASP,
5062306a36Sopenharmony_ci *    incompatible with ASP and with either McBSP.
5162306a36Sopenharmony_ci *
5262306a36Sopenharmony_ci * In short:  this uses ASP to implement I2S, not McBSP.
5362306a36Sopenharmony_ci * And it won't be the only DaVinci implemention of I2S.
5462306a36Sopenharmony_ci */
5562306a36Sopenharmony_ci#define DAVINCI_MCBSP_DRR_REG	0x00
5662306a36Sopenharmony_ci#define DAVINCI_MCBSP_DXR_REG	0x04
5762306a36Sopenharmony_ci#define DAVINCI_MCBSP_SPCR_REG	0x08
5862306a36Sopenharmony_ci#define DAVINCI_MCBSP_RCR_REG	0x0c
5962306a36Sopenharmony_ci#define DAVINCI_MCBSP_XCR_REG	0x10
6062306a36Sopenharmony_ci#define DAVINCI_MCBSP_SRGR_REG	0x14
6162306a36Sopenharmony_ci#define DAVINCI_MCBSP_PCR_REG	0x24
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci#define DAVINCI_MCBSP_SPCR_RRST		(1 << 0)
6462306a36Sopenharmony_ci#define DAVINCI_MCBSP_SPCR_RINTM(v)	((v) << 4)
6562306a36Sopenharmony_ci#define DAVINCI_MCBSP_SPCR_XRST		(1 << 16)
6662306a36Sopenharmony_ci#define DAVINCI_MCBSP_SPCR_XINTM(v)	((v) << 20)
6762306a36Sopenharmony_ci#define DAVINCI_MCBSP_SPCR_GRST		(1 << 22)
6862306a36Sopenharmony_ci#define DAVINCI_MCBSP_SPCR_FRST		(1 << 23)
6962306a36Sopenharmony_ci#define DAVINCI_MCBSP_SPCR_FREE		(1 << 25)
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci#define DAVINCI_MCBSP_RCR_RWDLEN1(v)	((v) << 5)
7262306a36Sopenharmony_ci#define DAVINCI_MCBSP_RCR_RFRLEN1(v)	((v) << 8)
7362306a36Sopenharmony_ci#define DAVINCI_MCBSP_RCR_RDATDLY(v)	((v) << 16)
7462306a36Sopenharmony_ci#define DAVINCI_MCBSP_RCR_RFIG		(1 << 18)
7562306a36Sopenharmony_ci#define DAVINCI_MCBSP_RCR_RWDLEN2(v)	((v) << 21)
7662306a36Sopenharmony_ci#define DAVINCI_MCBSP_RCR_RFRLEN2(v)	((v) << 24)
7762306a36Sopenharmony_ci#define DAVINCI_MCBSP_RCR_RPHASE	BIT(31)
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci#define DAVINCI_MCBSP_XCR_XWDLEN1(v)	((v) << 5)
8062306a36Sopenharmony_ci#define DAVINCI_MCBSP_XCR_XFRLEN1(v)	((v) << 8)
8162306a36Sopenharmony_ci#define DAVINCI_MCBSP_XCR_XDATDLY(v)	((v) << 16)
8262306a36Sopenharmony_ci#define DAVINCI_MCBSP_XCR_XFIG		(1 << 18)
8362306a36Sopenharmony_ci#define DAVINCI_MCBSP_XCR_XWDLEN2(v)	((v) << 21)
8462306a36Sopenharmony_ci#define DAVINCI_MCBSP_XCR_XFRLEN2(v)	((v) << 24)
8562306a36Sopenharmony_ci#define DAVINCI_MCBSP_XCR_XPHASE	BIT(31)
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ci#define DAVINCI_MCBSP_SRGR_FWID(v)	((v) << 8)
8862306a36Sopenharmony_ci#define DAVINCI_MCBSP_SRGR_FPER(v)	((v) << 16)
8962306a36Sopenharmony_ci#define DAVINCI_MCBSP_SRGR_FSGM		(1 << 28)
9062306a36Sopenharmony_ci#define DAVINCI_MCBSP_SRGR_CLKSM	BIT(29)
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci#define DAVINCI_MCBSP_PCR_CLKRP		(1 << 0)
9362306a36Sopenharmony_ci#define DAVINCI_MCBSP_PCR_CLKXP		(1 << 1)
9462306a36Sopenharmony_ci#define DAVINCI_MCBSP_PCR_FSRP		(1 << 2)
9562306a36Sopenharmony_ci#define DAVINCI_MCBSP_PCR_FSXP		(1 << 3)
9662306a36Sopenharmony_ci#define DAVINCI_MCBSP_PCR_SCLKME	(1 << 7)
9762306a36Sopenharmony_ci#define DAVINCI_MCBSP_PCR_CLKRM		(1 << 8)
9862306a36Sopenharmony_ci#define DAVINCI_MCBSP_PCR_CLKXM		(1 << 9)
9962306a36Sopenharmony_ci#define DAVINCI_MCBSP_PCR_FSRM		(1 << 10)
10062306a36Sopenharmony_ci#define DAVINCI_MCBSP_PCR_FSXM		(1 << 11)
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_cienum {
10362306a36Sopenharmony_ci	DAVINCI_MCBSP_WORD_8 = 0,
10462306a36Sopenharmony_ci	DAVINCI_MCBSP_WORD_12,
10562306a36Sopenharmony_ci	DAVINCI_MCBSP_WORD_16,
10662306a36Sopenharmony_ci	DAVINCI_MCBSP_WORD_20,
10762306a36Sopenharmony_ci	DAVINCI_MCBSP_WORD_24,
10862306a36Sopenharmony_ci	DAVINCI_MCBSP_WORD_32,
10962306a36Sopenharmony_ci};
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_cistatic const unsigned char data_type[SNDRV_PCM_FORMAT_S32_LE + 1] = {
11262306a36Sopenharmony_ci	[SNDRV_PCM_FORMAT_S8]		= 1,
11362306a36Sopenharmony_ci	[SNDRV_PCM_FORMAT_S16_LE]	= 2,
11462306a36Sopenharmony_ci	[SNDRV_PCM_FORMAT_S32_LE]	= 4,
11562306a36Sopenharmony_ci};
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_cistatic const unsigned char asp_word_length[SNDRV_PCM_FORMAT_S32_LE + 1] = {
11862306a36Sopenharmony_ci	[SNDRV_PCM_FORMAT_S8]		= DAVINCI_MCBSP_WORD_8,
11962306a36Sopenharmony_ci	[SNDRV_PCM_FORMAT_S16_LE]	= DAVINCI_MCBSP_WORD_16,
12062306a36Sopenharmony_ci	[SNDRV_PCM_FORMAT_S32_LE]	= DAVINCI_MCBSP_WORD_32,
12162306a36Sopenharmony_ci};
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_cistatic const unsigned char double_fmt[SNDRV_PCM_FORMAT_S32_LE + 1] = {
12462306a36Sopenharmony_ci	[SNDRV_PCM_FORMAT_S8]		= SNDRV_PCM_FORMAT_S16_LE,
12562306a36Sopenharmony_ci	[SNDRV_PCM_FORMAT_S16_LE]	= SNDRV_PCM_FORMAT_S32_LE,
12662306a36Sopenharmony_ci};
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_cistruct davinci_mcbsp_dev {
12962306a36Sopenharmony_ci	struct device *dev;
13062306a36Sopenharmony_ci	struct snd_dmaengine_dai_dma_data dma_data[2];
13162306a36Sopenharmony_ci	int dma_request[2];
13262306a36Sopenharmony_ci	void __iomem			*base;
13362306a36Sopenharmony_ci#define MOD_DSP_A	0
13462306a36Sopenharmony_ci#define MOD_DSP_B	1
13562306a36Sopenharmony_ci	int				mode;
13662306a36Sopenharmony_ci	u32				pcr;
13762306a36Sopenharmony_ci	struct clk			*clk;
13862306a36Sopenharmony_ci	/*
13962306a36Sopenharmony_ci	 * Combining both channels into 1 element will at least double the
14062306a36Sopenharmony_ci	 * amount of time between servicing the dma channel, increase
14162306a36Sopenharmony_ci	 * effiency, and reduce the chance of overrun/underrun. But,
14262306a36Sopenharmony_ci	 * it will result in the left & right channels being swapped.
14362306a36Sopenharmony_ci	 *
14462306a36Sopenharmony_ci	 * If relabeling the left and right channels is not possible,
14562306a36Sopenharmony_ci	 * you may want to let the codec know to swap them back.
14662306a36Sopenharmony_ci	 *
14762306a36Sopenharmony_ci	 * It may allow x10 the amount of time to service dma requests,
14862306a36Sopenharmony_ci	 * if the codec is master and is using an unnecessarily fast bit clock
14962306a36Sopenharmony_ci	 * (ie. tlvaic23b), independent of the sample rate. So, having an
15062306a36Sopenharmony_ci	 * entire frame at once means it can be serviced at the sample rate
15162306a36Sopenharmony_ci	 * instead of the bit clock rate.
15262306a36Sopenharmony_ci	 *
15362306a36Sopenharmony_ci	 * In the now unlikely case that an underrun still
15462306a36Sopenharmony_ci	 * occurs, both the left and right samples will be repeated
15562306a36Sopenharmony_ci	 * so that no pops are heard, and the left and right channels
15662306a36Sopenharmony_ci	 * won't end up being swapped because of the underrun.
15762306a36Sopenharmony_ci	 */
15862306a36Sopenharmony_ci	unsigned enable_channel_combine:1;
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci	unsigned int fmt;
16162306a36Sopenharmony_ci	int clk_div;
16262306a36Sopenharmony_ci	int clk_input_pin;
16362306a36Sopenharmony_ci	bool i2s_accurate_sck;
16462306a36Sopenharmony_ci};
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_cistatic inline void davinci_mcbsp_write_reg(struct davinci_mcbsp_dev *dev,
16762306a36Sopenharmony_ci					   int reg, u32 val)
16862306a36Sopenharmony_ci{
16962306a36Sopenharmony_ci	__raw_writel(val, dev->base + reg);
17062306a36Sopenharmony_ci}
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_cistatic inline u32 davinci_mcbsp_read_reg(struct davinci_mcbsp_dev *dev, int reg)
17362306a36Sopenharmony_ci{
17462306a36Sopenharmony_ci	return __raw_readl(dev->base + reg);
17562306a36Sopenharmony_ci}
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_cistatic void toggle_clock(struct davinci_mcbsp_dev *dev, int playback)
17862306a36Sopenharmony_ci{
17962306a36Sopenharmony_ci	u32 m = playback ? DAVINCI_MCBSP_PCR_CLKXP : DAVINCI_MCBSP_PCR_CLKRP;
18062306a36Sopenharmony_ci	/* The clock needs to toggle to complete reset.
18162306a36Sopenharmony_ci	 * So, fake it by toggling the clk polarity.
18262306a36Sopenharmony_ci	 */
18362306a36Sopenharmony_ci	davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr ^ m);
18462306a36Sopenharmony_ci	davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr);
18562306a36Sopenharmony_ci}
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_cistatic void davinci_mcbsp_start(struct davinci_mcbsp_dev *dev,
18862306a36Sopenharmony_ci		struct snd_pcm_substream *substream)
18962306a36Sopenharmony_ci{
19062306a36Sopenharmony_ci	int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
19162306a36Sopenharmony_ci	u32 spcr;
19262306a36Sopenharmony_ci	u32 mask = playback ? DAVINCI_MCBSP_SPCR_XRST : DAVINCI_MCBSP_SPCR_RRST;
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_ci	/* Enable transmitter or receiver */
19562306a36Sopenharmony_ci	spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
19662306a36Sopenharmony_ci	spcr |= mask;
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_ci	if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM)) {
19962306a36Sopenharmony_ci		/* Start frame sync */
20062306a36Sopenharmony_ci		spcr |= DAVINCI_MCBSP_SPCR_FRST;
20162306a36Sopenharmony_ci	}
20262306a36Sopenharmony_ci	davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
20362306a36Sopenharmony_ci}
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_cistatic void davinci_mcbsp_stop(struct davinci_mcbsp_dev *dev, int playback)
20662306a36Sopenharmony_ci{
20762306a36Sopenharmony_ci	u32 spcr;
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_ci	/* Reset transmitter/receiver and sample rate/frame sync generators */
21062306a36Sopenharmony_ci	spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
21162306a36Sopenharmony_ci	spcr &= ~(DAVINCI_MCBSP_SPCR_GRST | DAVINCI_MCBSP_SPCR_FRST);
21262306a36Sopenharmony_ci	spcr &= playback ? ~DAVINCI_MCBSP_SPCR_XRST : ~DAVINCI_MCBSP_SPCR_RRST;
21362306a36Sopenharmony_ci	davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
21462306a36Sopenharmony_ci	toggle_clock(dev, playback);
21562306a36Sopenharmony_ci}
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_ci#define DEFAULT_BITPERSAMPLE	16
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_cistatic int davinci_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
22062306a36Sopenharmony_ci				   unsigned int fmt)
22162306a36Sopenharmony_ci{
22262306a36Sopenharmony_ci	struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
22362306a36Sopenharmony_ci	unsigned int pcr;
22462306a36Sopenharmony_ci	unsigned int srgr;
22562306a36Sopenharmony_ci	bool inv_fs = false;
22662306a36Sopenharmony_ci	/* Attention srgr is updated by hw_params! */
22762306a36Sopenharmony_ci	srgr = DAVINCI_MCBSP_SRGR_FSGM |
22862306a36Sopenharmony_ci		DAVINCI_MCBSP_SRGR_FPER(DEFAULT_BITPERSAMPLE * 2 - 1) |
22962306a36Sopenharmony_ci		DAVINCI_MCBSP_SRGR_FWID(DEFAULT_BITPERSAMPLE - 1);
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_ci	dev->fmt = fmt;
23262306a36Sopenharmony_ci	/* set master/slave audio interface */
23362306a36Sopenharmony_ci	switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
23462306a36Sopenharmony_ci	case SND_SOC_DAIFMT_BP_FP:
23562306a36Sopenharmony_ci		/* cpu is master */
23662306a36Sopenharmony_ci		pcr = DAVINCI_MCBSP_PCR_FSXM |
23762306a36Sopenharmony_ci			DAVINCI_MCBSP_PCR_FSRM |
23862306a36Sopenharmony_ci			DAVINCI_MCBSP_PCR_CLKXM |
23962306a36Sopenharmony_ci			DAVINCI_MCBSP_PCR_CLKRM;
24062306a36Sopenharmony_ci		break;
24162306a36Sopenharmony_ci	case SND_SOC_DAIFMT_BC_FP:
24262306a36Sopenharmony_ci		pcr = DAVINCI_MCBSP_PCR_FSRM | DAVINCI_MCBSP_PCR_FSXM;
24362306a36Sopenharmony_ci		/*
24462306a36Sopenharmony_ci		 * Selection of the clock input pin that is the
24562306a36Sopenharmony_ci		 * input for the Sample Rate Generator.
24662306a36Sopenharmony_ci		 * McBSP FSR and FSX are driven by the Sample Rate
24762306a36Sopenharmony_ci		 * Generator.
24862306a36Sopenharmony_ci		 */
24962306a36Sopenharmony_ci		switch (dev->clk_input_pin) {
25062306a36Sopenharmony_ci		case MCBSP_CLKS:
25162306a36Sopenharmony_ci			pcr |= DAVINCI_MCBSP_PCR_CLKXM |
25262306a36Sopenharmony_ci				DAVINCI_MCBSP_PCR_CLKRM;
25362306a36Sopenharmony_ci			break;
25462306a36Sopenharmony_ci		case MCBSP_CLKR:
25562306a36Sopenharmony_ci			pcr |= DAVINCI_MCBSP_PCR_SCLKME;
25662306a36Sopenharmony_ci			break;
25762306a36Sopenharmony_ci		default:
25862306a36Sopenharmony_ci			dev_err(dev->dev, "bad clk_input_pin\n");
25962306a36Sopenharmony_ci			return -EINVAL;
26062306a36Sopenharmony_ci		}
26162306a36Sopenharmony_ci
26262306a36Sopenharmony_ci		break;
26362306a36Sopenharmony_ci	case SND_SOC_DAIFMT_BC_FC:
26462306a36Sopenharmony_ci		/* codec is master */
26562306a36Sopenharmony_ci		pcr = 0;
26662306a36Sopenharmony_ci		break;
26762306a36Sopenharmony_ci	default:
26862306a36Sopenharmony_ci		printk(KERN_ERR "%s:bad master\n", __func__);
26962306a36Sopenharmony_ci		return -EINVAL;
27062306a36Sopenharmony_ci	}
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_ci	/* interface format */
27362306a36Sopenharmony_ci	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
27462306a36Sopenharmony_ci	case SND_SOC_DAIFMT_I2S:
27562306a36Sopenharmony_ci		/* Davinci doesn't support TRUE I2S, but some codecs will have
27662306a36Sopenharmony_ci		 * the left and right channels contiguous. This allows
27762306a36Sopenharmony_ci		 * dsp_a mode to be used with an inverted normal frame clk.
27862306a36Sopenharmony_ci		 * If your codec is master and does not have contiguous
27962306a36Sopenharmony_ci		 * channels, then you will have sound on only one channel.
28062306a36Sopenharmony_ci		 * Try using a different mode, or codec as slave.
28162306a36Sopenharmony_ci		 *
28262306a36Sopenharmony_ci		 * The TLV320AIC33 is an example of a codec where this works.
28362306a36Sopenharmony_ci		 * It has a variable bit clock frequency allowing it to have
28462306a36Sopenharmony_ci		 * valid data on every bit clock.
28562306a36Sopenharmony_ci		 *
28662306a36Sopenharmony_ci		 * The TLV320AIC23 is an example of a codec where this does not
28762306a36Sopenharmony_ci		 * work. It has a fixed bit clock frequency with progressively
28862306a36Sopenharmony_ci		 * more empty bit clock slots between channels as the sample
28962306a36Sopenharmony_ci		 * rate is lowered.
29062306a36Sopenharmony_ci		 */
29162306a36Sopenharmony_ci		inv_fs = true;
29262306a36Sopenharmony_ci		fallthrough;
29362306a36Sopenharmony_ci	case SND_SOC_DAIFMT_DSP_A:
29462306a36Sopenharmony_ci		dev->mode = MOD_DSP_A;
29562306a36Sopenharmony_ci		break;
29662306a36Sopenharmony_ci	case SND_SOC_DAIFMT_DSP_B:
29762306a36Sopenharmony_ci		dev->mode = MOD_DSP_B;
29862306a36Sopenharmony_ci		break;
29962306a36Sopenharmony_ci	default:
30062306a36Sopenharmony_ci		printk(KERN_ERR "%s:bad format\n", __func__);
30162306a36Sopenharmony_ci		return -EINVAL;
30262306a36Sopenharmony_ci	}
30362306a36Sopenharmony_ci
30462306a36Sopenharmony_ci	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
30562306a36Sopenharmony_ci	case SND_SOC_DAIFMT_NB_NF:
30662306a36Sopenharmony_ci		/* CLKRP Receive clock polarity,
30762306a36Sopenharmony_ci		 *	1 - sampled on rising edge of CLKR
30862306a36Sopenharmony_ci		 *	valid on rising edge
30962306a36Sopenharmony_ci		 * CLKXP Transmit clock polarity,
31062306a36Sopenharmony_ci		 *	1 - clocked on falling edge of CLKX
31162306a36Sopenharmony_ci		 *	valid on rising edge
31262306a36Sopenharmony_ci		 * FSRP  Receive frame sync pol, 0 - active high
31362306a36Sopenharmony_ci		 * FSXP  Transmit frame sync pol, 0 - active high
31462306a36Sopenharmony_ci		 */
31562306a36Sopenharmony_ci		pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP);
31662306a36Sopenharmony_ci		break;
31762306a36Sopenharmony_ci	case SND_SOC_DAIFMT_IB_IF:
31862306a36Sopenharmony_ci		/* CLKRP Receive clock polarity,
31962306a36Sopenharmony_ci		 *	0 - sampled on falling edge of CLKR
32062306a36Sopenharmony_ci		 *	valid on falling edge
32162306a36Sopenharmony_ci		 * CLKXP Transmit clock polarity,
32262306a36Sopenharmony_ci		 *	0 - clocked on rising edge of CLKX
32362306a36Sopenharmony_ci		 *	valid on falling edge
32462306a36Sopenharmony_ci		 * FSRP  Receive frame sync pol, 1 - active low
32562306a36Sopenharmony_ci		 * FSXP  Transmit frame sync pol, 1 - active low
32662306a36Sopenharmony_ci		 */
32762306a36Sopenharmony_ci		pcr |= (DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
32862306a36Sopenharmony_ci		break;
32962306a36Sopenharmony_ci	case SND_SOC_DAIFMT_NB_IF:
33062306a36Sopenharmony_ci		/* CLKRP Receive clock polarity,
33162306a36Sopenharmony_ci		 *	1 - sampled on rising edge of CLKR
33262306a36Sopenharmony_ci		 *	valid on rising edge
33362306a36Sopenharmony_ci		 * CLKXP Transmit clock polarity,
33462306a36Sopenharmony_ci		 *	1 - clocked on falling edge of CLKX
33562306a36Sopenharmony_ci		 *	valid on rising edge
33662306a36Sopenharmony_ci		 * FSRP  Receive frame sync pol, 1 - active low
33762306a36Sopenharmony_ci		 * FSXP  Transmit frame sync pol, 1 - active low
33862306a36Sopenharmony_ci		 */
33962306a36Sopenharmony_ci		pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP |
34062306a36Sopenharmony_ci			DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
34162306a36Sopenharmony_ci		break;
34262306a36Sopenharmony_ci	case SND_SOC_DAIFMT_IB_NF:
34362306a36Sopenharmony_ci		/* CLKRP Receive clock polarity,
34462306a36Sopenharmony_ci		 *	0 - sampled on falling edge of CLKR
34562306a36Sopenharmony_ci		 *	valid on falling edge
34662306a36Sopenharmony_ci		 * CLKXP Transmit clock polarity,
34762306a36Sopenharmony_ci		 *	0 - clocked on rising edge of CLKX
34862306a36Sopenharmony_ci		 *	valid on falling edge
34962306a36Sopenharmony_ci		 * FSRP  Receive frame sync pol, 0 - active high
35062306a36Sopenharmony_ci		 * FSXP  Transmit frame sync pol, 0 - active high
35162306a36Sopenharmony_ci		 */
35262306a36Sopenharmony_ci		break;
35362306a36Sopenharmony_ci	default:
35462306a36Sopenharmony_ci		return -EINVAL;
35562306a36Sopenharmony_ci	}
35662306a36Sopenharmony_ci	if (inv_fs == true)
35762306a36Sopenharmony_ci		pcr ^= (DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
35862306a36Sopenharmony_ci	davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
35962306a36Sopenharmony_ci	dev->pcr = pcr;
36062306a36Sopenharmony_ci	davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, pcr);
36162306a36Sopenharmony_ci	return 0;
36262306a36Sopenharmony_ci}
36362306a36Sopenharmony_ci
36462306a36Sopenharmony_cistatic int davinci_i2s_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
36562306a36Sopenharmony_ci				int div_id, int div)
36662306a36Sopenharmony_ci{
36762306a36Sopenharmony_ci	struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
36862306a36Sopenharmony_ci
36962306a36Sopenharmony_ci	if (div_id != DAVINCI_MCBSP_CLKGDV)
37062306a36Sopenharmony_ci		return -ENODEV;
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_ci	dev->clk_div = div;
37362306a36Sopenharmony_ci	return 0;
37462306a36Sopenharmony_ci}
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_cistatic int davinci_i2s_hw_params(struct snd_pcm_substream *substream,
37762306a36Sopenharmony_ci				 struct snd_pcm_hw_params *params,
37862306a36Sopenharmony_ci				 struct snd_soc_dai *dai)
37962306a36Sopenharmony_ci{
38062306a36Sopenharmony_ci	struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
38162306a36Sopenharmony_ci	struct snd_interval *i = NULL;
38262306a36Sopenharmony_ci	int mcbsp_word_length, master;
38362306a36Sopenharmony_ci	unsigned int rcr, xcr, srgr, clk_div, freq, framesize;
38462306a36Sopenharmony_ci	u32 spcr;
38562306a36Sopenharmony_ci	snd_pcm_format_t fmt;
38662306a36Sopenharmony_ci	unsigned element_cnt = 1;
38762306a36Sopenharmony_ci
38862306a36Sopenharmony_ci	/* general line settings */
38962306a36Sopenharmony_ci	spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
39062306a36Sopenharmony_ci	if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
39162306a36Sopenharmony_ci		spcr |= DAVINCI_MCBSP_SPCR_RINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
39262306a36Sopenharmony_ci		davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
39362306a36Sopenharmony_ci	} else {
39462306a36Sopenharmony_ci		spcr |= DAVINCI_MCBSP_SPCR_XINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
39562306a36Sopenharmony_ci		davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
39662306a36Sopenharmony_ci	}
39762306a36Sopenharmony_ci
39862306a36Sopenharmony_ci	master = dev->fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK;
39962306a36Sopenharmony_ci	fmt = params_format(params);
40062306a36Sopenharmony_ci	mcbsp_word_length = asp_word_length[fmt];
40162306a36Sopenharmony_ci
40262306a36Sopenharmony_ci	switch (master) {
40362306a36Sopenharmony_ci	case SND_SOC_DAIFMT_BP_FP:
40462306a36Sopenharmony_ci		freq = clk_get_rate(dev->clk);
40562306a36Sopenharmony_ci		srgr = DAVINCI_MCBSP_SRGR_FSGM |
40662306a36Sopenharmony_ci		       DAVINCI_MCBSP_SRGR_CLKSM;
40762306a36Sopenharmony_ci		srgr |= DAVINCI_MCBSP_SRGR_FWID(mcbsp_word_length *
40862306a36Sopenharmony_ci						8 - 1);
40962306a36Sopenharmony_ci		if (dev->i2s_accurate_sck) {
41062306a36Sopenharmony_ci			clk_div = 256;
41162306a36Sopenharmony_ci			do {
41262306a36Sopenharmony_ci				framesize = (freq / (--clk_div)) /
41362306a36Sopenharmony_ci				params->rate_num *
41462306a36Sopenharmony_ci					params->rate_den;
41562306a36Sopenharmony_ci			} while (((framesize < 33) || (framesize > 4095)) &&
41662306a36Sopenharmony_ci				 (clk_div));
41762306a36Sopenharmony_ci			clk_div--;
41862306a36Sopenharmony_ci			srgr |= DAVINCI_MCBSP_SRGR_FPER(framesize - 1);
41962306a36Sopenharmony_ci		} else {
42062306a36Sopenharmony_ci			/* symmetric waveforms */
42162306a36Sopenharmony_ci			clk_div = freq / (mcbsp_word_length * 16) /
42262306a36Sopenharmony_ci				  params->rate_num * params->rate_den;
42362306a36Sopenharmony_ci			srgr |= DAVINCI_MCBSP_SRGR_FPER(mcbsp_word_length *
42462306a36Sopenharmony_ci							16 - 1);
42562306a36Sopenharmony_ci		}
42662306a36Sopenharmony_ci		clk_div &= 0xFF;
42762306a36Sopenharmony_ci		srgr |= clk_div;
42862306a36Sopenharmony_ci		break;
42962306a36Sopenharmony_ci	case SND_SOC_DAIFMT_BC_FP:
43062306a36Sopenharmony_ci		srgr = DAVINCI_MCBSP_SRGR_FSGM;
43162306a36Sopenharmony_ci		clk_div = dev->clk_div - 1;
43262306a36Sopenharmony_ci		srgr |= DAVINCI_MCBSP_SRGR_FWID(mcbsp_word_length * 8 - 1);
43362306a36Sopenharmony_ci		srgr |= DAVINCI_MCBSP_SRGR_FPER(mcbsp_word_length * 16 - 1);
43462306a36Sopenharmony_ci		clk_div &= 0xFF;
43562306a36Sopenharmony_ci		srgr |= clk_div;
43662306a36Sopenharmony_ci		break;
43762306a36Sopenharmony_ci	case SND_SOC_DAIFMT_BC_FC:
43862306a36Sopenharmony_ci		/* Clock and frame sync given from external sources */
43962306a36Sopenharmony_ci		i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_SAMPLE_BITS);
44062306a36Sopenharmony_ci		srgr = DAVINCI_MCBSP_SRGR_FSGM;
44162306a36Sopenharmony_ci		srgr |= DAVINCI_MCBSP_SRGR_FWID(snd_interval_value(i) - 1);
44262306a36Sopenharmony_ci		pr_debug("%s - %d  FWID set: re-read srgr = %X\n",
44362306a36Sopenharmony_ci			__func__, __LINE__, snd_interval_value(i) - 1);
44462306a36Sopenharmony_ci
44562306a36Sopenharmony_ci		i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_FRAME_BITS);
44662306a36Sopenharmony_ci		srgr |= DAVINCI_MCBSP_SRGR_FPER(snd_interval_value(i) - 1);
44762306a36Sopenharmony_ci		break;
44862306a36Sopenharmony_ci	default:
44962306a36Sopenharmony_ci		return -EINVAL;
45062306a36Sopenharmony_ci	}
45162306a36Sopenharmony_ci	davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
45262306a36Sopenharmony_ci
45362306a36Sopenharmony_ci	rcr = DAVINCI_MCBSP_RCR_RFIG;
45462306a36Sopenharmony_ci	xcr = DAVINCI_MCBSP_XCR_XFIG;
45562306a36Sopenharmony_ci	if (dev->mode == MOD_DSP_B) {
45662306a36Sopenharmony_ci		rcr |= DAVINCI_MCBSP_RCR_RDATDLY(0);
45762306a36Sopenharmony_ci		xcr |= DAVINCI_MCBSP_XCR_XDATDLY(0);
45862306a36Sopenharmony_ci	} else {
45962306a36Sopenharmony_ci		rcr |= DAVINCI_MCBSP_RCR_RDATDLY(1);
46062306a36Sopenharmony_ci		xcr |= DAVINCI_MCBSP_XCR_XDATDLY(1);
46162306a36Sopenharmony_ci	}
46262306a36Sopenharmony_ci	/* Determine xfer data type */
46362306a36Sopenharmony_ci	fmt = params_format(params);
46462306a36Sopenharmony_ci	if ((fmt > SNDRV_PCM_FORMAT_S32_LE) || !data_type[fmt]) {
46562306a36Sopenharmony_ci		printk(KERN_WARNING "davinci-i2s: unsupported PCM format\n");
46662306a36Sopenharmony_ci		return -EINVAL;
46762306a36Sopenharmony_ci	}
46862306a36Sopenharmony_ci
46962306a36Sopenharmony_ci	if (params_channels(params) == 2) {
47062306a36Sopenharmony_ci		element_cnt = 2;
47162306a36Sopenharmony_ci		if (double_fmt[fmt] && dev->enable_channel_combine) {
47262306a36Sopenharmony_ci			element_cnt = 1;
47362306a36Sopenharmony_ci			fmt = double_fmt[fmt];
47462306a36Sopenharmony_ci		}
47562306a36Sopenharmony_ci		switch (master) {
47662306a36Sopenharmony_ci		case SND_SOC_DAIFMT_BP_FP:
47762306a36Sopenharmony_ci		case SND_SOC_DAIFMT_BP_FC:
47862306a36Sopenharmony_ci			rcr |= DAVINCI_MCBSP_RCR_RFRLEN2(0);
47962306a36Sopenharmony_ci			xcr |= DAVINCI_MCBSP_XCR_XFRLEN2(0);
48062306a36Sopenharmony_ci			rcr |= DAVINCI_MCBSP_RCR_RPHASE;
48162306a36Sopenharmony_ci			xcr |= DAVINCI_MCBSP_XCR_XPHASE;
48262306a36Sopenharmony_ci			break;
48362306a36Sopenharmony_ci		case SND_SOC_DAIFMT_BC_FC:
48462306a36Sopenharmony_ci		case SND_SOC_DAIFMT_BC_FP:
48562306a36Sopenharmony_ci			rcr |= DAVINCI_MCBSP_RCR_RFRLEN2(element_cnt - 1);
48662306a36Sopenharmony_ci			xcr |= DAVINCI_MCBSP_XCR_XFRLEN2(element_cnt - 1);
48762306a36Sopenharmony_ci			break;
48862306a36Sopenharmony_ci		default:
48962306a36Sopenharmony_ci			return -EINVAL;
49062306a36Sopenharmony_ci		}
49162306a36Sopenharmony_ci	}
49262306a36Sopenharmony_ci	mcbsp_word_length = asp_word_length[fmt];
49362306a36Sopenharmony_ci
49462306a36Sopenharmony_ci	switch (master) {
49562306a36Sopenharmony_ci	case SND_SOC_DAIFMT_BP_FP:
49662306a36Sopenharmony_ci	case SND_SOC_DAIFMT_BP_FC:
49762306a36Sopenharmony_ci		rcr |= DAVINCI_MCBSP_RCR_RFRLEN1(0);
49862306a36Sopenharmony_ci		xcr |= DAVINCI_MCBSP_XCR_XFRLEN1(0);
49962306a36Sopenharmony_ci		break;
50062306a36Sopenharmony_ci	case SND_SOC_DAIFMT_BC_FC:
50162306a36Sopenharmony_ci	case SND_SOC_DAIFMT_BC_FP:
50262306a36Sopenharmony_ci		rcr |= DAVINCI_MCBSP_RCR_RFRLEN1(element_cnt - 1);
50362306a36Sopenharmony_ci		xcr |= DAVINCI_MCBSP_XCR_XFRLEN1(element_cnt - 1);
50462306a36Sopenharmony_ci		break;
50562306a36Sopenharmony_ci	default:
50662306a36Sopenharmony_ci		return -EINVAL;
50762306a36Sopenharmony_ci	}
50862306a36Sopenharmony_ci
50962306a36Sopenharmony_ci	rcr |= DAVINCI_MCBSP_RCR_RWDLEN1(mcbsp_word_length) |
51062306a36Sopenharmony_ci		DAVINCI_MCBSP_RCR_RWDLEN2(mcbsp_word_length);
51162306a36Sopenharmony_ci	xcr |= DAVINCI_MCBSP_XCR_XWDLEN1(mcbsp_word_length) |
51262306a36Sopenharmony_ci		DAVINCI_MCBSP_XCR_XWDLEN2(mcbsp_word_length);
51362306a36Sopenharmony_ci
51462306a36Sopenharmony_ci	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
51562306a36Sopenharmony_ci		davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG, xcr);
51662306a36Sopenharmony_ci	else
51762306a36Sopenharmony_ci		davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG, rcr);
51862306a36Sopenharmony_ci
51962306a36Sopenharmony_ci	pr_debug("%s - %d  srgr=%X\n", __func__, __LINE__, srgr);
52062306a36Sopenharmony_ci	pr_debug("%s - %d  xcr=%X\n", __func__, __LINE__, xcr);
52162306a36Sopenharmony_ci	pr_debug("%s - %d  rcr=%X\n", __func__, __LINE__, rcr);
52262306a36Sopenharmony_ci	return 0;
52362306a36Sopenharmony_ci}
52462306a36Sopenharmony_ci
52562306a36Sopenharmony_cistatic int davinci_i2s_prepare(struct snd_pcm_substream *substream,
52662306a36Sopenharmony_ci		struct snd_soc_dai *dai)
52762306a36Sopenharmony_ci{
52862306a36Sopenharmony_ci	struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
52962306a36Sopenharmony_ci	int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
53062306a36Sopenharmony_ci	u32 spcr;
53162306a36Sopenharmony_ci	u32 mask = playback ? DAVINCI_MCBSP_SPCR_XRST : DAVINCI_MCBSP_SPCR_RRST;
53262306a36Sopenharmony_ci
53362306a36Sopenharmony_ci	davinci_mcbsp_stop(dev, playback);
53462306a36Sopenharmony_ci
53562306a36Sopenharmony_ci	spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
53662306a36Sopenharmony_ci	if (spcr & mask) {
53762306a36Sopenharmony_ci		/* start off disabled */
53862306a36Sopenharmony_ci		davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG,
53962306a36Sopenharmony_ci					spcr & ~mask);
54062306a36Sopenharmony_ci		toggle_clock(dev, playback);
54162306a36Sopenharmony_ci	}
54262306a36Sopenharmony_ci	if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM |
54362306a36Sopenharmony_ci			DAVINCI_MCBSP_PCR_CLKXM | DAVINCI_MCBSP_PCR_CLKRM)) {
54462306a36Sopenharmony_ci		/* Start the sample generator */
54562306a36Sopenharmony_ci		spcr |= DAVINCI_MCBSP_SPCR_GRST;
54662306a36Sopenharmony_ci		davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
54762306a36Sopenharmony_ci	}
54862306a36Sopenharmony_ci
54962306a36Sopenharmony_ci	if (playback) {
55062306a36Sopenharmony_ci		/* Enable the transmitter */
55162306a36Sopenharmony_ci		spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
55262306a36Sopenharmony_ci		spcr |= DAVINCI_MCBSP_SPCR_XRST;
55362306a36Sopenharmony_ci		davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
55462306a36Sopenharmony_ci
55562306a36Sopenharmony_ci		/* wait for any unexpected frame sync error to occur */
55662306a36Sopenharmony_ci		udelay(100);
55762306a36Sopenharmony_ci
55862306a36Sopenharmony_ci		/* Disable the transmitter to clear any outstanding XSYNCERR */
55962306a36Sopenharmony_ci		spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
56062306a36Sopenharmony_ci		spcr &= ~DAVINCI_MCBSP_SPCR_XRST;
56162306a36Sopenharmony_ci		davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
56262306a36Sopenharmony_ci		toggle_clock(dev, playback);
56362306a36Sopenharmony_ci	}
56462306a36Sopenharmony_ci
56562306a36Sopenharmony_ci	return 0;
56662306a36Sopenharmony_ci}
56762306a36Sopenharmony_ci
56862306a36Sopenharmony_cistatic int davinci_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
56962306a36Sopenharmony_ci			       struct snd_soc_dai *dai)
57062306a36Sopenharmony_ci{
57162306a36Sopenharmony_ci	struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
57262306a36Sopenharmony_ci	int ret = 0;
57362306a36Sopenharmony_ci	int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
57462306a36Sopenharmony_ci
57562306a36Sopenharmony_ci	switch (cmd) {
57662306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_START:
57762306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_RESUME:
57862306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
57962306a36Sopenharmony_ci		davinci_mcbsp_start(dev, substream);
58062306a36Sopenharmony_ci		break;
58162306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_STOP:
58262306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_SUSPEND:
58362306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
58462306a36Sopenharmony_ci		davinci_mcbsp_stop(dev, playback);
58562306a36Sopenharmony_ci		break;
58662306a36Sopenharmony_ci	default:
58762306a36Sopenharmony_ci		ret = -EINVAL;
58862306a36Sopenharmony_ci	}
58962306a36Sopenharmony_ci	return ret;
59062306a36Sopenharmony_ci}
59162306a36Sopenharmony_ci
59262306a36Sopenharmony_cistatic void davinci_i2s_shutdown(struct snd_pcm_substream *substream,
59362306a36Sopenharmony_ci		struct snd_soc_dai *dai)
59462306a36Sopenharmony_ci{
59562306a36Sopenharmony_ci	struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
59662306a36Sopenharmony_ci	int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
59762306a36Sopenharmony_ci	davinci_mcbsp_stop(dev, playback);
59862306a36Sopenharmony_ci}
59962306a36Sopenharmony_ci
60062306a36Sopenharmony_ci#define DAVINCI_I2S_RATES	SNDRV_PCM_RATE_8000_96000
60162306a36Sopenharmony_ci#define DAVINCI_I2S_FORMATS	(SNDRV_PCM_FMTBIT_S16_LE | \
60262306a36Sopenharmony_ci				 SNDRV_PCM_FMTBIT_S32_LE)
60362306a36Sopenharmony_ci
60462306a36Sopenharmony_cistatic int davinci_i2s_dai_probe(struct snd_soc_dai *dai)
60562306a36Sopenharmony_ci{
60662306a36Sopenharmony_ci	struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
60762306a36Sopenharmony_ci	int stream;
60862306a36Sopenharmony_ci
60962306a36Sopenharmony_ci	for_each_pcm_streams(stream)
61062306a36Sopenharmony_ci		snd_soc_dai_dma_data_set(dai, stream, &dev->dma_data[stream]);
61162306a36Sopenharmony_ci
61262306a36Sopenharmony_ci	return 0;
61362306a36Sopenharmony_ci}
61462306a36Sopenharmony_ci
61562306a36Sopenharmony_cistatic const struct snd_soc_dai_ops davinci_i2s_dai_ops = {
61662306a36Sopenharmony_ci	.probe		= davinci_i2s_dai_probe,
61762306a36Sopenharmony_ci	.shutdown	= davinci_i2s_shutdown,
61862306a36Sopenharmony_ci	.prepare	= davinci_i2s_prepare,
61962306a36Sopenharmony_ci	.trigger	= davinci_i2s_trigger,
62062306a36Sopenharmony_ci	.hw_params	= davinci_i2s_hw_params,
62162306a36Sopenharmony_ci	.set_fmt	= davinci_i2s_set_dai_fmt,
62262306a36Sopenharmony_ci	.set_clkdiv	= davinci_i2s_dai_set_clkdiv,
62362306a36Sopenharmony_ci
62462306a36Sopenharmony_ci};
62562306a36Sopenharmony_ci
62662306a36Sopenharmony_cistatic struct snd_soc_dai_driver davinci_i2s_dai = {
62762306a36Sopenharmony_ci	.playback = {
62862306a36Sopenharmony_ci		.channels_min = 2,
62962306a36Sopenharmony_ci		.channels_max = 2,
63062306a36Sopenharmony_ci		.rates = DAVINCI_I2S_RATES,
63162306a36Sopenharmony_ci		.formats = DAVINCI_I2S_FORMATS,
63262306a36Sopenharmony_ci	},
63362306a36Sopenharmony_ci	.capture = {
63462306a36Sopenharmony_ci		.channels_min = 2,
63562306a36Sopenharmony_ci		.channels_max = 2,
63662306a36Sopenharmony_ci		.rates = DAVINCI_I2S_RATES,
63762306a36Sopenharmony_ci		.formats = DAVINCI_I2S_FORMATS,
63862306a36Sopenharmony_ci	},
63962306a36Sopenharmony_ci	.ops = &davinci_i2s_dai_ops,
64062306a36Sopenharmony_ci
64162306a36Sopenharmony_ci};
64262306a36Sopenharmony_ci
64362306a36Sopenharmony_cistatic const struct snd_soc_component_driver davinci_i2s_component = {
64462306a36Sopenharmony_ci	.name			= DRV_NAME,
64562306a36Sopenharmony_ci	.legacy_dai_naming	= 1,
64662306a36Sopenharmony_ci};
64762306a36Sopenharmony_ci
64862306a36Sopenharmony_cistatic int davinci_i2s_probe(struct platform_device *pdev)
64962306a36Sopenharmony_ci{
65062306a36Sopenharmony_ci	struct snd_dmaengine_dai_dma_data *dma_data;
65162306a36Sopenharmony_ci	struct davinci_mcbsp_dev *dev;
65262306a36Sopenharmony_ci	struct resource *mem, *res;
65362306a36Sopenharmony_ci	void __iomem *io_base;
65462306a36Sopenharmony_ci	int *dma;
65562306a36Sopenharmony_ci	int ret;
65662306a36Sopenharmony_ci
65762306a36Sopenharmony_ci	mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
65862306a36Sopenharmony_ci	if (!mem) {
65962306a36Sopenharmony_ci		dev_warn(&pdev->dev,
66062306a36Sopenharmony_ci			 "\"mpu\" mem resource not found, using index 0\n");
66162306a36Sopenharmony_ci		mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
66262306a36Sopenharmony_ci		if (!mem) {
66362306a36Sopenharmony_ci			dev_err(&pdev->dev, "no mem resource?\n");
66462306a36Sopenharmony_ci			return -ENODEV;
66562306a36Sopenharmony_ci		}
66662306a36Sopenharmony_ci	}
66762306a36Sopenharmony_ci
66862306a36Sopenharmony_ci	io_base = devm_ioremap_resource(&pdev->dev, mem);
66962306a36Sopenharmony_ci	if (IS_ERR(io_base))
67062306a36Sopenharmony_ci		return PTR_ERR(io_base);
67162306a36Sopenharmony_ci
67262306a36Sopenharmony_ci	dev = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcbsp_dev),
67362306a36Sopenharmony_ci			   GFP_KERNEL);
67462306a36Sopenharmony_ci	if (!dev)
67562306a36Sopenharmony_ci		return -ENOMEM;
67662306a36Sopenharmony_ci
67762306a36Sopenharmony_ci	dev->base = io_base;
67862306a36Sopenharmony_ci
67962306a36Sopenharmony_ci	/* setup DMA, first TX, then RX */
68062306a36Sopenharmony_ci	dma_data = &dev->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
68162306a36Sopenharmony_ci	dma_data->addr = (dma_addr_t)(mem->start + DAVINCI_MCBSP_DXR_REG);
68262306a36Sopenharmony_ci
68362306a36Sopenharmony_ci	res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
68462306a36Sopenharmony_ci	if (res) {
68562306a36Sopenharmony_ci		dma = &dev->dma_request[SNDRV_PCM_STREAM_PLAYBACK];
68662306a36Sopenharmony_ci		*dma = res->start;
68762306a36Sopenharmony_ci		dma_data->filter_data = dma;
68862306a36Sopenharmony_ci	} else if (IS_ENABLED(CONFIG_OF) && pdev->dev.of_node) {
68962306a36Sopenharmony_ci		dma_data->filter_data = "tx";
69062306a36Sopenharmony_ci	} else {
69162306a36Sopenharmony_ci		dev_err(&pdev->dev, "Missing DMA tx resource\n");
69262306a36Sopenharmony_ci		return -ENODEV;
69362306a36Sopenharmony_ci	}
69462306a36Sopenharmony_ci
69562306a36Sopenharmony_ci	dma_data = &dev->dma_data[SNDRV_PCM_STREAM_CAPTURE];
69662306a36Sopenharmony_ci	dma_data->addr = (dma_addr_t)(mem->start + DAVINCI_MCBSP_DRR_REG);
69762306a36Sopenharmony_ci
69862306a36Sopenharmony_ci	res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
69962306a36Sopenharmony_ci	if (res) {
70062306a36Sopenharmony_ci		dma = &dev->dma_request[SNDRV_PCM_STREAM_CAPTURE];
70162306a36Sopenharmony_ci		*dma = res->start;
70262306a36Sopenharmony_ci		dma_data->filter_data = dma;
70362306a36Sopenharmony_ci	} else if (IS_ENABLED(CONFIG_OF) && pdev->dev.of_node) {
70462306a36Sopenharmony_ci		dma_data->filter_data = "rx";
70562306a36Sopenharmony_ci	} else {
70662306a36Sopenharmony_ci		dev_err(&pdev->dev, "Missing DMA rx resource\n");
70762306a36Sopenharmony_ci		return -ENODEV;
70862306a36Sopenharmony_ci	}
70962306a36Sopenharmony_ci
71062306a36Sopenharmony_ci	dev->clk = clk_get(&pdev->dev, NULL);
71162306a36Sopenharmony_ci	if (IS_ERR(dev->clk))
71262306a36Sopenharmony_ci		return -ENODEV;
71362306a36Sopenharmony_ci	ret = clk_enable(dev->clk);
71462306a36Sopenharmony_ci	if (ret)
71562306a36Sopenharmony_ci		goto err_put_clk;
71662306a36Sopenharmony_ci
71762306a36Sopenharmony_ci	dev->dev = &pdev->dev;
71862306a36Sopenharmony_ci	dev_set_drvdata(&pdev->dev, dev);
71962306a36Sopenharmony_ci
72062306a36Sopenharmony_ci	ret = snd_soc_register_component(&pdev->dev, &davinci_i2s_component,
72162306a36Sopenharmony_ci					 &davinci_i2s_dai, 1);
72262306a36Sopenharmony_ci	if (ret != 0)
72362306a36Sopenharmony_ci		goto err_release_clk;
72462306a36Sopenharmony_ci
72562306a36Sopenharmony_ci	ret = edma_pcm_platform_register(&pdev->dev);
72662306a36Sopenharmony_ci	if (ret) {
72762306a36Sopenharmony_ci		dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
72862306a36Sopenharmony_ci		goto err_unregister_component;
72962306a36Sopenharmony_ci	}
73062306a36Sopenharmony_ci
73162306a36Sopenharmony_ci	return 0;
73262306a36Sopenharmony_ci
73362306a36Sopenharmony_cierr_unregister_component:
73462306a36Sopenharmony_ci	snd_soc_unregister_component(&pdev->dev);
73562306a36Sopenharmony_cierr_release_clk:
73662306a36Sopenharmony_ci	clk_disable(dev->clk);
73762306a36Sopenharmony_cierr_put_clk:
73862306a36Sopenharmony_ci	clk_put(dev->clk);
73962306a36Sopenharmony_ci	return ret;
74062306a36Sopenharmony_ci}
74162306a36Sopenharmony_ci
74262306a36Sopenharmony_cistatic void davinci_i2s_remove(struct platform_device *pdev)
74362306a36Sopenharmony_ci{
74462306a36Sopenharmony_ci	struct davinci_mcbsp_dev *dev = dev_get_drvdata(&pdev->dev);
74562306a36Sopenharmony_ci
74662306a36Sopenharmony_ci	snd_soc_unregister_component(&pdev->dev);
74762306a36Sopenharmony_ci
74862306a36Sopenharmony_ci	clk_disable(dev->clk);
74962306a36Sopenharmony_ci	clk_put(dev->clk);
75062306a36Sopenharmony_ci	dev->clk = NULL;
75162306a36Sopenharmony_ci}
75262306a36Sopenharmony_ci
75362306a36Sopenharmony_cistatic const struct of_device_id davinci_i2s_match[] __maybe_unused = {
75462306a36Sopenharmony_ci	{ .compatible = "ti,da850-mcbsp" },
75562306a36Sopenharmony_ci	{},
75662306a36Sopenharmony_ci};
75762306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, davinci_i2s_match);
75862306a36Sopenharmony_ci
75962306a36Sopenharmony_cistatic struct platform_driver davinci_mcbsp_driver = {
76062306a36Sopenharmony_ci	.probe		= davinci_i2s_probe,
76162306a36Sopenharmony_ci	.remove_new	= davinci_i2s_remove,
76262306a36Sopenharmony_ci	.driver		= {
76362306a36Sopenharmony_ci		.name	= "davinci-mcbsp",
76462306a36Sopenharmony_ci		.of_match_table = of_match_ptr(davinci_i2s_match),
76562306a36Sopenharmony_ci	},
76662306a36Sopenharmony_ci};
76762306a36Sopenharmony_ci
76862306a36Sopenharmony_cimodule_platform_driver(davinci_mcbsp_driver);
76962306a36Sopenharmony_ci
77062306a36Sopenharmony_ciMODULE_AUTHOR("Vladimir Barinov");
77162306a36Sopenharmony_ciMODULE_DESCRIPTION("TI DAVINCI I2S (McBSP) SoC Interface");
77262306a36Sopenharmony_ciMODULE_LICENSE("GPL");
773