162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * tegra20_i2s.c - Tegra20 I2S driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Author: Stephen Warren <swarren@nvidia.com> 662306a36Sopenharmony_ci * Copyright (C) 2010,2012 - NVIDIA, Inc. 762306a36Sopenharmony_ci * 862306a36Sopenharmony_ci * Based on code copyright/by: 962306a36Sopenharmony_ci * 1062306a36Sopenharmony_ci * Copyright (c) 2009-2010, NVIDIA Corporation. 1162306a36Sopenharmony_ci * Scott Peterson <speterson@nvidia.com> 1262306a36Sopenharmony_ci * 1362306a36Sopenharmony_ci * Copyright (C) 2010 Google, Inc. 1462306a36Sopenharmony_ci * Iliyan Malchev <malchev@google.com> 1562306a36Sopenharmony_ci */ 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#include <linux/clk.h> 1862306a36Sopenharmony_ci#include <linux/device.h> 1962306a36Sopenharmony_ci#include <linux/io.h> 2062306a36Sopenharmony_ci#include <linux/module.h> 2162306a36Sopenharmony_ci#include <linux/of.h> 2262306a36Sopenharmony_ci#include <linux/platform_device.h> 2362306a36Sopenharmony_ci#include <linux/pm_runtime.h> 2462306a36Sopenharmony_ci#include <linux/regmap.h> 2562306a36Sopenharmony_ci#include <linux/reset.h> 2662306a36Sopenharmony_ci#include <linux/slab.h> 2762306a36Sopenharmony_ci#include <sound/core.h> 2862306a36Sopenharmony_ci#include <sound/pcm.h> 2962306a36Sopenharmony_ci#include <sound/pcm_params.h> 3062306a36Sopenharmony_ci#include <sound/soc.h> 3162306a36Sopenharmony_ci#include <sound/dmaengine_pcm.h> 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci#include "tegra20_i2s.h" 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci#define DRV_NAME "tegra20-i2s" 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_cistatic __maybe_unused int tegra20_i2s_runtime_suspend(struct device *dev) 3862306a36Sopenharmony_ci{ 3962306a36Sopenharmony_ci struct tegra20_i2s *i2s = dev_get_drvdata(dev); 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci regcache_cache_only(i2s->regmap, true); 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci clk_disable_unprepare(i2s->clk_i2s); 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci return 0; 4662306a36Sopenharmony_ci} 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_cistatic __maybe_unused int tegra20_i2s_runtime_resume(struct device *dev) 4962306a36Sopenharmony_ci{ 5062306a36Sopenharmony_ci struct tegra20_i2s *i2s = dev_get_drvdata(dev); 5162306a36Sopenharmony_ci int ret; 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci ret = reset_control_assert(i2s->reset); 5462306a36Sopenharmony_ci if (ret) 5562306a36Sopenharmony_ci return ret; 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci ret = clk_prepare_enable(i2s->clk_i2s); 5862306a36Sopenharmony_ci if (ret) { 5962306a36Sopenharmony_ci dev_err(dev, "clk_enable failed: %d\n", ret); 6062306a36Sopenharmony_ci return ret; 6162306a36Sopenharmony_ci } 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci usleep_range(10, 100); 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci ret = reset_control_deassert(i2s->reset); 6662306a36Sopenharmony_ci if (ret) 6762306a36Sopenharmony_ci goto disable_clocks; 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci regcache_cache_only(i2s->regmap, false); 7062306a36Sopenharmony_ci regcache_mark_dirty(i2s->regmap); 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci ret = regcache_sync(i2s->regmap); 7362306a36Sopenharmony_ci if (ret) 7462306a36Sopenharmony_ci goto disable_clocks; 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci return 0; 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_cidisable_clocks: 7962306a36Sopenharmony_ci clk_disable_unprepare(i2s->clk_i2s); 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci return ret; 8262306a36Sopenharmony_ci} 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_cistatic int tegra20_i2s_set_fmt(struct snd_soc_dai *dai, 8562306a36Sopenharmony_ci unsigned int fmt) 8662306a36Sopenharmony_ci{ 8762306a36Sopenharmony_ci struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai); 8862306a36Sopenharmony_ci unsigned int mask = 0, val = 0; 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci switch (fmt & SND_SOC_DAIFMT_INV_MASK) { 9162306a36Sopenharmony_ci case SND_SOC_DAIFMT_NB_NF: 9262306a36Sopenharmony_ci break; 9362306a36Sopenharmony_ci default: 9462306a36Sopenharmony_ci return -EINVAL; 9562306a36Sopenharmony_ci } 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ci mask |= TEGRA20_I2S_CTRL_MASTER_ENABLE; 9862306a36Sopenharmony_ci switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) { 9962306a36Sopenharmony_ci case SND_SOC_DAIFMT_BP_FP: 10062306a36Sopenharmony_ci val |= TEGRA20_I2S_CTRL_MASTER_ENABLE; 10162306a36Sopenharmony_ci break; 10262306a36Sopenharmony_ci case SND_SOC_DAIFMT_BC_FC: 10362306a36Sopenharmony_ci break; 10462306a36Sopenharmony_ci default: 10562306a36Sopenharmony_ci return -EINVAL; 10662306a36Sopenharmony_ci } 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci mask |= TEGRA20_I2S_CTRL_BIT_FORMAT_MASK | 10962306a36Sopenharmony_ci TEGRA20_I2S_CTRL_LRCK_MASK; 11062306a36Sopenharmony_ci switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) { 11162306a36Sopenharmony_ci case SND_SOC_DAIFMT_DSP_A: 11262306a36Sopenharmony_ci val |= TEGRA20_I2S_CTRL_BIT_FORMAT_DSP; 11362306a36Sopenharmony_ci val |= TEGRA20_I2S_CTRL_LRCK_L_LOW; 11462306a36Sopenharmony_ci break; 11562306a36Sopenharmony_ci case SND_SOC_DAIFMT_DSP_B: 11662306a36Sopenharmony_ci val |= TEGRA20_I2S_CTRL_BIT_FORMAT_DSP; 11762306a36Sopenharmony_ci val |= TEGRA20_I2S_CTRL_LRCK_R_LOW; 11862306a36Sopenharmony_ci break; 11962306a36Sopenharmony_ci case SND_SOC_DAIFMT_I2S: 12062306a36Sopenharmony_ci val |= TEGRA20_I2S_CTRL_BIT_FORMAT_I2S; 12162306a36Sopenharmony_ci val |= TEGRA20_I2S_CTRL_LRCK_L_LOW; 12262306a36Sopenharmony_ci break; 12362306a36Sopenharmony_ci case SND_SOC_DAIFMT_RIGHT_J: 12462306a36Sopenharmony_ci val |= TEGRA20_I2S_CTRL_BIT_FORMAT_RJM; 12562306a36Sopenharmony_ci val |= TEGRA20_I2S_CTRL_LRCK_L_LOW; 12662306a36Sopenharmony_ci break; 12762306a36Sopenharmony_ci case SND_SOC_DAIFMT_LEFT_J: 12862306a36Sopenharmony_ci val |= TEGRA20_I2S_CTRL_BIT_FORMAT_LJM; 12962306a36Sopenharmony_ci val |= TEGRA20_I2S_CTRL_LRCK_L_LOW; 13062306a36Sopenharmony_ci break; 13162306a36Sopenharmony_ci default: 13262306a36Sopenharmony_ci return -EINVAL; 13362306a36Sopenharmony_ci } 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL, mask, val); 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci return 0; 13862306a36Sopenharmony_ci} 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_cistatic int tegra20_i2s_hw_params(struct snd_pcm_substream *substream, 14162306a36Sopenharmony_ci struct snd_pcm_hw_params *params, 14262306a36Sopenharmony_ci struct snd_soc_dai *dai) 14362306a36Sopenharmony_ci{ 14462306a36Sopenharmony_ci struct device *dev = dai->dev; 14562306a36Sopenharmony_ci struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai); 14662306a36Sopenharmony_ci unsigned int mask, val; 14762306a36Sopenharmony_ci int ret, sample_size, srate, i2sclock, bitcnt; 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ci mask = TEGRA20_I2S_CTRL_BIT_SIZE_MASK; 15062306a36Sopenharmony_ci switch (params_format(params)) { 15162306a36Sopenharmony_ci case SNDRV_PCM_FORMAT_S16_LE: 15262306a36Sopenharmony_ci val = TEGRA20_I2S_CTRL_BIT_SIZE_16; 15362306a36Sopenharmony_ci sample_size = 16; 15462306a36Sopenharmony_ci break; 15562306a36Sopenharmony_ci case SNDRV_PCM_FORMAT_S24_LE: 15662306a36Sopenharmony_ci val = TEGRA20_I2S_CTRL_BIT_SIZE_24; 15762306a36Sopenharmony_ci sample_size = 24; 15862306a36Sopenharmony_ci break; 15962306a36Sopenharmony_ci case SNDRV_PCM_FORMAT_S32_LE: 16062306a36Sopenharmony_ci val = TEGRA20_I2S_CTRL_BIT_SIZE_32; 16162306a36Sopenharmony_ci sample_size = 32; 16262306a36Sopenharmony_ci break; 16362306a36Sopenharmony_ci default: 16462306a36Sopenharmony_ci return -EINVAL; 16562306a36Sopenharmony_ci } 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ci mask |= TEGRA20_I2S_CTRL_FIFO_FORMAT_MASK; 16862306a36Sopenharmony_ci val |= TEGRA20_I2S_CTRL_FIFO_FORMAT_PACKED; 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL, mask, val); 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci srate = params_rate(params); 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_ci /* Final "* 2" required by Tegra hardware */ 17562306a36Sopenharmony_ci i2sclock = srate * params_channels(params) * sample_size * 2; 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci ret = clk_set_rate(i2s->clk_i2s, i2sclock); 17862306a36Sopenharmony_ci if (ret) { 17962306a36Sopenharmony_ci dev_err(dev, "Can't set I2S clock rate: %d\n", ret); 18062306a36Sopenharmony_ci return ret; 18162306a36Sopenharmony_ci } 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci bitcnt = (i2sclock / (2 * srate)) - 1; 18462306a36Sopenharmony_ci if (bitcnt < 0 || bitcnt > TEGRA20_I2S_TIMING_CHANNEL_BIT_COUNT_MASK_US) 18562306a36Sopenharmony_ci return -EINVAL; 18662306a36Sopenharmony_ci val = bitcnt << TEGRA20_I2S_TIMING_CHANNEL_BIT_COUNT_SHIFT; 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci if (i2sclock % (2 * srate)) 18962306a36Sopenharmony_ci val |= TEGRA20_I2S_TIMING_NON_SYM_ENABLE; 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_ci regmap_write(i2s->regmap, TEGRA20_I2S_TIMING, val); 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_ci regmap_write(i2s->regmap, TEGRA20_I2S_FIFO_SCR, 19462306a36Sopenharmony_ci TEGRA20_I2S_FIFO_SCR_FIFO2_ATN_LVL_FOUR_SLOTS | 19562306a36Sopenharmony_ci TEGRA20_I2S_FIFO_SCR_FIFO1_ATN_LVL_FOUR_SLOTS); 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci return 0; 19862306a36Sopenharmony_ci} 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_cistatic void tegra20_i2s_start_playback(struct tegra20_i2s *i2s) 20162306a36Sopenharmony_ci{ 20262306a36Sopenharmony_ci regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL, 20362306a36Sopenharmony_ci TEGRA20_I2S_CTRL_FIFO1_ENABLE, 20462306a36Sopenharmony_ci TEGRA20_I2S_CTRL_FIFO1_ENABLE); 20562306a36Sopenharmony_ci} 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_cistatic void tegra20_i2s_stop_playback(struct tegra20_i2s *i2s) 20862306a36Sopenharmony_ci{ 20962306a36Sopenharmony_ci regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL, 21062306a36Sopenharmony_ci TEGRA20_I2S_CTRL_FIFO1_ENABLE, 0); 21162306a36Sopenharmony_ci} 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_cistatic void tegra20_i2s_start_capture(struct tegra20_i2s *i2s) 21462306a36Sopenharmony_ci{ 21562306a36Sopenharmony_ci regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL, 21662306a36Sopenharmony_ci TEGRA20_I2S_CTRL_FIFO2_ENABLE, 21762306a36Sopenharmony_ci TEGRA20_I2S_CTRL_FIFO2_ENABLE); 21862306a36Sopenharmony_ci} 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_cistatic void tegra20_i2s_stop_capture(struct tegra20_i2s *i2s) 22162306a36Sopenharmony_ci{ 22262306a36Sopenharmony_ci regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL, 22362306a36Sopenharmony_ci TEGRA20_I2S_CTRL_FIFO2_ENABLE, 0); 22462306a36Sopenharmony_ci} 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_cistatic int tegra20_i2s_trigger(struct snd_pcm_substream *substream, int cmd, 22762306a36Sopenharmony_ci struct snd_soc_dai *dai) 22862306a36Sopenharmony_ci{ 22962306a36Sopenharmony_ci struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai); 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_ci switch (cmd) { 23262306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_START: 23362306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_PAUSE_RELEASE: 23462306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_RESUME: 23562306a36Sopenharmony_ci if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) 23662306a36Sopenharmony_ci tegra20_i2s_start_playback(i2s); 23762306a36Sopenharmony_ci else 23862306a36Sopenharmony_ci tegra20_i2s_start_capture(i2s); 23962306a36Sopenharmony_ci break; 24062306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_STOP: 24162306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_PAUSE_PUSH: 24262306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_SUSPEND: 24362306a36Sopenharmony_ci if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) 24462306a36Sopenharmony_ci tegra20_i2s_stop_playback(i2s); 24562306a36Sopenharmony_ci else 24662306a36Sopenharmony_ci tegra20_i2s_stop_capture(i2s); 24762306a36Sopenharmony_ci break; 24862306a36Sopenharmony_ci default: 24962306a36Sopenharmony_ci return -EINVAL; 25062306a36Sopenharmony_ci } 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_ci return 0; 25362306a36Sopenharmony_ci} 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_cistatic int tegra20_i2s_probe(struct snd_soc_dai *dai) 25662306a36Sopenharmony_ci{ 25762306a36Sopenharmony_ci struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai); 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_ci snd_soc_dai_init_dma_data(dai, &i2s->playback_dma_data, 26062306a36Sopenharmony_ci &i2s->capture_dma_data); 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_ci return 0; 26362306a36Sopenharmony_ci} 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_cistatic const unsigned int tegra20_i2s_rates[] = { 26662306a36Sopenharmony_ci 8000, 11025, 16000, 22050, 32000, 44100, 48000, 64000, 88200, 96000 26762306a36Sopenharmony_ci}; 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_cistatic int tegra20_i2s_filter_rates(struct snd_pcm_hw_params *params, 27062306a36Sopenharmony_ci struct snd_pcm_hw_rule *rule) 27162306a36Sopenharmony_ci{ 27262306a36Sopenharmony_ci struct snd_interval *r = hw_param_interval(params, rule->var); 27362306a36Sopenharmony_ci struct snd_soc_dai *dai = rule->private; 27462306a36Sopenharmony_ci struct tegra20_i2s *i2s = dev_get_drvdata(dai->dev); 27562306a36Sopenharmony_ci struct clk *parent = clk_get_parent(i2s->clk_i2s); 27662306a36Sopenharmony_ci unsigned long i, parent_rate, valid_rates = 0; 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci parent_rate = clk_get_rate(parent); 27962306a36Sopenharmony_ci if (!parent_rate) { 28062306a36Sopenharmony_ci dev_err(dai->dev, "Can't get parent clock rate\n"); 28162306a36Sopenharmony_ci return -EINVAL; 28262306a36Sopenharmony_ci } 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(tegra20_i2s_rates); i++) { 28562306a36Sopenharmony_ci if (parent_rate % (tegra20_i2s_rates[i] * 128) == 0) 28662306a36Sopenharmony_ci valid_rates |= BIT(i); 28762306a36Sopenharmony_ci } 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_ci /* 29062306a36Sopenharmony_ci * At least one rate must be valid, otherwise the parent clock isn't 29162306a36Sopenharmony_ci * audio PLL. Nothing should be filtered in this case. 29262306a36Sopenharmony_ci */ 29362306a36Sopenharmony_ci if (!valid_rates) 29462306a36Sopenharmony_ci valid_rates = BIT(ARRAY_SIZE(tegra20_i2s_rates)) - 1; 29562306a36Sopenharmony_ci 29662306a36Sopenharmony_ci return snd_interval_list(r, ARRAY_SIZE(tegra20_i2s_rates), 29762306a36Sopenharmony_ci tegra20_i2s_rates, valid_rates); 29862306a36Sopenharmony_ci} 29962306a36Sopenharmony_ci 30062306a36Sopenharmony_cistatic int tegra20_i2s_startup(struct snd_pcm_substream *substream, 30162306a36Sopenharmony_ci struct snd_soc_dai *dai) 30262306a36Sopenharmony_ci{ 30362306a36Sopenharmony_ci if (!device_property_read_bool(dai->dev, "nvidia,fixed-parent-rate")) 30462306a36Sopenharmony_ci return 0; 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_ci return snd_pcm_hw_rule_add(substream->runtime, 0, 30762306a36Sopenharmony_ci SNDRV_PCM_HW_PARAM_RATE, 30862306a36Sopenharmony_ci tegra20_i2s_filter_rates, dai, 30962306a36Sopenharmony_ci SNDRV_PCM_HW_PARAM_RATE, -1); 31062306a36Sopenharmony_ci} 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_cistatic const struct snd_soc_dai_ops tegra20_i2s_dai_ops = { 31362306a36Sopenharmony_ci .probe = tegra20_i2s_probe, 31462306a36Sopenharmony_ci .set_fmt = tegra20_i2s_set_fmt, 31562306a36Sopenharmony_ci .hw_params = tegra20_i2s_hw_params, 31662306a36Sopenharmony_ci .trigger = tegra20_i2s_trigger, 31762306a36Sopenharmony_ci .startup = tegra20_i2s_startup, 31862306a36Sopenharmony_ci}; 31962306a36Sopenharmony_ci 32062306a36Sopenharmony_cistatic const struct snd_soc_dai_driver tegra20_i2s_dai_template = { 32162306a36Sopenharmony_ci .playback = { 32262306a36Sopenharmony_ci .stream_name = "Playback", 32362306a36Sopenharmony_ci .channels_min = 2, 32462306a36Sopenharmony_ci .channels_max = 2, 32562306a36Sopenharmony_ci .rates = SNDRV_PCM_RATE_8000_96000, 32662306a36Sopenharmony_ci .formats = SNDRV_PCM_FMTBIT_S16_LE, 32762306a36Sopenharmony_ci }, 32862306a36Sopenharmony_ci .capture = { 32962306a36Sopenharmony_ci .stream_name = "Capture", 33062306a36Sopenharmony_ci .channels_min = 2, 33162306a36Sopenharmony_ci .channels_max = 2, 33262306a36Sopenharmony_ci .rates = SNDRV_PCM_RATE_8000_96000, 33362306a36Sopenharmony_ci .formats = SNDRV_PCM_FMTBIT_S16_LE, 33462306a36Sopenharmony_ci }, 33562306a36Sopenharmony_ci .ops = &tegra20_i2s_dai_ops, 33662306a36Sopenharmony_ci .symmetric_rate = 1, 33762306a36Sopenharmony_ci}; 33862306a36Sopenharmony_ci 33962306a36Sopenharmony_cistatic const struct snd_soc_component_driver tegra20_i2s_component = { 34062306a36Sopenharmony_ci .name = DRV_NAME, 34162306a36Sopenharmony_ci .legacy_dai_naming = 1, 34262306a36Sopenharmony_ci}; 34362306a36Sopenharmony_ci 34462306a36Sopenharmony_cistatic bool tegra20_i2s_wr_rd_reg(struct device *dev, unsigned int reg) 34562306a36Sopenharmony_ci{ 34662306a36Sopenharmony_ci switch (reg) { 34762306a36Sopenharmony_ci case TEGRA20_I2S_CTRL: 34862306a36Sopenharmony_ci case TEGRA20_I2S_STATUS: 34962306a36Sopenharmony_ci case TEGRA20_I2S_TIMING: 35062306a36Sopenharmony_ci case TEGRA20_I2S_FIFO_SCR: 35162306a36Sopenharmony_ci case TEGRA20_I2S_PCM_CTRL: 35262306a36Sopenharmony_ci case TEGRA20_I2S_NW_CTRL: 35362306a36Sopenharmony_ci case TEGRA20_I2S_TDM_CTRL: 35462306a36Sopenharmony_ci case TEGRA20_I2S_TDM_TX_RX_CTRL: 35562306a36Sopenharmony_ci case TEGRA20_I2S_FIFO1: 35662306a36Sopenharmony_ci case TEGRA20_I2S_FIFO2: 35762306a36Sopenharmony_ci return true; 35862306a36Sopenharmony_ci default: 35962306a36Sopenharmony_ci return false; 36062306a36Sopenharmony_ci } 36162306a36Sopenharmony_ci} 36262306a36Sopenharmony_ci 36362306a36Sopenharmony_cistatic bool tegra20_i2s_volatile_reg(struct device *dev, unsigned int reg) 36462306a36Sopenharmony_ci{ 36562306a36Sopenharmony_ci switch (reg) { 36662306a36Sopenharmony_ci case TEGRA20_I2S_STATUS: 36762306a36Sopenharmony_ci case TEGRA20_I2S_FIFO_SCR: 36862306a36Sopenharmony_ci case TEGRA20_I2S_FIFO1: 36962306a36Sopenharmony_ci case TEGRA20_I2S_FIFO2: 37062306a36Sopenharmony_ci return true; 37162306a36Sopenharmony_ci default: 37262306a36Sopenharmony_ci return false; 37362306a36Sopenharmony_ci } 37462306a36Sopenharmony_ci} 37562306a36Sopenharmony_ci 37662306a36Sopenharmony_cistatic bool tegra20_i2s_precious_reg(struct device *dev, unsigned int reg) 37762306a36Sopenharmony_ci{ 37862306a36Sopenharmony_ci switch (reg) { 37962306a36Sopenharmony_ci case TEGRA20_I2S_FIFO1: 38062306a36Sopenharmony_ci case TEGRA20_I2S_FIFO2: 38162306a36Sopenharmony_ci return true; 38262306a36Sopenharmony_ci default: 38362306a36Sopenharmony_ci return false; 38462306a36Sopenharmony_ci } 38562306a36Sopenharmony_ci} 38662306a36Sopenharmony_ci 38762306a36Sopenharmony_cistatic const struct regmap_config tegra20_i2s_regmap_config = { 38862306a36Sopenharmony_ci .reg_bits = 32, 38962306a36Sopenharmony_ci .reg_stride = 4, 39062306a36Sopenharmony_ci .val_bits = 32, 39162306a36Sopenharmony_ci .max_register = TEGRA20_I2S_FIFO2, 39262306a36Sopenharmony_ci .writeable_reg = tegra20_i2s_wr_rd_reg, 39362306a36Sopenharmony_ci .readable_reg = tegra20_i2s_wr_rd_reg, 39462306a36Sopenharmony_ci .volatile_reg = tegra20_i2s_volatile_reg, 39562306a36Sopenharmony_ci .precious_reg = tegra20_i2s_precious_reg, 39662306a36Sopenharmony_ci .cache_type = REGCACHE_FLAT, 39762306a36Sopenharmony_ci}; 39862306a36Sopenharmony_ci 39962306a36Sopenharmony_cistatic int tegra20_i2s_platform_probe(struct platform_device *pdev) 40062306a36Sopenharmony_ci{ 40162306a36Sopenharmony_ci struct tegra20_i2s *i2s; 40262306a36Sopenharmony_ci struct resource *mem; 40362306a36Sopenharmony_ci void __iomem *regs; 40462306a36Sopenharmony_ci int ret; 40562306a36Sopenharmony_ci 40662306a36Sopenharmony_ci i2s = devm_kzalloc(&pdev->dev, sizeof(struct tegra20_i2s), GFP_KERNEL); 40762306a36Sopenharmony_ci if (!i2s) { 40862306a36Sopenharmony_ci ret = -ENOMEM; 40962306a36Sopenharmony_ci goto err; 41062306a36Sopenharmony_ci } 41162306a36Sopenharmony_ci dev_set_drvdata(&pdev->dev, i2s); 41262306a36Sopenharmony_ci 41362306a36Sopenharmony_ci i2s->dai = tegra20_i2s_dai_template; 41462306a36Sopenharmony_ci i2s->dai.name = dev_name(&pdev->dev); 41562306a36Sopenharmony_ci 41662306a36Sopenharmony_ci i2s->reset = devm_reset_control_get_exclusive(&pdev->dev, "i2s"); 41762306a36Sopenharmony_ci if (IS_ERR(i2s->reset)) { 41862306a36Sopenharmony_ci dev_err(&pdev->dev, "Can't retrieve i2s reset\n"); 41962306a36Sopenharmony_ci return PTR_ERR(i2s->reset); 42062306a36Sopenharmony_ci } 42162306a36Sopenharmony_ci 42262306a36Sopenharmony_ci i2s->clk_i2s = devm_clk_get(&pdev->dev, NULL); 42362306a36Sopenharmony_ci if (IS_ERR(i2s->clk_i2s)) { 42462306a36Sopenharmony_ci dev_err(&pdev->dev, "Can't retrieve i2s clock\n"); 42562306a36Sopenharmony_ci ret = PTR_ERR(i2s->clk_i2s); 42662306a36Sopenharmony_ci goto err; 42762306a36Sopenharmony_ci } 42862306a36Sopenharmony_ci 42962306a36Sopenharmony_ci regs = devm_platform_get_and_ioremap_resource(pdev, 0, &mem); 43062306a36Sopenharmony_ci if (IS_ERR(regs)) { 43162306a36Sopenharmony_ci ret = PTR_ERR(regs); 43262306a36Sopenharmony_ci goto err; 43362306a36Sopenharmony_ci } 43462306a36Sopenharmony_ci 43562306a36Sopenharmony_ci i2s->regmap = devm_regmap_init_mmio(&pdev->dev, regs, 43662306a36Sopenharmony_ci &tegra20_i2s_regmap_config); 43762306a36Sopenharmony_ci if (IS_ERR(i2s->regmap)) { 43862306a36Sopenharmony_ci dev_err(&pdev->dev, "regmap init failed\n"); 43962306a36Sopenharmony_ci ret = PTR_ERR(i2s->regmap); 44062306a36Sopenharmony_ci goto err; 44162306a36Sopenharmony_ci } 44262306a36Sopenharmony_ci 44362306a36Sopenharmony_ci i2s->capture_dma_data.addr = mem->start + TEGRA20_I2S_FIFO2; 44462306a36Sopenharmony_ci i2s->capture_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES; 44562306a36Sopenharmony_ci i2s->capture_dma_data.maxburst = 4; 44662306a36Sopenharmony_ci 44762306a36Sopenharmony_ci i2s->playback_dma_data.addr = mem->start + TEGRA20_I2S_FIFO1; 44862306a36Sopenharmony_ci i2s->playback_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES; 44962306a36Sopenharmony_ci i2s->playback_dma_data.maxburst = 4; 45062306a36Sopenharmony_ci 45162306a36Sopenharmony_ci pm_runtime_enable(&pdev->dev); 45262306a36Sopenharmony_ci 45362306a36Sopenharmony_ci ret = snd_soc_register_component(&pdev->dev, &tegra20_i2s_component, 45462306a36Sopenharmony_ci &i2s->dai, 1); 45562306a36Sopenharmony_ci if (ret) { 45662306a36Sopenharmony_ci dev_err(&pdev->dev, "Could not register DAI: %d\n", ret); 45762306a36Sopenharmony_ci ret = -ENOMEM; 45862306a36Sopenharmony_ci goto err_pm_disable; 45962306a36Sopenharmony_ci } 46062306a36Sopenharmony_ci 46162306a36Sopenharmony_ci ret = tegra_pcm_platform_register(&pdev->dev); 46262306a36Sopenharmony_ci if (ret) { 46362306a36Sopenharmony_ci dev_err(&pdev->dev, "Could not register PCM: %d\n", ret); 46462306a36Sopenharmony_ci goto err_unregister_component; 46562306a36Sopenharmony_ci } 46662306a36Sopenharmony_ci 46762306a36Sopenharmony_ci return 0; 46862306a36Sopenharmony_ci 46962306a36Sopenharmony_cierr_unregister_component: 47062306a36Sopenharmony_ci snd_soc_unregister_component(&pdev->dev); 47162306a36Sopenharmony_cierr_pm_disable: 47262306a36Sopenharmony_ci pm_runtime_disable(&pdev->dev); 47362306a36Sopenharmony_cierr: 47462306a36Sopenharmony_ci return ret; 47562306a36Sopenharmony_ci} 47662306a36Sopenharmony_ci 47762306a36Sopenharmony_cistatic void tegra20_i2s_platform_remove(struct platform_device *pdev) 47862306a36Sopenharmony_ci{ 47962306a36Sopenharmony_ci tegra_pcm_platform_unregister(&pdev->dev); 48062306a36Sopenharmony_ci snd_soc_unregister_component(&pdev->dev); 48162306a36Sopenharmony_ci pm_runtime_disable(&pdev->dev); 48262306a36Sopenharmony_ci} 48362306a36Sopenharmony_ci 48462306a36Sopenharmony_cistatic const struct of_device_id tegra20_i2s_of_match[] = { 48562306a36Sopenharmony_ci { .compatible = "nvidia,tegra20-i2s", }, 48662306a36Sopenharmony_ci {}, 48762306a36Sopenharmony_ci}; 48862306a36Sopenharmony_ci 48962306a36Sopenharmony_cistatic const struct dev_pm_ops tegra20_i2s_pm_ops = { 49062306a36Sopenharmony_ci SET_RUNTIME_PM_OPS(tegra20_i2s_runtime_suspend, 49162306a36Sopenharmony_ci tegra20_i2s_runtime_resume, NULL) 49262306a36Sopenharmony_ci SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, 49362306a36Sopenharmony_ci pm_runtime_force_resume) 49462306a36Sopenharmony_ci}; 49562306a36Sopenharmony_ci 49662306a36Sopenharmony_cistatic struct platform_driver tegra20_i2s_driver = { 49762306a36Sopenharmony_ci .driver = { 49862306a36Sopenharmony_ci .name = DRV_NAME, 49962306a36Sopenharmony_ci .of_match_table = tegra20_i2s_of_match, 50062306a36Sopenharmony_ci .pm = &tegra20_i2s_pm_ops, 50162306a36Sopenharmony_ci }, 50262306a36Sopenharmony_ci .probe = tegra20_i2s_platform_probe, 50362306a36Sopenharmony_ci .remove_new = tegra20_i2s_platform_remove, 50462306a36Sopenharmony_ci}; 50562306a36Sopenharmony_cimodule_platform_driver(tegra20_i2s_driver); 50662306a36Sopenharmony_ci 50762306a36Sopenharmony_ciMODULE_AUTHOR("Stephen Warren <swarren@nvidia.com>"); 50862306a36Sopenharmony_ciMODULE_DESCRIPTION("Tegra20 I2S ASoC driver"); 50962306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 51062306a36Sopenharmony_ciMODULE_ALIAS("platform:" DRV_NAME); 51162306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, tegra20_i2s_of_match); 512