162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * STM32 ALSA SoC Digital Audio Interface (SPDIF-rx) driver. 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2017, STMicroelectronics - All Rights Reserved 662306a36Sopenharmony_ci * Author(s): Olivier Moysan <olivier.moysan@st.com> for STMicroelectronics. 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#include <linux/bitfield.h> 1062306a36Sopenharmony_ci#include <linux/clk.h> 1162306a36Sopenharmony_ci#include <linux/completion.h> 1262306a36Sopenharmony_ci#include <linux/delay.h> 1362306a36Sopenharmony_ci#include <linux/module.h> 1462306a36Sopenharmony_ci#include <linux/of_platform.h> 1562306a36Sopenharmony_ci#include <linux/pm_runtime.h> 1662306a36Sopenharmony_ci#include <linux/regmap.h> 1762306a36Sopenharmony_ci#include <linux/reset.h> 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#include <sound/dmaengine_pcm.h> 2062306a36Sopenharmony_ci#include <sound/pcm_params.h> 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci/* SPDIF-rx Register Map */ 2362306a36Sopenharmony_ci#define STM32_SPDIFRX_CR 0x00 2462306a36Sopenharmony_ci#define STM32_SPDIFRX_IMR 0x04 2562306a36Sopenharmony_ci#define STM32_SPDIFRX_SR 0x08 2662306a36Sopenharmony_ci#define STM32_SPDIFRX_IFCR 0x0C 2762306a36Sopenharmony_ci#define STM32_SPDIFRX_DR 0x10 2862306a36Sopenharmony_ci#define STM32_SPDIFRX_CSR 0x14 2962306a36Sopenharmony_ci#define STM32_SPDIFRX_DIR 0x18 3062306a36Sopenharmony_ci#define STM32_SPDIFRX_VERR 0x3F4 3162306a36Sopenharmony_ci#define STM32_SPDIFRX_IDR 0x3F8 3262306a36Sopenharmony_ci#define STM32_SPDIFRX_SIDR 0x3FC 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci/* Bit definition for SPDIF_CR register */ 3562306a36Sopenharmony_ci#define SPDIFRX_CR_SPDIFEN_SHIFT 0 3662306a36Sopenharmony_ci#define SPDIFRX_CR_SPDIFEN_MASK GENMASK(1, SPDIFRX_CR_SPDIFEN_SHIFT) 3762306a36Sopenharmony_ci#define SPDIFRX_CR_SPDIFENSET(x) ((x) << SPDIFRX_CR_SPDIFEN_SHIFT) 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci#define SPDIFRX_CR_RXDMAEN BIT(2) 4062306a36Sopenharmony_ci#define SPDIFRX_CR_RXSTEO BIT(3) 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci#define SPDIFRX_CR_DRFMT_SHIFT 4 4362306a36Sopenharmony_ci#define SPDIFRX_CR_DRFMT_MASK GENMASK(5, SPDIFRX_CR_DRFMT_SHIFT) 4462306a36Sopenharmony_ci#define SPDIFRX_CR_DRFMTSET(x) ((x) << SPDIFRX_CR_DRFMT_SHIFT) 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci#define SPDIFRX_CR_PMSK BIT(6) 4762306a36Sopenharmony_ci#define SPDIFRX_CR_VMSK BIT(7) 4862306a36Sopenharmony_ci#define SPDIFRX_CR_CUMSK BIT(8) 4962306a36Sopenharmony_ci#define SPDIFRX_CR_PTMSK BIT(9) 5062306a36Sopenharmony_ci#define SPDIFRX_CR_CBDMAEN BIT(10) 5162306a36Sopenharmony_ci#define SPDIFRX_CR_CHSEL_SHIFT 11 5262306a36Sopenharmony_ci#define SPDIFRX_CR_CHSEL BIT(SPDIFRX_CR_CHSEL_SHIFT) 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci#define SPDIFRX_CR_NBTR_SHIFT 12 5562306a36Sopenharmony_ci#define SPDIFRX_CR_NBTR_MASK GENMASK(13, SPDIFRX_CR_NBTR_SHIFT) 5662306a36Sopenharmony_ci#define SPDIFRX_CR_NBTRSET(x) ((x) << SPDIFRX_CR_NBTR_SHIFT) 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci#define SPDIFRX_CR_WFA BIT(14) 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci#define SPDIFRX_CR_INSEL_SHIFT 16 6162306a36Sopenharmony_ci#define SPDIFRX_CR_INSEL_MASK GENMASK(18, PDIFRX_CR_INSEL_SHIFT) 6262306a36Sopenharmony_ci#define SPDIFRX_CR_INSELSET(x) ((x) << SPDIFRX_CR_INSEL_SHIFT) 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci#define SPDIFRX_CR_CKSEN_SHIFT 20 6562306a36Sopenharmony_ci#define SPDIFRX_CR_CKSEN BIT(20) 6662306a36Sopenharmony_ci#define SPDIFRX_CR_CKSBKPEN BIT(21) 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci/* Bit definition for SPDIFRX_IMR register */ 6962306a36Sopenharmony_ci#define SPDIFRX_IMR_RXNEI BIT(0) 7062306a36Sopenharmony_ci#define SPDIFRX_IMR_CSRNEIE BIT(1) 7162306a36Sopenharmony_ci#define SPDIFRX_IMR_PERRIE BIT(2) 7262306a36Sopenharmony_ci#define SPDIFRX_IMR_OVRIE BIT(3) 7362306a36Sopenharmony_ci#define SPDIFRX_IMR_SBLKIE BIT(4) 7462306a36Sopenharmony_ci#define SPDIFRX_IMR_SYNCDIE BIT(5) 7562306a36Sopenharmony_ci#define SPDIFRX_IMR_IFEIE BIT(6) 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci#define SPDIFRX_XIMR_MASK GENMASK(6, 0) 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci/* Bit definition for SPDIFRX_SR register */ 8062306a36Sopenharmony_ci#define SPDIFRX_SR_RXNE BIT(0) 8162306a36Sopenharmony_ci#define SPDIFRX_SR_CSRNE BIT(1) 8262306a36Sopenharmony_ci#define SPDIFRX_SR_PERR BIT(2) 8362306a36Sopenharmony_ci#define SPDIFRX_SR_OVR BIT(3) 8462306a36Sopenharmony_ci#define SPDIFRX_SR_SBD BIT(4) 8562306a36Sopenharmony_ci#define SPDIFRX_SR_SYNCD BIT(5) 8662306a36Sopenharmony_ci#define SPDIFRX_SR_FERR BIT(6) 8762306a36Sopenharmony_ci#define SPDIFRX_SR_SERR BIT(7) 8862306a36Sopenharmony_ci#define SPDIFRX_SR_TERR BIT(8) 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci#define SPDIFRX_SR_WIDTH5_SHIFT 16 9162306a36Sopenharmony_ci#define SPDIFRX_SR_WIDTH5_MASK GENMASK(30, PDIFRX_SR_WIDTH5_SHIFT) 9262306a36Sopenharmony_ci#define SPDIFRX_SR_WIDTH5SET(x) ((x) << SPDIFRX_SR_WIDTH5_SHIFT) 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_ci/* Bit definition for SPDIFRX_IFCR register */ 9562306a36Sopenharmony_ci#define SPDIFRX_IFCR_PERRCF BIT(2) 9662306a36Sopenharmony_ci#define SPDIFRX_IFCR_OVRCF BIT(3) 9762306a36Sopenharmony_ci#define SPDIFRX_IFCR_SBDCF BIT(4) 9862306a36Sopenharmony_ci#define SPDIFRX_IFCR_SYNCDCF BIT(5) 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci#define SPDIFRX_XIFCR_MASK GENMASK(5, 2) 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_ci/* Bit definition for SPDIFRX_DR register (DRFMT = 0b00) */ 10362306a36Sopenharmony_ci#define SPDIFRX_DR0_DR_SHIFT 0 10462306a36Sopenharmony_ci#define SPDIFRX_DR0_DR_MASK GENMASK(23, SPDIFRX_DR0_DR_SHIFT) 10562306a36Sopenharmony_ci#define SPDIFRX_DR0_DRSET(x) ((x) << SPDIFRX_DR0_DR_SHIFT) 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci#define SPDIFRX_DR0_PE BIT(24) 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_ci#define SPDIFRX_DR0_V BIT(25) 11062306a36Sopenharmony_ci#define SPDIFRX_DR0_U BIT(26) 11162306a36Sopenharmony_ci#define SPDIFRX_DR0_C BIT(27) 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci#define SPDIFRX_DR0_PT_SHIFT 28 11462306a36Sopenharmony_ci#define SPDIFRX_DR0_PT_MASK GENMASK(29, SPDIFRX_DR0_PT_SHIFT) 11562306a36Sopenharmony_ci#define SPDIFRX_DR0_PTSET(x) ((x) << SPDIFRX_DR0_PT_SHIFT) 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci/* Bit definition for SPDIFRX_DR register (DRFMT = 0b01) */ 11862306a36Sopenharmony_ci#define SPDIFRX_DR1_PE BIT(0) 11962306a36Sopenharmony_ci#define SPDIFRX_DR1_V BIT(1) 12062306a36Sopenharmony_ci#define SPDIFRX_DR1_U BIT(2) 12162306a36Sopenharmony_ci#define SPDIFRX_DR1_C BIT(3) 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci#define SPDIFRX_DR1_PT_SHIFT 4 12462306a36Sopenharmony_ci#define SPDIFRX_DR1_PT_MASK GENMASK(5, SPDIFRX_DR1_PT_SHIFT) 12562306a36Sopenharmony_ci#define SPDIFRX_DR1_PTSET(x) ((x) << SPDIFRX_DR1_PT_SHIFT) 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci#define SPDIFRX_DR1_DR_SHIFT 8 12862306a36Sopenharmony_ci#define SPDIFRX_DR1_DR_MASK GENMASK(31, SPDIFRX_DR1_DR_SHIFT) 12962306a36Sopenharmony_ci#define SPDIFRX_DR1_DRSET(x) ((x) << SPDIFRX_DR1_DR_SHIFT) 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci/* Bit definition for SPDIFRX_DR register (DRFMT = 0b10) */ 13262306a36Sopenharmony_ci#define SPDIFRX_DR1_DRNL1_SHIFT 0 13362306a36Sopenharmony_ci#define SPDIFRX_DR1_DRNL1_MASK GENMASK(15, SPDIFRX_DR1_DRNL1_SHIFT) 13462306a36Sopenharmony_ci#define SPDIFRX_DR1_DRNL1SET(x) ((x) << SPDIFRX_DR1_DRNL1_SHIFT) 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_ci#define SPDIFRX_DR1_DRNL2_SHIFT 16 13762306a36Sopenharmony_ci#define SPDIFRX_DR1_DRNL2_MASK GENMASK(31, SPDIFRX_DR1_DRNL2_SHIFT) 13862306a36Sopenharmony_ci#define SPDIFRX_DR1_DRNL2SET(x) ((x) << SPDIFRX_DR1_DRNL2_SHIFT) 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci/* Bit definition for SPDIFRX_CSR register */ 14162306a36Sopenharmony_ci#define SPDIFRX_CSR_USR_SHIFT 0 14262306a36Sopenharmony_ci#define SPDIFRX_CSR_USR_MASK GENMASK(15, SPDIFRX_CSR_USR_SHIFT) 14362306a36Sopenharmony_ci#define SPDIFRX_CSR_USRGET(x) (((x) & SPDIFRX_CSR_USR_MASK)\ 14462306a36Sopenharmony_ci >> SPDIFRX_CSR_USR_SHIFT) 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci#define SPDIFRX_CSR_CS_SHIFT 16 14762306a36Sopenharmony_ci#define SPDIFRX_CSR_CS_MASK GENMASK(23, SPDIFRX_CSR_CS_SHIFT) 14862306a36Sopenharmony_ci#define SPDIFRX_CSR_CSGET(x) (((x) & SPDIFRX_CSR_CS_MASK)\ 14962306a36Sopenharmony_ci >> SPDIFRX_CSR_CS_SHIFT) 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci#define SPDIFRX_CSR_SOB BIT(24) 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_ci/* Bit definition for SPDIFRX_DIR register */ 15462306a36Sopenharmony_ci#define SPDIFRX_DIR_THI_SHIFT 0 15562306a36Sopenharmony_ci#define SPDIFRX_DIR_THI_MASK GENMASK(12, SPDIFRX_DIR_THI_SHIFT) 15662306a36Sopenharmony_ci#define SPDIFRX_DIR_THI_SET(x) ((x) << SPDIFRX_DIR_THI_SHIFT) 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci#define SPDIFRX_DIR_TLO_SHIFT 16 15962306a36Sopenharmony_ci#define SPDIFRX_DIR_TLO_MASK GENMASK(28, SPDIFRX_DIR_TLO_SHIFT) 16062306a36Sopenharmony_ci#define SPDIFRX_DIR_TLO_SET(x) ((x) << SPDIFRX_DIR_TLO_SHIFT) 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci#define SPDIFRX_SPDIFEN_DISABLE 0x0 16362306a36Sopenharmony_ci#define SPDIFRX_SPDIFEN_SYNC 0x1 16462306a36Sopenharmony_ci#define SPDIFRX_SPDIFEN_ENABLE 0x3 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_ci/* Bit definition for SPDIFRX_VERR register */ 16762306a36Sopenharmony_ci#define SPDIFRX_VERR_MIN_MASK GENMASK(3, 0) 16862306a36Sopenharmony_ci#define SPDIFRX_VERR_MAJ_MASK GENMASK(7, 4) 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci/* Bit definition for SPDIFRX_IDR register */ 17162306a36Sopenharmony_ci#define SPDIFRX_IDR_ID_MASK GENMASK(31, 0) 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_ci/* Bit definition for SPDIFRX_SIDR register */ 17462306a36Sopenharmony_ci#define SPDIFRX_SIDR_SID_MASK GENMASK(31, 0) 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci#define SPDIFRX_IPIDR_NUMBER 0x00130041 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_ci#define SPDIFRX_IN1 0x1 17962306a36Sopenharmony_ci#define SPDIFRX_IN2 0x2 18062306a36Sopenharmony_ci#define SPDIFRX_IN3 0x3 18162306a36Sopenharmony_ci#define SPDIFRX_IN4 0x4 18262306a36Sopenharmony_ci#define SPDIFRX_IN5 0x5 18362306a36Sopenharmony_ci#define SPDIFRX_IN6 0x6 18462306a36Sopenharmony_ci#define SPDIFRX_IN7 0x7 18562306a36Sopenharmony_ci#define SPDIFRX_IN8 0x8 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci#define SPDIFRX_NBTR_NONE 0x0 18862306a36Sopenharmony_ci#define SPDIFRX_NBTR_3 0x1 18962306a36Sopenharmony_ci#define SPDIFRX_NBTR_15 0x2 19062306a36Sopenharmony_ci#define SPDIFRX_NBTR_63 0x3 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci#define SPDIFRX_DRFMT_RIGHT 0x0 19362306a36Sopenharmony_ci#define SPDIFRX_DRFMT_LEFT 0x1 19462306a36Sopenharmony_ci#define SPDIFRX_DRFMT_PACKED 0x2 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci/* 192 CS bits in S/PDIF frame. i.e 24 CS bytes */ 19762306a36Sopenharmony_ci#define SPDIFRX_CS_BYTES_NB 24 19862306a36Sopenharmony_ci#define SPDIFRX_UB_BYTES_NB 48 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci/* 20162306a36Sopenharmony_ci * CSR register is retrieved as a 32 bits word 20262306a36Sopenharmony_ci * It contains 1 channel status byte and 2 user data bytes 20362306a36Sopenharmony_ci * 2 S/PDIF frames are acquired to get all CS/UB bits 20462306a36Sopenharmony_ci */ 20562306a36Sopenharmony_ci#define SPDIFRX_CSR_BUF_LENGTH (SPDIFRX_CS_BYTES_NB * 4 * 2) 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci/** 20862306a36Sopenharmony_ci * struct stm32_spdifrx_data - private data of SPDIFRX 20962306a36Sopenharmony_ci * @pdev: device data pointer 21062306a36Sopenharmony_ci * @base: mmio register base virtual address 21162306a36Sopenharmony_ci * @regmap: SPDIFRX register map pointer 21262306a36Sopenharmony_ci * @regmap_conf: SPDIFRX register map configuration pointer 21362306a36Sopenharmony_ci * @cs_completion: channel status retrieving completion 21462306a36Sopenharmony_ci * @kclk: kernel clock feeding the SPDIFRX clock generator 21562306a36Sopenharmony_ci * @dma_params: dma configuration data for rx channel 21662306a36Sopenharmony_ci * @substream: PCM substream data pointer 21762306a36Sopenharmony_ci * @dmab: dma buffer info pointer 21862306a36Sopenharmony_ci * @ctrl_chan: dma channel for S/PDIF control bits 21962306a36Sopenharmony_ci * @desc:dma async transaction descriptor 22062306a36Sopenharmony_ci * @slave_config: dma slave channel runtime config pointer 22162306a36Sopenharmony_ci * @phys_addr: SPDIFRX registers physical base address 22262306a36Sopenharmony_ci * @lock: synchronization enabling lock 22362306a36Sopenharmony_ci * @irq_lock: prevent race condition with IRQ on stream state 22462306a36Sopenharmony_ci * @cs: channel status buffer 22562306a36Sopenharmony_ci * @ub: user data buffer 22662306a36Sopenharmony_ci * @irq: SPDIFRX interrupt line 22762306a36Sopenharmony_ci * @refcount: keep count of opened DMA channels 22862306a36Sopenharmony_ci */ 22962306a36Sopenharmony_cistruct stm32_spdifrx_data { 23062306a36Sopenharmony_ci struct platform_device *pdev; 23162306a36Sopenharmony_ci void __iomem *base; 23262306a36Sopenharmony_ci struct regmap *regmap; 23362306a36Sopenharmony_ci const struct regmap_config *regmap_conf; 23462306a36Sopenharmony_ci struct completion cs_completion; 23562306a36Sopenharmony_ci struct clk *kclk; 23662306a36Sopenharmony_ci struct snd_dmaengine_dai_dma_data dma_params; 23762306a36Sopenharmony_ci struct snd_pcm_substream *substream; 23862306a36Sopenharmony_ci struct snd_dma_buffer *dmab; 23962306a36Sopenharmony_ci struct dma_chan *ctrl_chan; 24062306a36Sopenharmony_ci struct dma_async_tx_descriptor *desc; 24162306a36Sopenharmony_ci struct dma_slave_config slave_config; 24262306a36Sopenharmony_ci dma_addr_t phys_addr; 24362306a36Sopenharmony_ci spinlock_t lock; /* Sync enabling lock */ 24462306a36Sopenharmony_ci spinlock_t irq_lock; /* Prevent race condition on stream state */ 24562306a36Sopenharmony_ci unsigned char cs[SPDIFRX_CS_BYTES_NB]; 24662306a36Sopenharmony_ci unsigned char ub[SPDIFRX_UB_BYTES_NB]; 24762306a36Sopenharmony_ci int irq; 24862306a36Sopenharmony_ci int refcount; 24962306a36Sopenharmony_ci}; 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_cistatic void stm32_spdifrx_dma_complete(void *data) 25262306a36Sopenharmony_ci{ 25362306a36Sopenharmony_ci struct stm32_spdifrx_data *spdifrx = (struct stm32_spdifrx_data *)data; 25462306a36Sopenharmony_ci struct platform_device *pdev = spdifrx->pdev; 25562306a36Sopenharmony_ci u32 *p_start = (u32 *)spdifrx->dmab->area; 25662306a36Sopenharmony_ci u32 *p_end = p_start + (2 * SPDIFRX_CS_BYTES_NB) - 1; 25762306a36Sopenharmony_ci u32 *ptr = p_start; 25862306a36Sopenharmony_ci u16 *ub_ptr = (short *)spdifrx->ub; 25962306a36Sopenharmony_ci int i = 0; 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_ci regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR, 26262306a36Sopenharmony_ci SPDIFRX_CR_CBDMAEN, 26362306a36Sopenharmony_ci (unsigned int)~SPDIFRX_CR_CBDMAEN); 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_ci if (!spdifrx->dmab->area) 26662306a36Sopenharmony_ci return; 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_ci while (ptr <= p_end) { 26962306a36Sopenharmony_ci if (*ptr & SPDIFRX_CSR_SOB) 27062306a36Sopenharmony_ci break; 27162306a36Sopenharmony_ci ptr++; 27262306a36Sopenharmony_ci } 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_ci if (ptr > p_end) { 27562306a36Sopenharmony_ci dev_err(&pdev->dev, "Start of S/PDIF block not found\n"); 27662306a36Sopenharmony_ci return; 27762306a36Sopenharmony_ci } 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_ci while (i < SPDIFRX_CS_BYTES_NB) { 28062306a36Sopenharmony_ci spdifrx->cs[i] = (unsigned char)SPDIFRX_CSR_CSGET(*ptr); 28162306a36Sopenharmony_ci *ub_ptr++ = SPDIFRX_CSR_USRGET(*ptr++); 28262306a36Sopenharmony_ci if (ptr > p_end) { 28362306a36Sopenharmony_ci dev_err(&pdev->dev, "Failed to get channel status\n"); 28462306a36Sopenharmony_ci return; 28562306a36Sopenharmony_ci } 28662306a36Sopenharmony_ci i++; 28762306a36Sopenharmony_ci } 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_ci complete(&spdifrx->cs_completion); 29062306a36Sopenharmony_ci} 29162306a36Sopenharmony_ci 29262306a36Sopenharmony_cistatic int stm32_spdifrx_dma_ctrl_start(struct stm32_spdifrx_data *spdifrx) 29362306a36Sopenharmony_ci{ 29462306a36Sopenharmony_ci dma_cookie_t cookie; 29562306a36Sopenharmony_ci int err; 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ci spdifrx->desc = dmaengine_prep_slave_single(spdifrx->ctrl_chan, 29862306a36Sopenharmony_ci spdifrx->dmab->addr, 29962306a36Sopenharmony_ci SPDIFRX_CSR_BUF_LENGTH, 30062306a36Sopenharmony_ci DMA_DEV_TO_MEM, 30162306a36Sopenharmony_ci DMA_CTRL_ACK); 30262306a36Sopenharmony_ci if (!spdifrx->desc) 30362306a36Sopenharmony_ci return -EINVAL; 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_ci spdifrx->desc->callback = stm32_spdifrx_dma_complete; 30662306a36Sopenharmony_ci spdifrx->desc->callback_param = spdifrx; 30762306a36Sopenharmony_ci cookie = dmaengine_submit(spdifrx->desc); 30862306a36Sopenharmony_ci err = dma_submit_error(cookie); 30962306a36Sopenharmony_ci if (err) 31062306a36Sopenharmony_ci return -EINVAL; 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_ci dma_async_issue_pending(spdifrx->ctrl_chan); 31362306a36Sopenharmony_ci 31462306a36Sopenharmony_ci return 0; 31562306a36Sopenharmony_ci} 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_cistatic void stm32_spdifrx_dma_ctrl_stop(struct stm32_spdifrx_data *spdifrx) 31862306a36Sopenharmony_ci{ 31962306a36Sopenharmony_ci dmaengine_terminate_async(spdifrx->ctrl_chan); 32062306a36Sopenharmony_ci} 32162306a36Sopenharmony_ci 32262306a36Sopenharmony_cistatic int stm32_spdifrx_start_sync(struct stm32_spdifrx_data *spdifrx) 32362306a36Sopenharmony_ci{ 32462306a36Sopenharmony_ci int cr, cr_mask, imr, ret; 32562306a36Sopenharmony_ci unsigned long flags; 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_ci /* Enable IRQs */ 32862306a36Sopenharmony_ci imr = SPDIFRX_IMR_IFEIE | SPDIFRX_IMR_SYNCDIE | SPDIFRX_IMR_PERRIE; 32962306a36Sopenharmony_ci ret = regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IMR, imr, imr); 33062306a36Sopenharmony_ci if (ret) 33162306a36Sopenharmony_ci return ret; 33262306a36Sopenharmony_ci 33362306a36Sopenharmony_ci spin_lock_irqsave(&spdifrx->lock, flags); 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ci spdifrx->refcount++; 33662306a36Sopenharmony_ci 33762306a36Sopenharmony_ci regmap_read(spdifrx->regmap, STM32_SPDIFRX_CR, &cr); 33862306a36Sopenharmony_ci 33962306a36Sopenharmony_ci if (!(cr & SPDIFRX_CR_SPDIFEN_MASK)) { 34062306a36Sopenharmony_ci /* 34162306a36Sopenharmony_ci * Start sync if SPDIFRX is still in idle state. 34262306a36Sopenharmony_ci * SPDIFRX reception enabled when sync done 34362306a36Sopenharmony_ci */ 34462306a36Sopenharmony_ci dev_dbg(&spdifrx->pdev->dev, "start synchronization\n"); 34562306a36Sopenharmony_ci 34662306a36Sopenharmony_ci /* 34762306a36Sopenharmony_ci * SPDIFRX configuration: 34862306a36Sopenharmony_ci * Wait for activity before starting sync process. This avoid 34962306a36Sopenharmony_ci * to issue sync errors when spdif signal is missing on input. 35062306a36Sopenharmony_ci * Preamble, CS, user, validity and parity error bits not copied 35162306a36Sopenharmony_ci * to DR register. 35262306a36Sopenharmony_ci */ 35362306a36Sopenharmony_ci cr = SPDIFRX_CR_WFA | SPDIFRX_CR_PMSK | SPDIFRX_CR_VMSK | 35462306a36Sopenharmony_ci SPDIFRX_CR_CUMSK | SPDIFRX_CR_PTMSK | SPDIFRX_CR_RXSTEO; 35562306a36Sopenharmony_ci cr_mask = cr; 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_ci cr |= SPDIFRX_CR_NBTRSET(SPDIFRX_NBTR_63); 35862306a36Sopenharmony_ci cr_mask |= SPDIFRX_CR_NBTR_MASK; 35962306a36Sopenharmony_ci cr |= SPDIFRX_CR_SPDIFENSET(SPDIFRX_SPDIFEN_SYNC); 36062306a36Sopenharmony_ci cr_mask |= SPDIFRX_CR_SPDIFEN_MASK; 36162306a36Sopenharmony_ci ret = regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR, 36262306a36Sopenharmony_ci cr_mask, cr); 36362306a36Sopenharmony_ci if (ret < 0) 36462306a36Sopenharmony_ci dev_err(&spdifrx->pdev->dev, 36562306a36Sopenharmony_ci "Failed to start synchronization\n"); 36662306a36Sopenharmony_ci } 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_ci spin_unlock_irqrestore(&spdifrx->lock, flags); 36962306a36Sopenharmony_ci 37062306a36Sopenharmony_ci return ret; 37162306a36Sopenharmony_ci} 37262306a36Sopenharmony_ci 37362306a36Sopenharmony_cistatic void stm32_spdifrx_stop(struct stm32_spdifrx_data *spdifrx) 37462306a36Sopenharmony_ci{ 37562306a36Sopenharmony_ci int cr, cr_mask, reg; 37662306a36Sopenharmony_ci unsigned long flags; 37762306a36Sopenharmony_ci 37862306a36Sopenharmony_ci spin_lock_irqsave(&spdifrx->lock, flags); 37962306a36Sopenharmony_ci 38062306a36Sopenharmony_ci if (--spdifrx->refcount) { 38162306a36Sopenharmony_ci spin_unlock_irqrestore(&spdifrx->lock, flags); 38262306a36Sopenharmony_ci return; 38362306a36Sopenharmony_ci } 38462306a36Sopenharmony_ci 38562306a36Sopenharmony_ci cr = SPDIFRX_CR_SPDIFENSET(SPDIFRX_SPDIFEN_DISABLE); 38662306a36Sopenharmony_ci cr_mask = SPDIFRX_CR_SPDIFEN_MASK | SPDIFRX_CR_RXDMAEN; 38762306a36Sopenharmony_ci 38862306a36Sopenharmony_ci regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR, cr_mask, cr); 38962306a36Sopenharmony_ci 39062306a36Sopenharmony_ci regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IMR, 39162306a36Sopenharmony_ci SPDIFRX_XIMR_MASK, 0); 39262306a36Sopenharmony_ci 39362306a36Sopenharmony_ci regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IFCR, 39462306a36Sopenharmony_ci SPDIFRX_XIFCR_MASK, SPDIFRX_XIFCR_MASK); 39562306a36Sopenharmony_ci 39662306a36Sopenharmony_ci /* dummy read to clear CSRNE and RXNE in status register */ 39762306a36Sopenharmony_ci regmap_read(spdifrx->regmap, STM32_SPDIFRX_DR, ®); 39862306a36Sopenharmony_ci regmap_read(spdifrx->regmap, STM32_SPDIFRX_CSR, ®); 39962306a36Sopenharmony_ci 40062306a36Sopenharmony_ci spin_unlock_irqrestore(&spdifrx->lock, flags); 40162306a36Sopenharmony_ci} 40262306a36Sopenharmony_ci 40362306a36Sopenharmony_cistatic int stm32_spdifrx_dma_ctrl_register(struct device *dev, 40462306a36Sopenharmony_ci struct stm32_spdifrx_data *spdifrx) 40562306a36Sopenharmony_ci{ 40662306a36Sopenharmony_ci int ret; 40762306a36Sopenharmony_ci 40862306a36Sopenharmony_ci spdifrx->ctrl_chan = dma_request_chan(dev, "rx-ctrl"); 40962306a36Sopenharmony_ci if (IS_ERR(spdifrx->ctrl_chan)) 41062306a36Sopenharmony_ci return dev_err_probe(dev, PTR_ERR(spdifrx->ctrl_chan), 41162306a36Sopenharmony_ci "dma_request_slave_channel error\n"); 41262306a36Sopenharmony_ci 41362306a36Sopenharmony_ci spdifrx->dmab = devm_kzalloc(dev, sizeof(struct snd_dma_buffer), 41462306a36Sopenharmony_ci GFP_KERNEL); 41562306a36Sopenharmony_ci if (!spdifrx->dmab) 41662306a36Sopenharmony_ci return -ENOMEM; 41762306a36Sopenharmony_ci 41862306a36Sopenharmony_ci spdifrx->dmab->dev.type = SNDRV_DMA_TYPE_DEV_IRAM; 41962306a36Sopenharmony_ci spdifrx->dmab->dev.dev = dev; 42062306a36Sopenharmony_ci ret = snd_dma_alloc_pages(spdifrx->dmab->dev.type, dev, 42162306a36Sopenharmony_ci SPDIFRX_CSR_BUF_LENGTH, spdifrx->dmab); 42262306a36Sopenharmony_ci if (ret < 0) { 42362306a36Sopenharmony_ci dev_err(dev, "snd_dma_alloc_pages returned error %d\n", ret); 42462306a36Sopenharmony_ci return ret; 42562306a36Sopenharmony_ci } 42662306a36Sopenharmony_ci 42762306a36Sopenharmony_ci spdifrx->slave_config.direction = DMA_DEV_TO_MEM; 42862306a36Sopenharmony_ci spdifrx->slave_config.src_addr = (dma_addr_t)(spdifrx->phys_addr + 42962306a36Sopenharmony_ci STM32_SPDIFRX_CSR); 43062306a36Sopenharmony_ci spdifrx->slave_config.dst_addr = spdifrx->dmab->addr; 43162306a36Sopenharmony_ci spdifrx->slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES; 43262306a36Sopenharmony_ci spdifrx->slave_config.src_maxburst = 1; 43362306a36Sopenharmony_ci 43462306a36Sopenharmony_ci ret = dmaengine_slave_config(spdifrx->ctrl_chan, 43562306a36Sopenharmony_ci &spdifrx->slave_config); 43662306a36Sopenharmony_ci if (ret < 0) { 43762306a36Sopenharmony_ci dev_err(dev, "dmaengine_slave_config returned error %d\n", ret); 43862306a36Sopenharmony_ci spdifrx->ctrl_chan = NULL; 43962306a36Sopenharmony_ci } 44062306a36Sopenharmony_ci 44162306a36Sopenharmony_ci return ret; 44262306a36Sopenharmony_ci}; 44362306a36Sopenharmony_ci 44462306a36Sopenharmony_cistatic const char * const spdifrx_enum_input[] = { 44562306a36Sopenharmony_ci "in0", "in1", "in2", "in3" 44662306a36Sopenharmony_ci}; 44762306a36Sopenharmony_ci 44862306a36Sopenharmony_ci/* By default CS bits are retrieved from channel A */ 44962306a36Sopenharmony_cistatic const char * const spdifrx_enum_cs_channel[] = { 45062306a36Sopenharmony_ci "A", "B" 45162306a36Sopenharmony_ci}; 45262306a36Sopenharmony_ci 45362306a36Sopenharmony_cistatic SOC_ENUM_SINGLE_DECL(ctrl_enum_input, 45462306a36Sopenharmony_ci STM32_SPDIFRX_CR, SPDIFRX_CR_INSEL_SHIFT, 45562306a36Sopenharmony_ci spdifrx_enum_input); 45662306a36Sopenharmony_ci 45762306a36Sopenharmony_cistatic SOC_ENUM_SINGLE_DECL(ctrl_enum_cs_channel, 45862306a36Sopenharmony_ci STM32_SPDIFRX_CR, SPDIFRX_CR_CHSEL_SHIFT, 45962306a36Sopenharmony_ci spdifrx_enum_cs_channel); 46062306a36Sopenharmony_ci 46162306a36Sopenharmony_cistatic int stm32_spdifrx_info(struct snd_kcontrol *kcontrol, 46262306a36Sopenharmony_ci struct snd_ctl_elem_info *uinfo) 46362306a36Sopenharmony_ci{ 46462306a36Sopenharmony_ci uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958; 46562306a36Sopenharmony_ci uinfo->count = 1; 46662306a36Sopenharmony_ci 46762306a36Sopenharmony_ci return 0; 46862306a36Sopenharmony_ci} 46962306a36Sopenharmony_ci 47062306a36Sopenharmony_cistatic int stm32_spdifrx_ub_info(struct snd_kcontrol *kcontrol, 47162306a36Sopenharmony_ci struct snd_ctl_elem_info *uinfo) 47262306a36Sopenharmony_ci{ 47362306a36Sopenharmony_ci uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958; 47462306a36Sopenharmony_ci uinfo->count = 1; 47562306a36Sopenharmony_ci 47662306a36Sopenharmony_ci return 0; 47762306a36Sopenharmony_ci} 47862306a36Sopenharmony_ci 47962306a36Sopenharmony_cistatic int stm32_spdifrx_get_ctrl_data(struct stm32_spdifrx_data *spdifrx) 48062306a36Sopenharmony_ci{ 48162306a36Sopenharmony_ci int ret = 0; 48262306a36Sopenharmony_ci 48362306a36Sopenharmony_ci memset(spdifrx->cs, 0, SPDIFRX_CS_BYTES_NB); 48462306a36Sopenharmony_ci memset(spdifrx->ub, 0, SPDIFRX_UB_BYTES_NB); 48562306a36Sopenharmony_ci 48662306a36Sopenharmony_ci ret = stm32_spdifrx_dma_ctrl_start(spdifrx); 48762306a36Sopenharmony_ci if (ret < 0) 48862306a36Sopenharmony_ci return ret; 48962306a36Sopenharmony_ci 49062306a36Sopenharmony_ci ret = clk_prepare_enable(spdifrx->kclk); 49162306a36Sopenharmony_ci if (ret) { 49262306a36Sopenharmony_ci dev_err(&spdifrx->pdev->dev, "Enable kclk failed: %d\n", ret); 49362306a36Sopenharmony_ci return ret; 49462306a36Sopenharmony_ci } 49562306a36Sopenharmony_ci 49662306a36Sopenharmony_ci ret = regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR, 49762306a36Sopenharmony_ci SPDIFRX_CR_CBDMAEN, SPDIFRX_CR_CBDMAEN); 49862306a36Sopenharmony_ci if (ret < 0) 49962306a36Sopenharmony_ci goto end; 50062306a36Sopenharmony_ci 50162306a36Sopenharmony_ci ret = stm32_spdifrx_start_sync(spdifrx); 50262306a36Sopenharmony_ci if (ret < 0) 50362306a36Sopenharmony_ci goto end; 50462306a36Sopenharmony_ci 50562306a36Sopenharmony_ci if (wait_for_completion_interruptible_timeout(&spdifrx->cs_completion, 50662306a36Sopenharmony_ci msecs_to_jiffies(100)) 50762306a36Sopenharmony_ci <= 0) { 50862306a36Sopenharmony_ci dev_dbg(&spdifrx->pdev->dev, "Failed to get control data\n"); 50962306a36Sopenharmony_ci ret = -EAGAIN; 51062306a36Sopenharmony_ci } 51162306a36Sopenharmony_ci 51262306a36Sopenharmony_ci stm32_spdifrx_stop(spdifrx); 51362306a36Sopenharmony_ci stm32_spdifrx_dma_ctrl_stop(spdifrx); 51462306a36Sopenharmony_ci 51562306a36Sopenharmony_ciend: 51662306a36Sopenharmony_ci clk_disable_unprepare(spdifrx->kclk); 51762306a36Sopenharmony_ci 51862306a36Sopenharmony_ci return ret; 51962306a36Sopenharmony_ci} 52062306a36Sopenharmony_ci 52162306a36Sopenharmony_cistatic int stm32_spdifrx_capture_get(struct snd_kcontrol *kcontrol, 52262306a36Sopenharmony_ci struct snd_ctl_elem_value *ucontrol) 52362306a36Sopenharmony_ci{ 52462306a36Sopenharmony_ci struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol); 52562306a36Sopenharmony_ci struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai); 52662306a36Sopenharmony_ci 52762306a36Sopenharmony_ci stm32_spdifrx_get_ctrl_data(spdifrx); 52862306a36Sopenharmony_ci 52962306a36Sopenharmony_ci ucontrol->value.iec958.status[0] = spdifrx->cs[0]; 53062306a36Sopenharmony_ci ucontrol->value.iec958.status[1] = spdifrx->cs[1]; 53162306a36Sopenharmony_ci ucontrol->value.iec958.status[2] = spdifrx->cs[2]; 53262306a36Sopenharmony_ci ucontrol->value.iec958.status[3] = spdifrx->cs[3]; 53362306a36Sopenharmony_ci ucontrol->value.iec958.status[4] = spdifrx->cs[4]; 53462306a36Sopenharmony_ci 53562306a36Sopenharmony_ci return 0; 53662306a36Sopenharmony_ci} 53762306a36Sopenharmony_ci 53862306a36Sopenharmony_cistatic int stm32_spdif_user_bits_get(struct snd_kcontrol *kcontrol, 53962306a36Sopenharmony_ci struct snd_ctl_elem_value *ucontrol) 54062306a36Sopenharmony_ci{ 54162306a36Sopenharmony_ci struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol); 54262306a36Sopenharmony_ci struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai); 54362306a36Sopenharmony_ci 54462306a36Sopenharmony_ci stm32_spdifrx_get_ctrl_data(spdifrx); 54562306a36Sopenharmony_ci 54662306a36Sopenharmony_ci ucontrol->value.iec958.status[0] = spdifrx->ub[0]; 54762306a36Sopenharmony_ci ucontrol->value.iec958.status[1] = spdifrx->ub[1]; 54862306a36Sopenharmony_ci ucontrol->value.iec958.status[2] = spdifrx->ub[2]; 54962306a36Sopenharmony_ci ucontrol->value.iec958.status[3] = spdifrx->ub[3]; 55062306a36Sopenharmony_ci ucontrol->value.iec958.status[4] = spdifrx->ub[4]; 55162306a36Sopenharmony_ci 55262306a36Sopenharmony_ci return 0; 55362306a36Sopenharmony_ci} 55462306a36Sopenharmony_ci 55562306a36Sopenharmony_cistatic struct snd_kcontrol_new stm32_spdifrx_iec_ctrls[] = { 55662306a36Sopenharmony_ci /* Channel status control */ 55762306a36Sopenharmony_ci { 55862306a36Sopenharmony_ci .iface = SNDRV_CTL_ELEM_IFACE_PCM, 55962306a36Sopenharmony_ci .name = SNDRV_CTL_NAME_IEC958("", CAPTURE, DEFAULT), 56062306a36Sopenharmony_ci .access = SNDRV_CTL_ELEM_ACCESS_READ | 56162306a36Sopenharmony_ci SNDRV_CTL_ELEM_ACCESS_VOLATILE, 56262306a36Sopenharmony_ci .info = stm32_spdifrx_info, 56362306a36Sopenharmony_ci .get = stm32_spdifrx_capture_get, 56462306a36Sopenharmony_ci }, 56562306a36Sopenharmony_ci /* User bits control */ 56662306a36Sopenharmony_ci { 56762306a36Sopenharmony_ci .iface = SNDRV_CTL_ELEM_IFACE_PCM, 56862306a36Sopenharmony_ci .name = "IEC958 User Bit Capture Default", 56962306a36Sopenharmony_ci .access = SNDRV_CTL_ELEM_ACCESS_READ | 57062306a36Sopenharmony_ci SNDRV_CTL_ELEM_ACCESS_VOLATILE, 57162306a36Sopenharmony_ci .info = stm32_spdifrx_ub_info, 57262306a36Sopenharmony_ci .get = stm32_spdif_user_bits_get, 57362306a36Sopenharmony_ci }, 57462306a36Sopenharmony_ci}; 57562306a36Sopenharmony_ci 57662306a36Sopenharmony_cistatic struct snd_kcontrol_new stm32_spdifrx_ctrls[] = { 57762306a36Sopenharmony_ci SOC_ENUM("SPDIFRX input", ctrl_enum_input), 57862306a36Sopenharmony_ci SOC_ENUM("SPDIFRX CS channel", ctrl_enum_cs_channel), 57962306a36Sopenharmony_ci}; 58062306a36Sopenharmony_ci 58162306a36Sopenharmony_cistatic int stm32_spdifrx_dai_register_ctrls(struct snd_soc_dai *cpu_dai) 58262306a36Sopenharmony_ci{ 58362306a36Sopenharmony_ci int ret; 58462306a36Sopenharmony_ci 58562306a36Sopenharmony_ci ret = snd_soc_add_dai_controls(cpu_dai, stm32_spdifrx_iec_ctrls, 58662306a36Sopenharmony_ci ARRAY_SIZE(stm32_spdifrx_iec_ctrls)); 58762306a36Sopenharmony_ci if (ret < 0) 58862306a36Sopenharmony_ci return ret; 58962306a36Sopenharmony_ci 59062306a36Sopenharmony_ci return snd_soc_add_component_controls(cpu_dai->component, 59162306a36Sopenharmony_ci stm32_spdifrx_ctrls, 59262306a36Sopenharmony_ci ARRAY_SIZE(stm32_spdifrx_ctrls)); 59362306a36Sopenharmony_ci} 59462306a36Sopenharmony_ci 59562306a36Sopenharmony_cistatic int stm32_spdifrx_dai_probe(struct snd_soc_dai *cpu_dai) 59662306a36Sopenharmony_ci{ 59762306a36Sopenharmony_ci struct stm32_spdifrx_data *spdifrx = dev_get_drvdata(cpu_dai->dev); 59862306a36Sopenharmony_ci 59962306a36Sopenharmony_ci spdifrx->dma_params.addr = (dma_addr_t)(spdifrx->phys_addr + 60062306a36Sopenharmony_ci STM32_SPDIFRX_DR); 60162306a36Sopenharmony_ci spdifrx->dma_params.maxburst = 1; 60262306a36Sopenharmony_ci 60362306a36Sopenharmony_ci snd_soc_dai_init_dma_data(cpu_dai, NULL, &spdifrx->dma_params); 60462306a36Sopenharmony_ci 60562306a36Sopenharmony_ci return stm32_spdifrx_dai_register_ctrls(cpu_dai); 60662306a36Sopenharmony_ci} 60762306a36Sopenharmony_ci 60862306a36Sopenharmony_cistatic bool stm32_spdifrx_readable_reg(struct device *dev, unsigned int reg) 60962306a36Sopenharmony_ci{ 61062306a36Sopenharmony_ci switch (reg) { 61162306a36Sopenharmony_ci case STM32_SPDIFRX_CR: 61262306a36Sopenharmony_ci case STM32_SPDIFRX_IMR: 61362306a36Sopenharmony_ci case STM32_SPDIFRX_SR: 61462306a36Sopenharmony_ci case STM32_SPDIFRX_IFCR: 61562306a36Sopenharmony_ci case STM32_SPDIFRX_DR: 61662306a36Sopenharmony_ci case STM32_SPDIFRX_CSR: 61762306a36Sopenharmony_ci case STM32_SPDIFRX_DIR: 61862306a36Sopenharmony_ci case STM32_SPDIFRX_VERR: 61962306a36Sopenharmony_ci case STM32_SPDIFRX_IDR: 62062306a36Sopenharmony_ci case STM32_SPDIFRX_SIDR: 62162306a36Sopenharmony_ci return true; 62262306a36Sopenharmony_ci default: 62362306a36Sopenharmony_ci return false; 62462306a36Sopenharmony_ci } 62562306a36Sopenharmony_ci} 62662306a36Sopenharmony_ci 62762306a36Sopenharmony_cistatic bool stm32_spdifrx_volatile_reg(struct device *dev, unsigned int reg) 62862306a36Sopenharmony_ci{ 62962306a36Sopenharmony_ci switch (reg) { 63062306a36Sopenharmony_ci case STM32_SPDIFRX_DR: 63162306a36Sopenharmony_ci case STM32_SPDIFRX_CSR: 63262306a36Sopenharmony_ci case STM32_SPDIFRX_SR: 63362306a36Sopenharmony_ci case STM32_SPDIFRX_DIR: 63462306a36Sopenharmony_ci return true; 63562306a36Sopenharmony_ci default: 63662306a36Sopenharmony_ci return false; 63762306a36Sopenharmony_ci } 63862306a36Sopenharmony_ci} 63962306a36Sopenharmony_ci 64062306a36Sopenharmony_cistatic bool stm32_spdifrx_writeable_reg(struct device *dev, unsigned int reg) 64162306a36Sopenharmony_ci{ 64262306a36Sopenharmony_ci switch (reg) { 64362306a36Sopenharmony_ci case STM32_SPDIFRX_CR: 64462306a36Sopenharmony_ci case STM32_SPDIFRX_IMR: 64562306a36Sopenharmony_ci case STM32_SPDIFRX_IFCR: 64662306a36Sopenharmony_ci return true; 64762306a36Sopenharmony_ci default: 64862306a36Sopenharmony_ci return false; 64962306a36Sopenharmony_ci } 65062306a36Sopenharmony_ci} 65162306a36Sopenharmony_ci 65262306a36Sopenharmony_cistatic const struct regmap_config stm32_h7_spdifrx_regmap_conf = { 65362306a36Sopenharmony_ci .reg_bits = 32, 65462306a36Sopenharmony_ci .reg_stride = 4, 65562306a36Sopenharmony_ci .val_bits = 32, 65662306a36Sopenharmony_ci .max_register = STM32_SPDIFRX_SIDR, 65762306a36Sopenharmony_ci .readable_reg = stm32_spdifrx_readable_reg, 65862306a36Sopenharmony_ci .volatile_reg = stm32_spdifrx_volatile_reg, 65962306a36Sopenharmony_ci .writeable_reg = stm32_spdifrx_writeable_reg, 66062306a36Sopenharmony_ci .num_reg_defaults_raw = STM32_SPDIFRX_SIDR / sizeof(u32) + 1, 66162306a36Sopenharmony_ci .fast_io = true, 66262306a36Sopenharmony_ci .cache_type = REGCACHE_FLAT, 66362306a36Sopenharmony_ci}; 66462306a36Sopenharmony_ci 66562306a36Sopenharmony_cistatic irqreturn_t stm32_spdifrx_isr(int irq, void *devid) 66662306a36Sopenharmony_ci{ 66762306a36Sopenharmony_ci struct stm32_spdifrx_data *spdifrx = (struct stm32_spdifrx_data *)devid; 66862306a36Sopenharmony_ci struct platform_device *pdev = spdifrx->pdev; 66962306a36Sopenharmony_ci unsigned int cr, mask, sr, imr; 67062306a36Sopenharmony_ci unsigned int flags, sync_state; 67162306a36Sopenharmony_ci int err = 0, err_xrun = 0; 67262306a36Sopenharmony_ci 67362306a36Sopenharmony_ci regmap_read(spdifrx->regmap, STM32_SPDIFRX_SR, &sr); 67462306a36Sopenharmony_ci regmap_read(spdifrx->regmap, STM32_SPDIFRX_IMR, &imr); 67562306a36Sopenharmony_ci 67662306a36Sopenharmony_ci mask = imr & SPDIFRX_XIMR_MASK; 67762306a36Sopenharmony_ci /* SERR, TERR, FERR IRQs are generated if IFEIE is set */ 67862306a36Sopenharmony_ci if (mask & SPDIFRX_IMR_IFEIE) 67962306a36Sopenharmony_ci mask |= (SPDIFRX_IMR_IFEIE << 1) | (SPDIFRX_IMR_IFEIE << 2); 68062306a36Sopenharmony_ci 68162306a36Sopenharmony_ci flags = sr & mask; 68262306a36Sopenharmony_ci if (!flags) { 68362306a36Sopenharmony_ci dev_err(&pdev->dev, "Unexpected IRQ. rflags=%#x, imr=%#x\n", 68462306a36Sopenharmony_ci sr, imr); 68562306a36Sopenharmony_ci return IRQ_NONE; 68662306a36Sopenharmony_ci } 68762306a36Sopenharmony_ci 68862306a36Sopenharmony_ci /* Clear IRQs */ 68962306a36Sopenharmony_ci regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IFCR, 69062306a36Sopenharmony_ci SPDIFRX_XIFCR_MASK, flags); 69162306a36Sopenharmony_ci 69262306a36Sopenharmony_ci if (flags & SPDIFRX_SR_PERR) { 69362306a36Sopenharmony_ci dev_dbg(&pdev->dev, "Parity error\n"); 69462306a36Sopenharmony_ci err_xrun = 1; 69562306a36Sopenharmony_ci } 69662306a36Sopenharmony_ci 69762306a36Sopenharmony_ci if (flags & SPDIFRX_SR_OVR) { 69862306a36Sopenharmony_ci dev_dbg(&pdev->dev, "Overrun error\n"); 69962306a36Sopenharmony_ci err_xrun = 1; 70062306a36Sopenharmony_ci } 70162306a36Sopenharmony_ci 70262306a36Sopenharmony_ci if (flags & SPDIFRX_SR_SBD) 70362306a36Sopenharmony_ci dev_dbg(&pdev->dev, "Synchronization block detected\n"); 70462306a36Sopenharmony_ci 70562306a36Sopenharmony_ci if (flags & SPDIFRX_SR_SYNCD) { 70662306a36Sopenharmony_ci dev_dbg(&pdev->dev, "Synchronization done\n"); 70762306a36Sopenharmony_ci 70862306a36Sopenharmony_ci /* Enable spdifrx */ 70962306a36Sopenharmony_ci cr = SPDIFRX_CR_SPDIFENSET(SPDIFRX_SPDIFEN_ENABLE); 71062306a36Sopenharmony_ci regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR, 71162306a36Sopenharmony_ci SPDIFRX_CR_SPDIFEN_MASK, cr); 71262306a36Sopenharmony_ci } 71362306a36Sopenharmony_ci 71462306a36Sopenharmony_ci if (flags & SPDIFRX_SR_FERR) { 71562306a36Sopenharmony_ci dev_dbg(&pdev->dev, "Frame error\n"); 71662306a36Sopenharmony_ci err = 1; 71762306a36Sopenharmony_ci } 71862306a36Sopenharmony_ci 71962306a36Sopenharmony_ci if (flags & SPDIFRX_SR_SERR) { 72062306a36Sopenharmony_ci dev_dbg(&pdev->dev, "Synchronization error\n"); 72162306a36Sopenharmony_ci err = 1; 72262306a36Sopenharmony_ci } 72362306a36Sopenharmony_ci 72462306a36Sopenharmony_ci if (flags & SPDIFRX_SR_TERR) { 72562306a36Sopenharmony_ci dev_dbg(&pdev->dev, "Timeout error\n"); 72662306a36Sopenharmony_ci err = 1; 72762306a36Sopenharmony_ci } 72862306a36Sopenharmony_ci 72962306a36Sopenharmony_ci if (err) { 73062306a36Sopenharmony_ci regmap_read(spdifrx->regmap, STM32_SPDIFRX_CR, &cr); 73162306a36Sopenharmony_ci sync_state = FIELD_GET(SPDIFRX_CR_SPDIFEN_MASK, cr) && 73262306a36Sopenharmony_ci SPDIFRX_SPDIFEN_SYNC; 73362306a36Sopenharmony_ci 73462306a36Sopenharmony_ci /* SPDIFRX is in STATE_STOP. Disable SPDIFRX to clear errors */ 73562306a36Sopenharmony_ci cr = SPDIFRX_CR_SPDIFENSET(SPDIFRX_SPDIFEN_DISABLE); 73662306a36Sopenharmony_ci regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR, 73762306a36Sopenharmony_ci SPDIFRX_CR_SPDIFEN_MASK, cr); 73862306a36Sopenharmony_ci 73962306a36Sopenharmony_ci /* If SPDIFRX was in STATE_SYNC, retry synchro */ 74062306a36Sopenharmony_ci if (sync_state) { 74162306a36Sopenharmony_ci cr = SPDIFRX_CR_SPDIFENSET(SPDIFRX_SPDIFEN_SYNC); 74262306a36Sopenharmony_ci regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR, 74362306a36Sopenharmony_ci SPDIFRX_CR_SPDIFEN_MASK, cr); 74462306a36Sopenharmony_ci return IRQ_HANDLED; 74562306a36Sopenharmony_ci } 74662306a36Sopenharmony_ci 74762306a36Sopenharmony_ci spin_lock(&spdifrx->irq_lock); 74862306a36Sopenharmony_ci if (spdifrx->substream) 74962306a36Sopenharmony_ci snd_pcm_stop(spdifrx->substream, 75062306a36Sopenharmony_ci SNDRV_PCM_STATE_DISCONNECTED); 75162306a36Sopenharmony_ci spin_unlock(&spdifrx->irq_lock); 75262306a36Sopenharmony_ci 75362306a36Sopenharmony_ci return IRQ_HANDLED; 75462306a36Sopenharmony_ci } 75562306a36Sopenharmony_ci 75662306a36Sopenharmony_ci spin_lock(&spdifrx->irq_lock); 75762306a36Sopenharmony_ci if (err_xrun && spdifrx->substream) 75862306a36Sopenharmony_ci snd_pcm_stop_xrun(spdifrx->substream); 75962306a36Sopenharmony_ci spin_unlock(&spdifrx->irq_lock); 76062306a36Sopenharmony_ci 76162306a36Sopenharmony_ci return IRQ_HANDLED; 76262306a36Sopenharmony_ci} 76362306a36Sopenharmony_ci 76462306a36Sopenharmony_cistatic int stm32_spdifrx_startup(struct snd_pcm_substream *substream, 76562306a36Sopenharmony_ci struct snd_soc_dai *cpu_dai) 76662306a36Sopenharmony_ci{ 76762306a36Sopenharmony_ci struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai); 76862306a36Sopenharmony_ci unsigned long flags; 76962306a36Sopenharmony_ci int ret; 77062306a36Sopenharmony_ci 77162306a36Sopenharmony_ci spin_lock_irqsave(&spdifrx->irq_lock, flags); 77262306a36Sopenharmony_ci spdifrx->substream = substream; 77362306a36Sopenharmony_ci spin_unlock_irqrestore(&spdifrx->irq_lock, flags); 77462306a36Sopenharmony_ci 77562306a36Sopenharmony_ci ret = clk_prepare_enable(spdifrx->kclk); 77662306a36Sopenharmony_ci if (ret) 77762306a36Sopenharmony_ci dev_err(&spdifrx->pdev->dev, "Enable kclk failed: %d\n", ret); 77862306a36Sopenharmony_ci 77962306a36Sopenharmony_ci return ret; 78062306a36Sopenharmony_ci} 78162306a36Sopenharmony_ci 78262306a36Sopenharmony_cistatic int stm32_spdifrx_hw_params(struct snd_pcm_substream *substream, 78362306a36Sopenharmony_ci struct snd_pcm_hw_params *params, 78462306a36Sopenharmony_ci struct snd_soc_dai *cpu_dai) 78562306a36Sopenharmony_ci{ 78662306a36Sopenharmony_ci struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai); 78762306a36Sopenharmony_ci int data_size = params_width(params); 78862306a36Sopenharmony_ci int fmt; 78962306a36Sopenharmony_ci 79062306a36Sopenharmony_ci switch (data_size) { 79162306a36Sopenharmony_ci case 16: 79262306a36Sopenharmony_ci fmt = SPDIFRX_DRFMT_PACKED; 79362306a36Sopenharmony_ci break; 79462306a36Sopenharmony_ci case 32: 79562306a36Sopenharmony_ci fmt = SPDIFRX_DRFMT_LEFT; 79662306a36Sopenharmony_ci break; 79762306a36Sopenharmony_ci default: 79862306a36Sopenharmony_ci dev_err(&spdifrx->pdev->dev, "Unexpected data format\n"); 79962306a36Sopenharmony_ci return -EINVAL; 80062306a36Sopenharmony_ci } 80162306a36Sopenharmony_ci 80262306a36Sopenharmony_ci /* 80362306a36Sopenharmony_ci * Set buswidth to 4 bytes for all data formats. 80462306a36Sopenharmony_ci * Packed format: transfer 2 x 2 bytes samples 80562306a36Sopenharmony_ci * Left format: transfer 1 x 3 bytes samples + 1 dummy byte 80662306a36Sopenharmony_ci */ 80762306a36Sopenharmony_ci spdifrx->dma_params.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES; 80862306a36Sopenharmony_ci snd_soc_dai_init_dma_data(cpu_dai, NULL, &spdifrx->dma_params); 80962306a36Sopenharmony_ci 81062306a36Sopenharmony_ci return regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR, 81162306a36Sopenharmony_ci SPDIFRX_CR_DRFMT_MASK, 81262306a36Sopenharmony_ci SPDIFRX_CR_DRFMTSET(fmt)); 81362306a36Sopenharmony_ci} 81462306a36Sopenharmony_ci 81562306a36Sopenharmony_cistatic int stm32_spdifrx_trigger(struct snd_pcm_substream *substream, int cmd, 81662306a36Sopenharmony_ci struct snd_soc_dai *cpu_dai) 81762306a36Sopenharmony_ci{ 81862306a36Sopenharmony_ci struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai); 81962306a36Sopenharmony_ci int ret = 0; 82062306a36Sopenharmony_ci 82162306a36Sopenharmony_ci switch (cmd) { 82262306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_START: 82362306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_RESUME: 82462306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_PAUSE_RELEASE: 82562306a36Sopenharmony_ci regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IMR, 82662306a36Sopenharmony_ci SPDIFRX_IMR_OVRIE, SPDIFRX_IMR_OVRIE); 82762306a36Sopenharmony_ci 82862306a36Sopenharmony_ci regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR, 82962306a36Sopenharmony_ci SPDIFRX_CR_RXDMAEN, SPDIFRX_CR_RXDMAEN); 83062306a36Sopenharmony_ci 83162306a36Sopenharmony_ci ret = stm32_spdifrx_start_sync(spdifrx); 83262306a36Sopenharmony_ci break; 83362306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_SUSPEND: 83462306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_PAUSE_PUSH: 83562306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_STOP: 83662306a36Sopenharmony_ci stm32_spdifrx_stop(spdifrx); 83762306a36Sopenharmony_ci break; 83862306a36Sopenharmony_ci default: 83962306a36Sopenharmony_ci return -EINVAL; 84062306a36Sopenharmony_ci } 84162306a36Sopenharmony_ci 84262306a36Sopenharmony_ci return ret; 84362306a36Sopenharmony_ci} 84462306a36Sopenharmony_ci 84562306a36Sopenharmony_cistatic void stm32_spdifrx_shutdown(struct snd_pcm_substream *substream, 84662306a36Sopenharmony_ci struct snd_soc_dai *cpu_dai) 84762306a36Sopenharmony_ci{ 84862306a36Sopenharmony_ci struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai); 84962306a36Sopenharmony_ci unsigned long flags; 85062306a36Sopenharmony_ci 85162306a36Sopenharmony_ci spin_lock_irqsave(&spdifrx->irq_lock, flags); 85262306a36Sopenharmony_ci spdifrx->substream = NULL; 85362306a36Sopenharmony_ci spin_unlock_irqrestore(&spdifrx->irq_lock, flags); 85462306a36Sopenharmony_ci 85562306a36Sopenharmony_ci clk_disable_unprepare(spdifrx->kclk); 85662306a36Sopenharmony_ci} 85762306a36Sopenharmony_ci 85862306a36Sopenharmony_cistatic const struct snd_soc_dai_ops stm32_spdifrx_pcm_dai_ops = { 85962306a36Sopenharmony_ci .probe = stm32_spdifrx_dai_probe, 86062306a36Sopenharmony_ci .startup = stm32_spdifrx_startup, 86162306a36Sopenharmony_ci .hw_params = stm32_spdifrx_hw_params, 86262306a36Sopenharmony_ci .trigger = stm32_spdifrx_trigger, 86362306a36Sopenharmony_ci .shutdown = stm32_spdifrx_shutdown, 86462306a36Sopenharmony_ci}; 86562306a36Sopenharmony_ci 86662306a36Sopenharmony_cistatic struct snd_soc_dai_driver stm32_spdifrx_dai[] = { 86762306a36Sopenharmony_ci { 86862306a36Sopenharmony_ci .capture = { 86962306a36Sopenharmony_ci .stream_name = "CPU-Capture", 87062306a36Sopenharmony_ci .channels_min = 1, 87162306a36Sopenharmony_ci .channels_max = 2, 87262306a36Sopenharmony_ci .rates = SNDRV_PCM_RATE_8000_192000, 87362306a36Sopenharmony_ci .formats = SNDRV_PCM_FMTBIT_S32_LE | 87462306a36Sopenharmony_ci SNDRV_PCM_FMTBIT_S16_LE, 87562306a36Sopenharmony_ci }, 87662306a36Sopenharmony_ci .ops = &stm32_spdifrx_pcm_dai_ops, 87762306a36Sopenharmony_ci } 87862306a36Sopenharmony_ci}; 87962306a36Sopenharmony_ci 88062306a36Sopenharmony_cistatic const struct snd_pcm_hardware stm32_spdifrx_pcm_hw = { 88162306a36Sopenharmony_ci .info = SNDRV_PCM_INFO_INTERLEAVED | SNDRV_PCM_INFO_MMAP, 88262306a36Sopenharmony_ci .buffer_bytes_max = 8 * PAGE_SIZE, 88362306a36Sopenharmony_ci .period_bytes_min = 1024, 88462306a36Sopenharmony_ci .period_bytes_max = 4 * PAGE_SIZE, 88562306a36Sopenharmony_ci .periods_min = 2, 88662306a36Sopenharmony_ci .periods_max = 8, 88762306a36Sopenharmony_ci}; 88862306a36Sopenharmony_ci 88962306a36Sopenharmony_cistatic const struct snd_soc_component_driver stm32_spdifrx_component = { 89062306a36Sopenharmony_ci .name = "stm32-spdifrx", 89162306a36Sopenharmony_ci .legacy_dai_naming = 1, 89262306a36Sopenharmony_ci}; 89362306a36Sopenharmony_ci 89462306a36Sopenharmony_cistatic const struct snd_dmaengine_pcm_config stm32_spdifrx_pcm_config = { 89562306a36Sopenharmony_ci .pcm_hardware = &stm32_spdifrx_pcm_hw, 89662306a36Sopenharmony_ci .prepare_slave_config = snd_dmaengine_pcm_prepare_slave_config, 89762306a36Sopenharmony_ci}; 89862306a36Sopenharmony_ci 89962306a36Sopenharmony_cistatic const struct of_device_id stm32_spdifrx_ids[] = { 90062306a36Sopenharmony_ci { 90162306a36Sopenharmony_ci .compatible = "st,stm32h7-spdifrx", 90262306a36Sopenharmony_ci .data = &stm32_h7_spdifrx_regmap_conf 90362306a36Sopenharmony_ci }, 90462306a36Sopenharmony_ci {} 90562306a36Sopenharmony_ci}; 90662306a36Sopenharmony_ci 90762306a36Sopenharmony_cistatic int stm32_spdifrx_parse_of(struct platform_device *pdev, 90862306a36Sopenharmony_ci struct stm32_spdifrx_data *spdifrx) 90962306a36Sopenharmony_ci{ 91062306a36Sopenharmony_ci struct device_node *np = pdev->dev.of_node; 91162306a36Sopenharmony_ci const struct of_device_id *of_id; 91262306a36Sopenharmony_ci struct resource *res; 91362306a36Sopenharmony_ci 91462306a36Sopenharmony_ci if (!np) 91562306a36Sopenharmony_ci return -ENODEV; 91662306a36Sopenharmony_ci 91762306a36Sopenharmony_ci of_id = of_match_device(stm32_spdifrx_ids, &pdev->dev); 91862306a36Sopenharmony_ci if (of_id) 91962306a36Sopenharmony_ci spdifrx->regmap_conf = 92062306a36Sopenharmony_ci (const struct regmap_config *)of_id->data; 92162306a36Sopenharmony_ci else 92262306a36Sopenharmony_ci return -EINVAL; 92362306a36Sopenharmony_ci 92462306a36Sopenharmony_ci spdifrx->base = devm_platform_get_and_ioremap_resource(pdev, 0, &res); 92562306a36Sopenharmony_ci if (IS_ERR(spdifrx->base)) 92662306a36Sopenharmony_ci return PTR_ERR(spdifrx->base); 92762306a36Sopenharmony_ci 92862306a36Sopenharmony_ci spdifrx->phys_addr = res->start; 92962306a36Sopenharmony_ci 93062306a36Sopenharmony_ci spdifrx->kclk = devm_clk_get(&pdev->dev, "kclk"); 93162306a36Sopenharmony_ci if (IS_ERR(spdifrx->kclk)) 93262306a36Sopenharmony_ci return dev_err_probe(&pdev->dev, PTR_ERR(spdifrx->kclk), 93362306a36Sopenharmony_ci "Could not get kclk\n"); 93462306a36Sopenharmony_ci 93562306a36Sopenharmony_ci spdifrx->irq = platform_get_irq(pdev, 0); 93662306a36Sopenharmony_ci if (spdifrx->irq < 0) 93762306a36Sopenharmony_ci return spdifrx->irq; 93862306a36Sopenharmony_ci 93962306a36Sopenharmony_ci return 0; 94062306a36Sopenharmony_ci} 94162306a36Sopenharmony_ci 94262306a36Sopenharmony_cistatic void stm32_spdifrx_remove(struct platform_device *pdev) 94362306a36Sopenharmony_ci{ 94462306a36Sopenharmony_ci struct stm32_spdifrx_data *spdifrx = platform_get_drvdata(pdev); 94562306a36Sopenharmony_ci 94662306a36Sopenharmony_ci if (spdifrx->ctrl_chan) 94762306a36Sopenharmony_ci dma_release_channel(spdifrx->ctrl_chan); 94862306a36Sopenharmony_ci 94962306a36Sopenharmony_ci if (spdifrx->dmab) 95062306a36Sopenharmony_ci snd_dma_free_pages(spdifrx->dmab); 95162306a36Sopenharmony_ci 95262306a36Sopenharmony_ci snd_dmaengine_pcm_unregister(&pdev->dev); 95362306a36Sopenharmony_ci snd_soc_unregister_component(&pdev->dev); 95462306a36Sopenharmony_ci pm_runtime_disable(&pdev->dev); 95562306a36Sopenharmony_ci} 95662306a36Sopenharmony_ci 95762306a36Sopenharmony_cistatic int stm32_spdifrx_probe(struct platform_device *pdev) 95862306a36Sopenharmony_ci{ 95962306a36Sopenharmony_ci struct stm32_spdifrx_data *spdifrx; 96062306a36Sopenharmony_ci struct reset_control *rst; 96162306a36Sopenharmony_ci const struct snd_dmaengine_pcm_config *pcm_config = NULL; 96262306a36Sopenharmony_ci u32 ver, idr; 96362306a36Sopenharmony_ci int ret; 96462306a36Sopenharmony_ci 96562306a36Sopenharmony_ci spdifrx = devm_kzalloc(&pdev->dev, sizeof(*spdifrx), GFP_KERNEL); 96662306a36Sopenharmony_ci if (!spdifrx) 96762306a36Sopenharmony_ci return -ENOMEM; 96862306a36Sopenharmony_ci 96962306a36Sopenharmony_ci spdifrx->pdev = pdev; 97062306a36Sopenharmony_ci init_completion(&spdifrx->cs_completion); 97162306a36Sopenharmony_ci spin_lock_init(&spdifrx->lock); 97262306a36Sopenharmony_ci spin_lock_init(&spdifrx->irq_lock); 97362306a36Sopenharmony_ci 97462306a36Sopenharmony_ci platform_set_drvdata(pdev, spdifrx); 97562306a36Sopenharmony_ci 97662306a36Sopenharmony_ci ret = stm32_spdifrx_parse_of(pdev, spdifrx); 97762306a36Sopenharmony_ci if (ret) 97862306a36Sopenharmony_ci return ret; 97962306a36Sopenharmony_ci 98062306a36Sopenharmony_ci spdifrx->regmap = devm_regmap_init_mmio_clk(&pdev->dev, "kclk", 98162306a36Sopenharmony_ci spdifrx->base, 98262306a36Sopenharmony_ci spdifrx->regmap_conf); 98362306a36Sopenharmony_ci if (IS_ERR(spdifrx->regmap)) 98462306a36Sopenharmony_ci return dev_err_probe(&pdev->dev, PTR_ERR(spdifrx->regmap), 98562306a36Sopenharmony_ci "Regmap init error\n"); 98662306a36Sopenharmony_ci 98762306a36Sopenharmony_ci ret = devm_request_irq(&pdev->dev, spdifrx->irq, stm32_spdifrx_isr, 0, 98862306a36Sopenharmony_ci dev_name(&pdev->dev), spdifrx); 98962306a36Sopenharmony_ci if (ret) { 99062306a36Sopenharmony_ci dev_err(&pdev->dev, "IRQ request returned %d\n", ret); 99162306a36Sopenharmony_ci return ret; 99262306a36Sopenharmony_ci } 99362306a36Sopenharmony_ci 99462306a36Sopenharmony_ci rst = devm_reset_control_get_optional_exclusive(&pdev->dev, NULL); 99562306a36Sopenharmony_ci if (IS_ERR(rst)) 99662306a36Sopenharmony_ci return dev_err_probe(&pdev->dev, PTR_ERR(rst), 99762306a36Sopenharmony_ci "Reset controller error\n"); 99862306a36Sopenharmony_ci 99962306a36Sopenharmony_ci reset_control_assert(rst); 100062306a36Sopenharmony_ci udelay(2); 100162306a36Sopenharmony_ci reset_control_deassert(rst); 100262306a36Sopenharmony_ci 100362306a36Sopenharmony_ci pcm_config = &stm32_spdifrx_pcm_config; 100462306a36Sopenharmony_ci ret = snd_dmaengine_pcm_register(&pdev->dev, pcm_config, 0); 100562306a36Sopenharmony_ci if (ret) 100662306a36Sopenharmony_ci return dev_err_probe(&pdev->dev, ret, "PCM DMA register error\n"); 100762306a36Sopenharmony_ci 100862306a36Sopenharmony_ci ret = snd_soc_register_component(&pdev->dev, 100962306a36Sopenharmony_ci &stm32_spdifrx_component, 101062306a36Sopenharmony_ci stm32_spdifrx_dai, 101162306a36Sopenharmony_ci ARRAY_SIZE(stm32_spdifrx_dai)); 101262306a36Sopenharmony_ci if (ret) { 101362306a36Sopenharmony_ci snd_dmaengine_pcm_unregister(&pdev->dev); 101462306a36Sopenharmony_ci return ret; 101562306a36Sopenharmony_ci } 101662306a36Sopenharmony_ci 101762306a36Sopenharmony_ci ret = stm32_spdifrx_dma_ctrl_register(&pdev->dev, spdifrx); 101862306a36Sopenharmony_ci if (ret) 101962306a36Sopenharmony_ci goto error; 102062306a36Sopenharmony_ci 102162306a36Sopenharmony_ci ret = regmap_read(spdifrx->regmap, STM32_SPDIFRX_IDR, &idr); 102262306a36Sopenharmony_ci if (ret) 102362306a36Sopenharmony_ci goto error; 102462306a36Sopenharmony_ci 102562306a36Sopenharmony_ci if (idr == SPDIFRX_IPIDR_NUMBER) { 102662306a36Sopenharmony_ci ret = regmap_read(spdifrx->regmap, STM32_SPDIFRX_VERR, &ver); 102762306a36Sopenharmony_ci if (ret) 102862306a36Sopenharmony_ci goto error; 102962306a36Sopenharmony_ci 103062306a36Sopenharmony_ci dev_dbg(&pdev->dev, "SPDIFRX version: %lu.%lu registered\n", 103162306a36Sopenharmony_ci FIELD_GET(SPDIFRX_VERR_MAJ_MASK, ver), 103262306a36Sopenharmony_ci FIELD_GET(SPDIFRX_VERR_MIN_MASK, ver)); 103362306a36Sopenharmony_ci } 103462306a36Sopenharmony_ci 103562306a36Sopenharmony_ci pm_runtime_enable(&pdev->dev); 103662306a36Sopenharmony_ci 103762306a36Sopenharmony_ci return ret; 103862306a36Sopenharmony_ci 103962306a36Sopenharmony_cierror: 104062306a36Sopenharmony_ci stm32_spdifrx_remove(pdev); 104162306a36Sopenharmony_ci 104262306a36Sopenharmony_ci return ret; 104362306a36Sopenharmony_ci} 104462306a36Sopenharmony_ci 104562306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, stm32_spdifrx_ids); 104662306a36Sopenharmony_ci 104762306a36Sopenharmony_ci#ifdef CONFIG_PM_SLEEP 104862306a36Sopenharmony_cistatic int stm32_spdifrx_suspend(struct device *dev) 104962306a36Sopenharmony_ci{ 105062306a36Sopenharmony_ci struct stm32_spdifrx_data *spdifrx = dev_get_drvdata(dev); 105162306a36Sopenharmony_ci 105262306a36Sopenharmony_ci regcache_cache_only(spdifrx->regmap, true); 105362306a36Sopenharmony_ci regcache_mark_dirty(spdifrx->regmap); 105462306a36Sopenharmony_ci 105562306a36Sopenharmony_ci return 0; 105662306a36Sopenharmony_ci} 105762306a36Sopenharmony_ci 105862306a36Sopenharmony_cistatic int stm32_spdifrx_resume(struct device *dev) 105962306a36Sopenharmony_ci{ 106062306a36Sopenharmony_ci struct stm32_spdifrx_data *spdifrx = dev_get_drvdata(dev); 106162306a36Sopenharmony_ci 106262306a36Sopenharmony_ci regcache_cache_only(spdifrx->regmap, false); 106362306a36Sopenharmony_ci 106462306a36Sopenharmony_ci return regcache_sync(spdifrx->regmap); 106562306a36Sopenharmony_ci} 106662306a36Sopenharmony_ci#endif /* CONFIG_PM_SLEEP */ 106762306a36Sopenharmony_ci 106862306a36Sopenharmony_cistatic const struct dev_pm_ops stm32_spdifrx_pm_ops = { 106962306a36Sopenharmony_ci SET_SYSTEM_SLEEP_PM_OPS(stm32_spdifrx_suspend, stm32_spdifrx_resume) 107062306a36Sopenharmony_ci}; 107162306a36Sopenharmony_ci 107262306a36Sopenharmony_cistatic struct platform_driver stm32_spdifrx_driver = { 107362306a36Sopenharmony_ci .driver = { 107462306a36Sopenharmony_ci .name = "st,stm32-spdifrx", 107562306a36Sopenharmony_ci .of_match_table = stm32_spdifrx_ids, 107662306a36Sopenharmony_ci .pm = &stm32_spdifrx_pm_ops, 107762306a36Sopenharmony_ci }, 107862306a36Sopenharmony_ci .probe = stm32_spdifrx_probe, 107962306a36Sopenharmony_ci .remove_new = stm32_spdifrx_remove, 108062306a36Sopenharmony_ci}; 108162306a36Sopenharmony_ci 108262306a36Sopenharmony_cimodule_platform_driver(stm32_spdifrx_driver); 108362306a36Sopenharmony_ci 108462306a36Sopenharmony_ciMODULE_DESCRIPTION("STM32 Soc spdifrx Interface"); 108562306a36Sopenharmony_ciMODULE_AUTHOR("Olivier Moysan, <olivier.moysan@st.com>"); 108662306a36Sopenharmony_ciMODULE_ALIAS("platform:stm32-spdifrx"); 108762306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 1088