162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
262306a36Sopenharmony_ci//
362306a36Sopenharmony_ci// Copyright(c) 2020 Intel Corporation. All rights reserved.
462306a36Sopenharmony_ci//
562306a36Sopenharmony_ci// Authors: Ranjani Sridharan <ranjani.sridharan@linux.intel.com>
662306a36Sopenharmony_ci//
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci/*
962306a36Sopenharmony_ci * Hardware interface for audio DSP on Tigerlake.
1062306a36Sopenharmony_ci */
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include <sound/sof/ext_manifest4.h>
1362306a36Sopenharmony_ci#include "../ipc4-priv.h"
1462306a36Sopenharmony_ci#include "../ops.h"
1562306a36Sopenharmony_ci#include "hda.h"
1662306a36Sopenharmony_ci#include "hda-ipc.h"
1762306a36Sopenharmony_ci#include "../sof-audio.h"
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_cistatic const struct snd_sof_debugfs_map tgl_dsp_debugfs[] = {
2062306a36Sopenharmony_ci	{"hda", HDA_DSP_HDA_BAR, 0, 0x4000, SOF_DEBUGFS_ACCESS_ALWAYS},
2162306a36Sopenharmony_ci	{"pp", HDA_DSP_PP_BAR,  0, 0x1000, SOF_DEBUGFS_ACCESS_ALWAYS},
2262306a36Sopenharmony_ci	{"dsp", HDA_DSP_BAR,  0, 0x10000, SOF_DEBUGFS_ACCESS_ALWAYS},
2362306a36Sopenharmony_ci};
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_cistatic int tgl_dsp_core_get(struct snd_sof_dev *sdev, int core)
2662306a36Sopenharmony_ci{
2762306a36Sopenharmony_ci	const struct sof_ipc_pm_ops *pm_ops = sdev->ipc->ops->pm;
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci	/* power up primary core if not already powered up and return */
3062306a36Sopenharmony_ci	if (core == SOF_DSP_PRIMARY_CORE)
3162306a36Sopenharmony_ci		return hda_dsp_enable_core(sdev, BIT(core));
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_ci	if (pm_ops->set_core_state)
3462306a36Sopenharmony_ci		return pm_ops->set_core_state(sdev, core, true);
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci	return 0;
3762306a36Sopenharmony_ci}
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_cistatic int tgl_dsp_core_put(struct snd_sof_dev *sdev, int core)
4062306a36Sopenharmony_ci{
4162306a36Sopenharmony_ci	const struct sof_ipc_pm_ops *pm_ops = sdev->ipc->ops->pm;
4262306a36Sopenharmony_ci	int ret;
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci	if (pm_ops->set_core_state) {
4562306a36Sopenharmony_ci		ret = pm_ops->set_core_state(sdev, core, false);
4662306a36Sopenharmony_ci		if (ret < 0)
4762306a36Sopenharmony_ci			return ret;
4862306a36Sopenharmony_ci	}
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci	/* power down primary core and return */
5162306a36Sopenharmony_ci	if (core == SOF_DSP_PRIMARY_CORE)
5262306a36Sopenharmony_ci		return hda_dsp_core_reset_power_down(sdev, BIT(core));
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci	return 0;
5562306a36Sopenharmony_ci}
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci/* Tigerlake ops */
5862306a36Sopenharmony_cistruct snd_sof_dsp_ops sof_tgl_ops;
5962306a36Sopenharmony_ciEXPORT_SYMBOL_NS(sof_tgl_ops, SND_SOC_SOF_INTEL_HDA_COMMON);
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_ciint sof_tgl_ops_init(struct snd_sof_dev *sdev)
6262306a36Sopenharmony_ci{
6362306a36Sopenharmony_ci	/* common defaults */
6462306a36Sopenharmony_ci	memcpy(&sof_tgl_ops, &sof_hda_common_ops, sizeof(struct snd_sof_dsp_ops));
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ci	/* probe/remove/shutdown */
6762306a36Sopenharmony_ci	sof_tgl_ops.shutdown	= hda_dsp_shutdown_dma_flush;
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_ci	if (sdev->pdata->ipc_type == SOF_IPC) {
7062306a36Sopenharmony_ci		/* doorbell */
7162306a36Sopenharmony_ci		sof_tgl_ops.irq_thread	= cnl_ipc_irq_thread;
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_ci		/* ipc */
7462306a36Sopenharmony_ci		sof_tgl_ops.send_msg	= cnl_ipc_send_msg;
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_ci		/* debug */
7762306a36Sopenharmony_ci		sof_tgl_ops.ipc_dump	= cnl_ipc_dump;
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci		sof_tgl_ops.set_power_state = hda_dsp_set_power_state_ipc3;
8062306a36Sopenharmony_ci	}
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_ci	if (sdev->pdata->ipc_type == SOF_INTEL_IPC4) {
8362306a36Sopenharmony_ci		struct sof_ipc4_fw_data *ipc4_data;
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ci		sdev->private = devm_kzalloc(sdev->dev, sizeof(*ipc4_data), GFP_KERNEL);
8662306a36Sopenharmony_ci		if (!sdev->private)
8762306a36Sopenharmony_ci			return -ENOMEM;
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci		ipc4_data = sdev->private;
9062306a36Sopenharmony_ci		ipc4_data->manifest_fw_hdr_offset = SOF_MAN4_FW_HDR_OFFSET;
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci		ipc4_data->mtrace_type = SOF_IPC4_MTRACE_INTEL_CAVS_2;
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci		/* External library loading support */
9562306a36Sopenharmony_ci		ipc4_data->load_library = hda_dsp_ipc4_load_library;
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci		/* doorbell */
9862306a36Sopenharmony_ci		sof_tgl_ops.irq_thread	= cnl_ipc4_irq_thread;
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci		/* ipc */
10162306a36Sopenharmony_ci		sof_tgl_ops.send_msg	= cnl_ipc4_send_msg;
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ci		/* debug */
10462306a36Sopenharmony_ci		sof_tgl_ops.ipc_dump	= cnl_ipc4_dump;
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci		sof_tgl_ops.set_power_state = hda_dsp_set_power_state_ipc4;
10762306a36Sopenharmony_ci	}
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_ci	/* set DAI driver ops */
11062306a36Sopenharmony_ci	hda_set_dai_drv_ops(sdev, &sof_tgl_ops);
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_ci	/* debug */
11362306a36Sopenharmony_ci	sof_tgl_ops.debug_map	= tgl_dsp_debugfs;
11462306a36Sopenharmony_ci	sof_tgl_ops.debug_map_count	= ARRAY_SIZE(tgl_dsp_debugfs);
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci	/* pre/post fw run */
11762306a36Sopenharmony_ci	sof_tgl_ops.post_fw_run = hda_dsp_post_fw_run;
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci	/* firmware run */
12062306a36Sopenharmony_ci	sof_tgl_ops.run = hda_dsp_cl_boot_firmware_iccmax;
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci	/* dsp core get/put */
12362306a36Sopenharmony_ci	sof_tgl_ops.core_get = tgl_dsp_core_get;
12462306a36Sopenharmony_ci	sof_tgl_ops.core_put = tgl_dsp_core_put;
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	return 0;
12762306a36Sopenharmony_ci};
12862306a36Sopenharmony_ciEXPORT_SYMBOL_NS(sof_tgl_ops_init, SND_SOC_SOF_INTEL_HDA_COMMON);
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_ciconst struct sof_intel_dsp_desc tgl_chip_info = {
13162306a36Sopenharmony_ci	/* Tigerlake , Alderlake */
13262306a36Sopenharmony_ci	.cores_num = 4,
13362306a36Sopenharmony_ci	.init_core_mask = 1,
13462306a36Sopenharmony_ci	.host_managed_cores_mask = BIT(0),
13562306a36Sopenharmony_ci	.ipc_req = CNL_DSP_REG_HIPCIDR,
13662306a36Sopenharmony_ci	.ipc_req_mask = CNL_DSP_REG_HIPCIDR_BUSY,
13762306a36Sopenharmony_ci	.ipc_ack = CNL_DSP_REG_HIPCIDA,
13862306a36Sopenharmony_ci	.ipc_ack_mask = CNL_DSP_REG_HIPCIDA_DONE,
13962306a36Sopenharmony_ci	.ipc_ctl = CNL_DSP_REG_HIPCCTL,
14062306a36Sopenharmony_ci	.rom_status_reg = HDA_DSP_SRAM_REG_ROM_STATUS,
14162306a36Sopenharmony_ci	.rom_init_timeout	= 300,
14262306a36Sopenharmony_ci	.ssp_count = TGL_SSP_COUNT,
14362306a36Sopenharmony_ci	.ssp_base_offset = CNL_SSP_BASE_OFFSET,
14462306a36Sopenharmony_ci	.sdw_shim_base = SDW_SHIM_BASE,
14562306a36Sopenharmony_ci	.sdw_alh_base = SDW_ALH_BASE,
14662306a36Sopenharmony_ci	.d0i3_offset = SOF_HDA_VS_D0I3C,
14762306a36Sopenharmony_ci	.read_sdw_lcount =  hda_sdw_check_lcount_common,
14862306a36Sopenharmony_ci	.enable_sdw_irq	= hda_common_enable_sdw_irq,
14962306a36Sopenharmony_ci	.check_sdw_irq	= hda_common_check_sdw_irq,
15062306a36Sopenharmony_ci	.check_sdw_wakeen_irq = hda_sdw_check_wakeen_irq_common,
15162306a36Sopenharmony_ci	.check_ipc_irq	= hda_dsp_check_ipc_irq,
15262306a36Sopenharmony_ci	.cl_init = cl_dsp_init,
15362306a36Sopenharmony_ci	.power_down_dsp = hda_power_down_dsp,
15462306a36Sopenharmony_ci	.disable_interrupts = hda_dsp_disable_interrupts,
15562306a36Sopenharmony_ci	.hw_ip_version = SOF_INTEL_CAVS_2_5,
15662306a36Sopenharmony_ci};
15762306a36Sopenharmony_ciEXPORT_SYMBOL_NS(tgl_chip_info, SND_SOC_SOF_INTEL_HDA_COMMON);
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ciconst struct sof_intel_dsp_desc tglh_chip_info = {
16062306a36Sopenharmony_ci	/* Tigerlake-H */
16162306a36Sopenharmony_ci	.cores_num = 2,
16262306a36Sopenharmony_ci	.init_core_mask = 1,
16362306a36Sopenharmony_ci	.host_managed_cores_mask = BIT(0),
16462306a36Sopenharmony_ci	.ipc_req = CNL_DSP_REG_HIPCIDR,
16562306a36Sopenharmony_ci	.ipc_req_mask = CNL_DSP_REG_HIPCIDR_BUSY,
16662306a36Sopenharmony_ci	.ipc_ack = CNL_DSP_REG_HIPCIDA,
16762306a36Sopenharmony_ci	.ipc_ack_mask = CNL_DSP_REG_HIPCIDA_DONE,
16862306a36Sopenharmony_ci	.ipc_ctl = CNL_DSP_REG_HIPCCTL,
16962306a36Sopenharmony_ci	.rom_status_reg = HDA_DSP_SRAM_REG_ROM_STATUS,
17062306a36Sopenharmony_ci	.rom_init_timeout	= 300,
17162306a36Sopenharmony_ci	.ssp_count = TGL_SSP_COUNT,
17262306a36Sopenharmony_ci	.ssp_base_offset = CNL_SSP_BASE_OFFSET,
17362306a36Sopenharmony_ci	.sdw_shim_base = SDW_SHIM_BASE,
17462306a36Sopenharmony_ci	.sdw_alh_base = SDW_ALH_BASE,
17562306a36Sopenharmony_ci	.d0i3_offset = SOF_HDA_VS_D0I3C,
17662306a36Sopenharmony_ci	.read_sdw_lcount =  hda_sdw_check_lcount_common,
17762306a36Sopenharmony_ci	.enable_sdw_irq	= hda_common_enable_sdw_irq,
17862306a36Sopenharmony_ci	.check_sdw_irq	= hda_common_check_sdw_irq,
17962306a36Sopenharmony_ci	.check_sdw_wakeen_irq = hda_sdw_check_wakeen_irq_common,
18062306a36Sopenharmony_ci	.check_ipc_irq	= hda_dsp_check_ipc_irq,
18162306a36Sopenharmony_ci	.cl_init = cl_dsp_init,
18262306a36Sopenharmony_ci	.power_down_dsp = hda_power_down_dsp,
18362306a36Sopenharmony_ci	.disable_interrupts = hda_dsp_disable_interrupts,
18462306a36Sopenharmony_ci	.hw_ip_version = SOF_INTEL_CAVS_2_5,
18562306a36Sopenharmony_ci};
18662306a36Sopenharmony_ciEXPORT_SYMBOL_NS(tglh_chip_info, SND_SOC_SOF_INTEL_HDA_COMMON);
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_ciconst struct sof_intel_dsp_desc ehl_chip_info = {
18962306a36Sopenharmony_ci	/* Elkhartlake */
19062306a36Sopenharmony_ci	.cores_num = 4,
19162306a36Sopenharmony_ci	.init_core_mask = 1,
19262306a36Sopenharmony_ci	.host_managed_cores_mask = BIT(0),
19362306a36Sopenharmony_ci	.ipc_req = CNL_DSP_REG_HIPCIDR,
19462306a36Sopenharmony_ci	.ipc_req_mask = CNL_DSP_REG_HIPCIDR_BUSY,
19562306a36Sopenharmony_ci	.ipc_ack = CNL_DSP_REG_HIPCIDA,
19662306a36Sopenharmony_ci	.ipc_ack_mask = CNL_DSP_REG_HIPCIDA_DONE,
19762306a36Sopenharmony_ci	.ipc_ctl = CNL_DSP_REG_HIPCCTL,
19862306a36Sopenharmony_ci	.rom_status_reg = HDA_DSP_SRAM_REG_ROM_STATUS,
19962306a36Sopenharmony_ci	.rom_init_timeout	= 300,
20062306a36Sopenharmony_ci	.ssp_count = TGL_SSP_COUNT,
20162306a36Sopenharmony_ci	.ssp_base_offset = CNL_SSP_BASE_OFFSET,
20262306a36Sopenharmony_ci	.sdw_shim_base = SDW_SHIM_BASE,
20362306a36Sopenharmony_ci	.sdw_alh_base = SDW_ALH_BASE,
20462306a36Sopenharmony_ci	.d0i3_offset = SOF_HDA_VS_D0I3C,
20562306a36Sopenharmony_ci	.read_sdw_lcount =  hda_sdw_check_lcount_common,
20662306a36Sopenharmony_ci	.enable_sdw_irq	= hda_common_enable_sdw_irq,
20762306a36Sopenharmony_ci	.check_sdw_irq	= hda_common_check_sdw_irq,
20862306a36Sopenharmony_ci	.check_sdw_wakeen_irq = hda_sdw_check_wakeen_irq_common,
20962306a36Sopenharmony_ci	.check_ipc_irq	= hda_dsp_check_ipc_irq,
21062306a36Sopenharmony_ci	.cl_init = cl_dsp_init,
21162306a36Sopenharmony_ci	.power_down_dsp = hda_power_down_dsp,
21262306a36Sopenharmony_ci	.disable_interrupts = hda_dsp_disable_interrupts,
21362306a36Sopenharmony_ci	.hw_ip_version = SOF_INTEL_CAVS_2_5,
21462306a36Sopenharmony_ci};
21562306a36Sopenharmony_ciEXPORT_SYMBOL_NS(ehl_chip_info, SND_SOC_SOF_INTEL_HDA_COMMON);
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_ciconst struct sof_intel_dsp_desc adls_chip_info = {
21862306a36Sopenharmony_ci	/* Alderlake-S */
21962306a36Sopenharmony_ci	.cores_num = 2,
22062306a36Sopenharmony_ci	.init_core_mask = BIT(0),
22162306a36Sopenharmony_ci	.host_managed_cores_mask = BIT(0),
22262306a36Sopenharmony_ci	.ipc_req = CNL_DSP_REG_HIPCIDR,
22362306a36Sopenharmony_ci	.ipc_req_mask = CNL_DSP_REG_HIPCIDR_BUSY,
22462306a36Sopenharmony_ci	.ipc_ack = CNL_DSP_REG_HIPCIDA,
22562306a36Sopenharmony_ci	.ipc_ack_mask = CNL_DSP_REG_HIPCIDA_DONE,
22662306a36Sopenharmony_ci	.ipc_ctl = CNL_DSP_REG_HIPCCTL,
22762306a36Sopenharmony_ci	.rom_status_reg = HDA_DSP_SRAM_REG_ROM_STATUS,
22862306a36Sopenharmony_ci	.rom_init_timeout	= 300,
22962306a36Sopenharmony_ci	.ssp_count = TGL_SSP_COUNT,
23062306a36Sopenharmony_ci	.ssp_base_offset = CNL_SSP_BASE_OFFSET,
23162306a36Sopenharmony_ci	.sdw_shim_base = SDW_SHIM_BASE,
23262306a36Sopenharmony_ci	.sdw_alh_base = SDW_ALH_BASE,
23362306a36Sopenharmony_ci	.d0i3_offset = SOF_HDA_VS_D0I3C,
23462306a36Sopenharmony_ci	.read_sdw_lcount =  hda_sdw_check_lcount_common,
23562306a36Sopenharmony_ci	.enable_sdw_irq	= hda_common_enable_sdw_irq,
23662306a36Sopenharmony_ci	.check_sdw_irq	= hda_common_check_sdw_irq,
23762306a36Sopenharmony_ci	.check_sdw_wakeen_irq = hda_sdw_check_wakeen_irq_common,
23862306a36Sopenharmony_ci	.check_ipc_irq	= hda_dsp_check_ipc_irq,
23962306a36Sopenharmony_ci	.cl_init = cl_dsp_init,
24062306a36Sopenharmony_ci	.power_down_dsp = hda_power_down_dsp,
24162306a36Sopenharmony_ci	.disable_interrupts = hda_dsp_disable_interrupts,
24262306a36Sopenharmony_ci	.hw_ip_version = SOF_INTEL_CAVS_2_5,
24362306a36Sopenharmony_ci};
24462306a36Sopenharmony_ciEXPORT_SYMBOL_NS(adls_chip_info, SND_SOC_SOF_INTEL_HDA_COMMON);
245