162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause) 262306a36Sopenharmony_ci// 362306a36Sopenharmony_ci// Copyright(c) 2022 Intel Corporation. All rights reserved. 462306a36Sopenharmony_ci// 562306a36Sopenharmony_ci// Authors: Ranjani Sridharan <ranjani.sridharan@linux.intel.com> 662306a36Sopenharmony_ci// 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci/* 962306a36Sopenharmony_ci * Hardware interface for audio DSP on Meteorlake. 1062306a36Sopenharmony_ci */ 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include <linux/firmware.h> 1362306a36Sopenharmony_ci#include <sound/sof/ipc4/header.h> 1462306a36Sopenharmony_ci#include <trace/events/sof_intel.h> 1562306a36Sopenharmony_ci#include "../ipc4-priv.h" 1662306a36Sopenharmony_ci#include "../ops.h" 1762306a36Sopenharmony_ci#include "hda.h" 1862306a36Sopenharmony_ci#include "hda-ipc.h" 1962306a36Sopenharmony_ci#include "../sof-audio.h" 2062306a36Sopenharmony_ci#include "mtl.h" 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_cistatic const struct snd_sof_debugfs_map mtl_dsp_debugfs[] = { 2362306a36Sopenharmony_ci {"hda", HDA_DSP_HDA_BAR, 0, 0x4000, SOF_DEBUGFS_ACCESS_ALWAYS}, 2462306a36Sopenharmony_ci {"pp", HDA_DSP_PP_BAR, 0, 0x1000, SOF_DEBUGFS_ACCESS_ALWAYS}, 2562306a36Sopenharmony_ci {"dsp", HDA_DSP_BAR, 0, 0x10000, SOF_DEBUGFS_ACCESS_ALWAYS}, 2662306a36Sopenharmony_ci}; 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_cistatic void mtl_ipc_host_done(struct snd_sof_dev *sdev) 2962306a36Sopenharmony_ci{ 3062306a36Sopenharmony_ci /* 3162306a36Sopenharmony_ci * clear busy interrupt to tell dsp controller this interrupt has been accepted, 3262306a36Sopenharmony_ci * not trigger it again 3362306a36Sopenharmony_ci */ 3462306a36Sopenharmony_ci snd_sof_dsp_update_bits_forced(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXTDR, 3562306a36Sopenharmony_ci MTL_DSP_REG_HFIPCXTDR_BUSY, MTL_DSP_REG_HFIPCXTDR_BUSY); 3662306a36Sopenharmony_ci /* 3762306a36Sopenharmony_ci * clear busy bit to ack dsp the msg has been processed and send reply msg to dsp 3862306a36Sopenharmony_ci */ 3962306a36Sopenharmony_ci snd_sof_dsp_update_bits_forced(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXTDA, 4062306a36Sopenharmony_ci MTL_DSP_REG_HFIPCXTDA_BUSY, 0); 4162306a36Sopenharmony_ci} 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_cistatic void mtl_ipc_dsp_done(struct snd_sof_dev *sdev) 4462306a36Sopenharmony_ci{ 4562306a36Sopenharmony_ci /* 4662306a36Sopenharmony_ci * set DONE bit - tell DSP we have received the reply msg from DSP, and processed it, 4762306a36Sopenharmony_ci * don't send more reply to host 4862306a36Sopenharmony_ci */ 4962306a36Sopenharmony_ci snd_sof_dsp_update_bits_forced(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXIDA, 5062306a36Sopenharmony_ci MTL_DSP_REG_HFIPCXIDA_DONE, MTL_DSP_REG_HFIPCXIDA_DONE); 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci /* unmask Done interrupt */ 5362306a36Sopenharmony_ci snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXCTL, 5462306a36Sopenharmony_ci MTL_DSP_REG_HFIPCXCTL_DONE, MTL_DSP_REG_HFIPCXCTL_DONE); 5562306a36Sopenharmony_ci} 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci/* Check if an IPC IRQ occurred */ 5862306a36Sopenharmony_cibool mtl_dsp_check_ipc_irq(struct snd_sof_dev *sdev) 5962306a36Sopenharmony_ci{ 6062306a36Sopenharmony_ci u32 irq_status; 6162306a36Sopenharmony_ci u32 hfintipptr; 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci if (sdev->dspless_mode_selected) 6462306a36Sopenharmony_ci return false; 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci /* read Interrupt IP Pointer */ 6762306a36Sopenharmony_ci hfintipptr = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_HFINTIPPTR) & MTL_HFINTIPPTR_PTR_MASK; 6862306a36Sopenharmony_ci irq_status = snd_sof_dsp_read(sdev, HDA_DSP_BAR, hfintipptr + MTL_DSP_IRQSTS); 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci trace_sof_intel_hda_irq_ipc_check(sdev, irq_status); 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci if (irq_status != U32_MAX && (irq_status & MTL_DSP_IRQSTS_IPC)) 7362306a36Sopenharmony_ci return true; 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci return false; 7662306a36Sopenharmony_ci} 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci/* Check if an SDW IRQ occurred */ 7962306a36Sopenharmony_cistatic bool mtl_dsp_check_sdw_irq(struct snd_sof_dev *sdev) 8062306a36Sopenharmony_ci{ 8162306a36Sopenharmony_ci u32 irq_status; 8262306a36Sopenharmony_ci u32 hfintipptr; 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci /* read Interrupt IP Pointer */ 8562306a36Sopenharmony_ci hfintipptr = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_HFINTIPPTR) & MTL_HFINTIPPTR_PTR_MASK; 8662306a36Sopenharmony_ci irq_status = snd_sof_dsp_read(sdev, HDA_DSP_BAR, hfintipptr + MTL_DSP_IRQSTS); 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci if (irq_status != U32_MAX && (irq_status & MTL_DSP_IRQSTS_SDW)) 8962306a36Sopenharmony_ci return true; 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci return false; 9262306a36Sopenharmony_ci} 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_ciint mtl_ipc_send_msg(struct snd_sof_dev *sdev, struct snd_sof_ipc_msg *msg) 9562306a36Sopenharmony_ci{ 9662306a36Sopenharmony_ci struct sof_intel_hda_dev *hdev = sdev->pdata->hw_pdata; 9762306a36Sopenharmony_ci struct sof_ipc4_msg *msg_data = msg->msg_data; 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci if (hda_ipc4_tx_is_busy(sdev)) { 10062306a36Sopenharmony_ci hdev->delayed_ipc_tx_msg = msg; 10162306a36Sopenharmony_ci return 0; 10262306a36Sopenharmony_ci } 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci hdev->delayed_ipc_tx_msg = NULL; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci /* send the message via mailbox */ 10762306a36Sopenharmony_ci if (msg_data->data_size) 10862306a36Sopenharmony_ci sof_mailbox_write(sdev, sdev->host_box.offset, msg_data->data_ptr, 10962306a36Sopenharmony_ci msg_data->data_size); 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_ci snd_sof_dsp_write(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXIDDY, 11262306a36Sopenharmony_ci msg_data->extension); 11362306a36Sopenharmony_ci snd_sof_dsp_write(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXIDR, 11462306a36Sopenharmony_ci msg_data->primary | MTL_DSP_REG_HFIPCXIDR_BUSY); 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci hda_dsp_ipc4_schedule_d0i3_work(hdev, msg); 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci return 0; 11962306a36Sopenharmony_ci} 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_civoid mtl_enable_ipc_interrupts(struct snd_sof_dev *sdev) 12262306a36Sopenharmony_ci{ 12362306a36Sopenharmony_ci struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata; 12462306a36Sopenharmony_ci const struct sof_intel_dsp_desc *chip = hda->desc; 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci if (sdev->dspless_mode_selected) 12762306a36Sopenharmony_ci return; 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci /* enable IPC DONE and BUSY interrupts */ 13062306a36Sopenharmony_ci snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, chip->ipc_ctl, 13162306a36Sopenharmony_ci MTL_DSP_REG_HFIPCXCTL_BUSY | MTL_DSP_REG_HFIPCXCTL_DONE, 13262306a36Sopenharmony_ci MTL_DSP_REG_HFIPCXCTL_BUSY | MTL_DSP_REG_HFIPCXCTL_DONE); 13362306a36Sopenharmony_ci} 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_civoid mtl_disable_ipc_interrupts(struct snd_sof_dev *sdev) 13662306a36Sopenharmony_ci{ 13762306a36Sopenharmony_ci struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata; 13862306a36Sopenharmony_ci const struct sof_intel_dsp_desc *chip = hda->desc; 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci if (sdev->dspless_mode_selected) 14162306a36Sopenharmony_ci return; 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci /* disable IPC DONE and BUSY interrupts */ 14462306a36Sopenharmony_ci snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, chip->ipc_ctl, 14562306a36Sopenharmony_ci MTL_DSP_REG_HFIPCXCTL_BUSY | MTL_DSP_REG_HFIPCXCTL_DONE, 0); 14662306a36Sopenharmony_ci} 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_cistatic void mtl_enable_sdw_irq(struct snd_sof_dev *sdev, bool enable) 14962306a36Sopenharmony_ci{ 15062306a36Sopenharmony_ci u32 hipcie; 15162306a36Sopenharmony_ci u32 mask; 15262306a36Sopenharmony_ci u32 val; 15362306a36Sopenharmony_ci int ret; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci if (sdev->dspless_mode_selected) 15662306a36Sopenharmony_ci return; 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci /* Enable/Disable SoundWire interrupt */ 15962306a36Sopenharmony_ci mask = MTL_DSP_REG_HfSNDWIE_IE_MASK; 16062306a36Sopenharmony_ci if (enable) 16162306a36Sopenharmony_ci val = mask; 16262306a36Sopenharmony_ci else 16362306a36Sopenharmony_ci val = 0; 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_ci snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, MTL_DSP_REG_HfSNDWIE, mask, val); 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ci /* check if operation was successful */ 16862306a36Sopenharmony_ci ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR, MTL_DSP_REG_HfSNDWIE, hipcie, 16962306a36Sopenharmony_ci (hipcie & mask) == val, 17062306a36Sopenharmony_ci HDA_DSP_REG_POLL_INTERVAL_US, HDA_DSP_RESET_TIMEOUT_US); 17162306a36Sopenharmony_ci if (ret < 0) 17262306a36Sopenharmony_ci dev_err(sdev->dev, "failed to set SoundWire IPC interrupt %s\n", 17362306a36Sopenharmony_ci enable ? "enable" : "disable"); 17462306a36Sopenharmony_ci} 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ciint mtl_enable_interrupts(struct snd_sof_dev *sdev, bool enable) 17762306a36Sopenharmony_ci{ 17862306a36Sopenharmony_ci u32 hfintipptr; 17962306a36Sopenharmony_ci u32 irqinten; 18062306a36Sopenharmony_ci u32 hipcie; 18162306a36Sopenharmony_ci u32 mask; 18262306a36Sopenharmony_ci u32 val; 18362306a36Sopenharmony_ci int ret; 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci if (sdev->dspless_mode_selected) 18662306a36Sopenharmony_ci return 0; 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci /* read Interrupt IP Pointer */ 18962306a36Sopenharmony_ci hfintipptr = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_HFINTIPPTR) & MTL_HFINTIPPTR_PTR_MASK; 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_ci /* Enable/Disable Host IPC and SOUNDWIRE */ 19262306a36Sopenharmony_ci mask = MTL_IRQ_INTEN_L_HOST_IPC_MASK | MTL_IRQ_INTEN_L_SOUNDWIRE_MASK; 19362306a36Sopenharmony_ci if (enable) 19462306a36Sopenharmony_ci val = mask; 19562306a36Sopenharmony_ci else 19662306a36Sopenharmony_ci val = 0; 19762306a36Sopenharmony_ci 19862306a36Sopenharmony_ci snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, hfintipptr, mask, val); 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci /* check if operation was successful */ 20162306a36Sopenharmony_ci ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR, hfintipptr, irqinten, 20262306a36Sopenharmony_ci (irqinten & mask) == val, 20362306a36Sopenharmony_ci HDA_DSP_REG_POLL_INTERVAL_US, HDA_DSP_RESET_TIMEOUT_US); 20462306a36Sopenharmony_ci if (ret < 0) { 20562306a36Sopenharmony_ci dev_err(sdev->dev, "failed to %s Host IPC and/or SOUNDWIRE\n", 20662306a36Sopenharmony_ci enable ? "enable" : "disable"); 20762306a36Sopenharmony_ci return ret; 20862306a36Sopenharmony_ci } 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci /* Enable/Disable Host IPC interrupt*/ 21162306a36Sopenharmony_ci mask = MTL_DSP_REG_HfHIPCIE_IE_MASK; 21262306a36Sopenharmony_ci if (enable) 21362306a36Sopenharmony_ci val = mask; 21462306a36Sopenharmony_ci else 21562306a36Sopenharmony_ci val = 0; 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, MTL_DSP_REG_HfHIPCIE, mask, val); 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_ci /* check if operation was successful */ 22062306a36Sopenharmony_ci ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR, MTL_DSP_REG_HfHIPCIE, hipcie, 22162306a36Sopenharmony_ci (hipcie & mask) == val, 22262306a36Sopenharmony_ci HDA_DSP_REG_POLL_INTERVAL_US, HDA_DSP_RESET_TIMEOUT_US); 22362306a36Sopenharmony_ci if (ret < 0) { 22462306a36Sopenharmony_ci dev_err(sdev->dev, "failed to set Host IPC interrupt %s\n", 22562306a36Sopenharmony_ci enable ? "enable" : "disable"); 22662306a36Sopenharmony_ci return ret; 22762306a36Sopenharmony_ci } 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci return ret; 23062306a36Sopenharmony_ci} 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_ci/* pre fw run operations */ 23362306a36Sopenharmony_ciint mtl_dsp_pre_fw_run(struct snd_sof_dev *sdev) 23462306a36Sopenharmony_ci{ 23562306a36Sopenharmony_ci struct sof_intel_hda_dev *hdev = sdev->pdata->hw_pdata; 23662306a36Sopenharmony_ci u32 dsphfpwrsts; 23762306a36Sopenharmony_ci u32 dsphfdsscs; 23862306a36Sopenharmony_ci u32 cpa; 23962306a36Sopenharmony_ci u32 pgs; 24062306a36Sopenharmony_ci int ret; 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_ci /* Set the DSP subsystem power on */ 24362306a36Sopenharmony_ci snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, MTL_HFDSSCS, 24462306a36Sopenharmony_ci MTL_HFDSSCS_SPA_MASK, MTL_HFDSSCS_SPA_MASK); 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_ci /* Wait for unstable CPA read (1 then 0 then 1) just after setting SPA bit */ 24762306a36Sopenharmony_ci usleep_range(1000, 1010); 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_ci /* poll with timeout to check if operation successful */ 25062306a36Sopenharmony_ci cpa = MTL_HFDSSCS_CPA_MASK; 25162306a36Sopenharmony_ci ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR, MTL_HFDSSCS, dsphfdsscs, 25262306a36Sopenharmony_ci (dsphfdsscs & cpa) == cpa, HDA_DSP_REG_POLL_INTERVAL_US, 25362306a36Sopenharmony_ci HDA_DSP_RESET_TIMEOUT_US); 25462306a36Sopenharmony_ci if (ret < 0) { 25562306a36Sopenharmony_ci dev_err(sdev->dev, "failed to enable DSP subsystem\n"); 25662306a36Sopenharmony_ci return ret; 25762306a36Sopenharmony_ci } 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_ci /* Power up gated-DSP-0 domain in order to access the DSP shim register block. */ 26062306a36Sopenharmony_ci snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, MTL_HFPWRCTL, 26162306a36Sopenharmony_ci MTL_HFPWRCTL_WPDSPHPXPG, MTL_HFPWRCTL_WPDSPHPXPG); 26262306a36Sopenharmony_ci 26362306a36Sopenharmony_ci usleep_range(1000, 1010); 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_ci /* poll with timeout to check if operation successful */ 26662306a36Sopenharmony_ci pgs = MTL_HFPWRSTS_DSPHPXPGS_MASK; 26762306a36Sopenharmony_ci ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR, MTL_HFPWRSTS, dsphfpwrsts, 26862306a36Sopenharmony_ci (dsphfpwrsts & pgs) == pgs, 26962306a36Sopenharmony_ci HDA_DSP_REG_POLL_INTERVAL_US, 27062306a36Sopenharmony_ci HDA_DSP_RESET_TIMEOUT_US); 27162306a36Sopenharmony_ci if (ret < 0) 27262306a36Sopenharmony_ci dev_err(sdev->dev, "failed to power up gated DSP domain\n"); 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_ci /* if SoundWire is used, make sure it is not power-gated */ 27562306a36Sopenharmony_ci if (hdev->info.handle && hdev->info.link_mask > 0) 27662306a36Sopenharmony_ci snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, MTL_HFPWRCTL, 27762306a36Sopenharmony_ci MTL_HfPWRCTL_WPIOXPG(1), MTL_HfPWRCTL_WPIOXPG(1)); 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_ci return ret; 28062306a36Sopenharmony_ci} 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_ciint mtl_dsp_post_fw_run(struct snd_sof_dev *sdev) 28362306a36Sopenharmony_ci{ 28462306a36Sopenharmony_ci int ret; 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_ci if (sdev->first_boot) { 28762306a36Sopenharmony_ci struct sof_intel_hda_dev *hdev = sdev->pdata->hw_pdata; 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_ci ret = hda_sdw_startup(sdev); 29062306a36Sopenharmony_ci if (ret < 0) { 29162306a36Sopenharmony_ci dev_err(sdev->dev, "could not startup SoundWire links\n"); 29262306a36Sopenharmony_ci return ret; 29362306a36Sopenharmony_ci } 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_ci /* Check if IMR boot is usable */ 29662306a36Sopenharmony_ci if (!sof_debug_check_flag(SOF_DBG_IGNORE_D3_PERSISTENT)) 29762306a36Sopenharmony_ci hdev->imrboot_supported = true; 29862306a36Sopenharmony_ci } 29962306a36Sopenharmony_ci 30062306a36Sopenharmony_ci hda_sdw_int_enable(sdev, true); 30162306a36Sopenharmony_ci return 0; 30262306a36Sopenharmony_ci} 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_civoid mtl_dsp_dump(struct snd_sof_dev *sdev, u32 flags) 30562306a36Sopenharmony_ci{ 30662306a36Sopenharmony_ci char *level = (flags & SOF_DBG_DUMP_OPTIONAL) ? KERN_DEBUG : KERN_ERR; 30762306a36Sopenharmony_ci u32 romdbgsts; 30862306a36Sopenharmony_ci u32 romdbgerr; 30962306a36Sopenharmony_ci u32 fwsts; 31062306a36Sopenharmony_ci u32 fwlec; 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_ci fwsts = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_ROM_STS); 31362306a36Sopenharmony_ci fwlec = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_ROM_ERROR); 31462306a36Sopenharmony_ci romdbgsts = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFFLGPXQWY); 31562306a36Sopenharmony_ci romdbgerr = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFFLGPXQWY_ERROR); 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_ci dev_err(sdev->dev, "ROM status: %#x, ROM error: %#x\n", fwsts, fwlec); 31862306a36Sopenharmony_ci dev_err(sdev->dev, "ROM debug status: %#x, ROM debug error: %#x\n", romdbgsts, 31962306a36Sopenharmony_ci romdbgerr); 32062306a36Sopenharmony_ci romdbgsts = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFFLGPXQWY + 0x8 * 3); 32162306a36Sopenharmony_ci dev_printk(level, sdev->dev, "ROM feature bit%s enabled\n", 32262306a36Sopenharmony_ci romdbgsts & BIT(24) ? "" : " not"); 32362306a36Sopenharmony_ci} 32462306a36Sopenharmony_ci 32562306a36Sopenharmony_cistatic bool mtl_dsp_primary_core_is_enabled(struct snd_sof_dev *sdev) 32662306a36Sopenharmony_ci{ 32762306a36Sopenharmony_ci int val; 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_ci val = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP2CXCTL_PRIMARY_CORE); 33062306a36Sopenharmony_ci if (val != U32_MAX && val & MTL_DSP2CXCTL_PRIMARY_CORE_CPA_MASK) 33162306a36Sopenharmony_ci return true; 33262306a36Sopenharmony_ci 33362306a36Sopenharmony_ci return false; 33462306a36Sopenharmony_ci} 33562306a36Sopenharmony_ci 33662306a36Sopenharmony_cistatic int mtl_dsp_core_power_up(struct snd_sof_dev *sdev, int core) 33762306a36Sopenharmony_ci{ 33862306a36Sopenharmony_ci unsigned int cpa; 33962306a36Sopenharmony_ci u32 dspcxctl; 34062306a36Sopenharmony_ci int ret; 34162306a36Sopenharmony_ci 34262306a36Sopenharmony_ci /* Only the primary core can be powered up by the host */ 34362306a36Sopenharmony_ci if (core != SOF_DSP_PRIMARY_CORE || mtl_dsp_primary_core_is_enabled(sdev)) 34462306a36Sopenharmony_ci return 0; 34562306a36Sopenharmony_ci 34662306a36Sopenharmony_ci /* Program the owner of the IP & shim registers (10: Host CPU) */ 34762306a36Sopenharmony_ci snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, MTL_DSP2CXCTL_PRIMARY_CORE, 34862306a36Sopenharmony_ci MTL_DSP2CXCTL_PRIMARY_CORE_OSEL, 34962306a36Sopenharmony_ci 0x2 << MTL_DSP2CXCTL_PRIMARY_CORE_OSEL_SHIFT); 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_ci /* enable SPA bit */ 35262306a36Sopenharmony_ci snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, MTL_DSP2CXCTL_PRIMARY_CORE, 35362306a36Sopenharmony_ci MTL_DSP2CXCTL_PRIMARY_CORE_SPA_MASK, 35462306a36Sopenharmony_ci MTL_DSP2CXCTL_PRIMARY_CORE_SPA_MASK); 35562306a36Sopenharmony_ci 35662306a36Sopenharmony_ci /* Wait for unstable CPA read (1 then 0 then 1) just after setting SPA bit */ 35762306a36Sopenharmony_ci usleep_range(1000, 1010); 35862306a36Sopenharmony_ci 35962306a36Sopenharmony_ci /* poll with timeout to check if operation successful */ 36062306a36Sopenharmony_ci cpa = MTL_DSP2CXCTL_PRIMARY_CORE_CPA_MASK; 36162306a36Sopenharmony_ci ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR, MTL_DSP2CXCTL_PRIMARY_CORE, dspcxctl, 36262306a36Sopenharmony_ci (dspcxctl & cpa) == cpa, HDA_DSP_REG_POLL_INTERVAL_US, 36362306a36Sopenharmony_ci HDA_DSP_RESET_TIMEOUT_US); 36462306a36Sopenharmony_ci if (ret < 0) { 36562306a36Sopenharmony_ci dev_err(sdev->dev, "%s: timeout on MTL_DSP2CXCTL_PRIMARY_CORE read\n", 36662306a36Sopenharmony_ci __func__); 36762306a36Sopenharmony_ci return ret; 36862306a36Sopenharmony_ci } 36962306a36Sopenharmony_ci 37062306a36Sopenharmony_ci /* set primary core mask and refcount to 1 */ 37162306a36Sopenharmony_ci sdev->enabled_cores_mask = BIT(SOF_DSP_PRIMARY_CORE); 37262306a36Sopenharmony_ci sdev->dsp_core_ref_count[SOF_DSP_PRIMARY_CORE] = 1; 37362306a36Sopenharmony_ci 37462306a36Sopenharmony_ci return 0; 37562306a36Sopenharmony_ci} 37662306a36Sopenharmony_ci 37762306a36Sopenharmony_cistatic int mtl_dsp_core_power_down(struct snd_sof_dev *sdev, int core) 37862306a36Sopenharmony_ci{ 37962306a36Sopenharmony_ci u32 dspcxctl; 38062306a36Sopenharmony_ci int ret; 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_ci /* Only the primary core can be powered down by the host */ 38362306a36Sopenharmony_ci if (core != SOF_DSP_PRIMARY_CORE || !mtl_dsp_primary_core_is_enabled(sdev)) 38462306a36Sopenharmony_ci return 0; 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_ci /* disable SPA bit */ 38762306a36Sopenharmony_ci snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, MTL_DSP2CXCTL_PRIMARY_CORE, 38862306a36Sopenharmony_ci MTL_DSP2CXCTL_PRIMARY_CORE_SPA_MASK, 0); 38962306a36Sopenharmony_ci 39062306a36Sopenharmony_ci /* Wait for unstable CPA read (0 then 1 then 0) just after setting SPA bit */ 39162306a36Sopenharmony_ci usleep_range(1000, 1010); 39262306a36Sopenharmony_ci 39362306a36Sopenharmony_ci ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR, MTL_DSP2CXCTL_PRIMARY_CORE, dspcxctl, 39462306a36Sopenharmony_ci !(dspcxctl & MTL_DSP2CXCTL_PRIMARY_CORE_CPA_MASK), 39562306a36Sopenharmony_ci HDA_DSP_REG_POLL_INTERVAL_US, 39662306a36Sopenharmony_ci HDA_DSP_PD_TIMEOUT * USEC_PER_MSEC); 39762306a36Sopenharmony_ci if (ret < 0) { 39862306a36Sopenharmony_ci dev_err(sdev->dev, "failed to power down primary core\n"); 39962306a36Sopenharmony_ci return ret; 40062306a36Sopenharmony_ci } 40162306a36Sopenharmony_ci 40262306a36Sopenharmony_ci sdev->enabled_cores_mask = 0; 40362306a36Sopenharmony_ci sdev->dsp_core_ref_count[SOF_DSP_PRIMARY_CORE] = 0; 40462306a36Sopenharmony_ci 40562306a36Sopenharmony_ci return 0; 40662306a36Sopenharmony_ci} 40762306a36Sopenharmony_ci 40862306a36Sopenharmony_ciint mtl_power_down_dsp(struct snd_sof_dev *sdev) 40962306a36Sopenharmony_ci{ 41062306a36Sopenharmony_ci u32 dsphfdsscs, cpa; 41162306a36Sopenharmony_ci int ret; 41262306a36Sopenharmony_ci 41362306a36Sopenharmony_ci /* first power down core */ 41462306a36Sopenharmony_ci ret = mtl_dsp_core_power_down(sdev, SOF_DSP_PRIMARY_CORE); 41562306a36Sopenharmony_ci if (ret) { 41662306a36Sopenharmony_ci dev_err(sdev->dev, "mtl dsp power down error, %d\n", ret); 41762306a36Sopenharmony_ci return ret; 41862306a36Sopenharmony_ci } 41962306a36Sopenharmony_ci 42062306a36Sopenharmony_ci /* Set the DSP subsystem power down */ 42162306a36Sopenharmony_ci snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, MTL_HFDSSCS, 42262306a36Sopenharmony_ci MTL_HFDSSCS_SPA_MASK, 0); 42362306a36Sopenharmony_ci 42462306a36Sopenharmony_ci /* Wait for unstable CPA read (0 then 1 then 0) just after setting SPA bit */ 42562306a36Sopenharmony_ci usleep_range(1000, 1010); 42662306a36Sopenharmony_ci 42762306a36Sopenharmony_ci /* poll with timeout to check if operation successful */ 42862306a36Sopenharmony_ci cpa = MTL_HFDSSCS_CPA_MASK; 42962306a36Sopenharmony_ci dsphfdsscs = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_HFDSSCS); 43062306a36Sopenharmony_ci return snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR, MTL_HFDSSCS, dsphfdsscs, 43162306a36Sopenharmony_ci (dsphfdsscs & cpa) == 0, HDA_DSP_REG_POLL_INTERVAL_US, 43262306a36Sopenharmony_ci HDA_DSP_RESET_TIMEOUT_US); 43362306a36Sopenharmony_ci} 43462306a36Sopenharmony_ci 43562306a36Sopenharmony_ciint mtl_dsp_cl_init(struct snd_sof_dev *sdev, int stream_tag, bool imr_boot) 43662306a36Sopenharmony_ci{ 43762306a36Sopenharmony_ci struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata; 43862306a36Sopenharmony_ci const struct sof_intel_dsp_desc *chip = hda->desc; 43962306a36Sopenharmony_ci unsigned int status; 44062306a36Sopenharmony_ci u32 ipc_hdr; 44162306a36Sopenharmony_ci int ret; 44262306a36Sopenharmony_ci 44362306a36Sopenharmony_ci /* step 1: purge FW request */ 44462306a36Sopenharmony_ci ipc_hdr = chip->ipc_req_mask | HDA_DSP_ROM_IPC_CONTROL; 44562306a36Sopenharmony_ci if (!imr_boot) 44662306a36Sopenharmony_ci ipc_hdr |= HDA_DSP_ROM_IPC_PURGE_FW | ((stream_tag - 1) << 9); 44762306a36Sopenharmony_ci 44862306a36Sopenharmony_ci snd_sof_dsp_write(sdev, HDA_DSP_BAR, chip->ipc_req, ipc_hdr); 44962306a36Sopenharmony_ci 45062306a36Sopenharmony_ci /* step 2: power up primary core */ 45162306a36Sopenharmony_ci ret = mtl_dsp_core_power_up(sdev, SOF_DSP_PRIMARY_CORE); 45262306a36Sopenharmony_ci if (ret < 0) { 45362306a36Sopenharmony_ci if (hda->boot_iteration == HDA_FW_BOOT_ATTEMPTS) 45462306a36Sopenharmony_ci dev_err(sdev->dev, "dsp core 0/1 power up failed\n"); 45562306a36Sopenharmony_ci goto err; 45662306a36Sopenharmony_ci } 45762306a36Sopenharmony_ci 45862306a36Sopenharmony_ci dev_dbg(sdev->dev, "Primary core power up successful\n"); 45962306a36Sopenharmony_ci 46062306a36Sopenharmony_ci /* step 3: wait for IPC DONE bit from ROM */ 46162306a36Sopenharmony_ci ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR, chip->ipc_ack, status, 46262306a36Sopenharmony_ci ((status & chip->ipc_ack_mask) == chip->ipc_ack_mask), 46362306a36Sopenharmony_ci HDA_DSP_REG_POLL_INTERVAL_US, HDA_DSP_INIT_TIMEOUT_US); 46462306a36Sopenharmony_ci if (ret < 0) { 46562306a36Sopenharmony_ci if (hda->boot_iteration == HDA_FW_BOOT_ATTEMPTS) 46662306a36Sopenharmony_ci dev_err(sdev->dev, "timeout waiting for purge IPC done\n"); 46762306a36Sopenharmony_ci goto err; 46862306a36Sopenharmony_ci } 46962306a36Sopenharmony_ci 47062306a36Sopenharmony_ci /* set DONE bit to clear the reply IPC message */ 47162306a36Sopenharmony_ci snd_sof_dsp_update_bits_forced(sdev, HDA_DSP_BAR, chip->ipc_ack, chip->ipc_ack_mask, 47262306a36Sopenharmony_ci chip->ipc_ack_mask); 47362306a36Sopenharmony_ci 47462306a36Sopenharmony_ci /* step 4: enable interrupts */ 47562306a36Sopenharmony_ci ret = mtl_enable_interrupts(sdev, true); 47662306a36Sopenharmony_ci if (ret < 0) { 47762306a36Sopenharmony_ci if (hda->boot_iteration == HDA_FW_BOOT_ATTEMPTS) 47862306a36Sopenharmony_ci dev_err(sdev->dev, "%s: failed to enable interrupts\n", __func__); 47962306a36Sopenharmony_ci goto err; 48062306a36Sopenharmony_ci } 48162306a36Sopenharmony_ci 48262306a36Sopenharmony_ci mtl_enable_ipc_interrupts(sdev); 48362306a36Sopenharmony_ci 48462306a36Sopenharmony_ci /* 48562306a36Sopenharmony_ci * ACE workaround: don't wait for ROM INIT. 48662306a36Sopenharmony_ci * The platform cannot catch ROM_INIT_DONE because of a very short 48762306a36Sopenharmony_ci * timing window. Follow the recommendations and skip this part. 48862306a36Sopenharmony_ci */ 48962306a36Sopenharmony_ci 49062306a36Sopenharmony_ci return 0; 49162306a36Sopenharmony_ci 49262306a36Sopenharmony_cierr: 49362306a36Sopenharmony_ci snd_sof_dsp_dbg_dump(sdev, "MTL DSP init fail", 0); 49462306a36Sopenharmony_ci mtl_dsp_core_power_down(sdev, SOF_DSP_PRIMARY_CORE); 49562306a36Sopenharmony_ci return ret; 49662306a36Sopenharmony_ci} 49762306a36Sopenharmony_ci 49862306a36Sopenharmony_ciirqreturn_t mtl_ipc_irq_thread(int irq, void *context) 49962306a36Sopenharmony_ci{ 50062306a36Sopenharmony_ci struct sof_ipc4_msg notification_data = {{ 0 }}; 50162306a36Sopenharmony_ci struct snd_sof_dev *sdev = context; 50262306a36Sopenharmony_ci bool ack_received = false; 50362306a36Sopenharmony_ci bool ipc_irq = false; 50462306a36Sopenharmony_ci u32 hipcida; 50562306a36Sopenharmony_ci u32 hipctdr; 50662306a36Sopenharmony_ci 50762306a36Sopenharmony_ci hipcida = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXIDA); 50862306a36Sopenharmony_ci hipctdr = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXTDR); 50962306a36Sopenharmony_ci 51062306a36Sopenharmony_ci /* reply message from DSP */ 51162306a36Sopenharmony_ci if (hipcida & MTL_DSP_REG_HFIPCXIDA_DONE) { 51262306a36Sopenharmony_ci /* DSP received the message */ 51362306a36Sopenharmony_ci snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXCTL, 51462306a36Sopenharmony_ci MTL_DSP_REG_HFIPCXCTL_DONE, 0); 51562306a36Sopenharmony_ci 51662306a36Sopenharmony_ci mtl_ipc_dsp_done(sdev); 51762306a36Sopenharmony_ci 51862306a36Sopenharmony_ci ipc_irq = true; 51962306a36Sopenharmony_ci ack_received = true; 52062306a36Sopenharmony_ci } 52162306a36Sopenharmony_ci 52262306a36Sopenharmony_ci if (hipctdr & MTL_DSP_REG_HFIPCXTDR_BUSY) { 52362306a36Sopenharmony_ci /* Message from DSP (reply or notification) */ 52462306a36Sopenharmony_ci u32 extension = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXTDDY); 52562306a36Sopenharmony_ci u32 primary = hipctdr & MTL_DSP_REG_HFIPCXTDR_MSG_MASK; 52662306a36Sopenharmony_ci 52762306a36Sopenharmony_ci /* 52862306a36Sopenharmony_ci * ACE fw sends a new fw ipc message to host to 52962306a36Sopenharmony_ci * notify the status of the last host ipc message 53062306a36Sopenharmony_ci */ 53162306a36Sopenharmony_ci if (primary & SOF_IPC4_MSG_DIR_MASK) { 53262306a36Sopenharmony_ci /* Reply received */ 53362306a36Sopenharmony_ci if (likely(sdev->fw_state == SOF_FW_BOOT_COMPLETE)) { 53462306a36Sopenharmony_ci struct sof_ipc4_msg *data = sdev->ipc->msg.reply_data; 53562306a36Sopenharmony_ci 53662306a36Sopenharmony_ci data->primary = primary; 53762306a36Sopenharmony_ci data->extension = extension; 53862306a36Sopenharmony_ci 53962306a36Sopenharmony_ci spin_lock_irq(&sdev->ipc_lock); 54062306a36Sopenharmony_ci 54162306a36Sopenharmony_ci snd_sof_ipc_get_reply(sdev); 54262306a36Sopenharmony_ci mtl_ipc_host_done(sdev); 54362306a36Sopenharmony_ci snd_sof_ipc_reply(sdev, data->primary); 54462306a36Sopenharmony_ci 54562306a36Sopenharmony_ci spin_unlock_irq(&sdev->ipc_lock); 54662306a36Sopenharmony_ci } else { 54762306a36Sopenharmony_ci dev_dbg_ratelimited(sdev->dev, 54862306a36Sopenharmony_ci "IPC reply before FW_READY: %#x|%#x\n", 54962306a36Sopenharmony_ci primary, extension); 55062306a36Sopenharmony_ci } 55162306a36Sopenharmony_ci } else { 55262306a36Sopenharmony_ci /* Notification received */ 55362306a36Sopenharmony_ci notification_data.primary = primary; 55462306a36Sopenharmony_ci notification_data.extension = extension; 55562306a36Sopenharmony_ci 55662306a36Sopenharmony_ci sdev->ipc->msg.rx_data = ¬ification_data; 55762306a36Sopenharmony_ci snd_sof_ipc_msgs_rx(sdev); 55862306a36Sopenharmony_ci sdev->ipc->msg.rx_data = NULL; 55962306a36Sopenharmony_ci 56062306a36Sopenharmony_ci mtl_ipc_host_done(sdev); 56162306a36Sopenharmony_ci } 56262306a36Sopenharmony_ci 56362306a36Sopenharmony_ci ipc_irq = true; 56462306a36Sopenharmony_ci } 56562306a36Sopenharmony_ci 56662306a36Sopenharmony_ci if (!ipc_irq) { 56762306a36Sopenharmony_ci /* This interrupt is not shared so no need to return IRQ_NONE. */ 56862306a36Sopenharmony_ci dev_dbg_ratelimited(sdev->dev, "nothing to do in IPC IRQ thread\n"); 56962306a36Sopenharmony_ci } 57062306a36Sopenharmony_ci 57162306a36Sopenharmony_ci if (ack_received) { 57262306a36Sopenharmony_ci struct sof_intel_hda_dev *hdev = sdev->pdata->hw_pdata; 57362306a36Sopenharmony_ci 57462306a36Sopenharmony_ci if (hdev->delayed_ipc_tx_msg) 57562306a36Sopenharmony_ci mtl_ipc_send_msg(sdev, hdev->delayed_ipc_tx_msg); 57662306a36Sopenharmony_ci } 57762306a36Sopenharmony_ci 57862306a36Sopenharmony_ci return IRQ_HANDLED; 57962306a36Sopenharmony_ci} 58062306a36Sopenharmony_ci 58162306a36Sopenharmony_ciint mtl_dsp_ipc_get_mailbox_offset(struct snd_sof_dev *sdev) 58262306a36Sopenharmony_ci{ 58362306a36Sopenharmony_ci return MTL_DSP_MBOX_UPLINK_OFFSET; 58462306a36Sopenharmony_ci} 58562306a36Sopenharmony_ci 58662306a36Sopenharmony_ciint mtl_dsp_ipc_get_window_offset(struct snd_sof_dev *sdev, u32 id) 58762306a36Sopenharmony_ci{ 58862306a36Sopenharmony_ci return MTL_SRAM_WINDOW_OFFSET(id); 58962306a36Sopenharmony_ci} 59062306a36Sopenharmony_ci 59162306a36Sopenharmony_civoid mtl_ipc_dump(struct snd_sof_dev *sdev) 59262306a36Sopenharmony_ci{ 59362306a36Sopenharmony_ci u32 hipcidr, hipcidd, hipcida, hipctdr, hipctdd, hipctda, hipcctl; 59462306a36Sopenharmony_ci 59562306a36Sopenharmony_ci hipcidr = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXIDR); 59662306a36Sopenharmony_ci hipcidd = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXIDDY); 59762306a36Sopenharmony_ci hipcida = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXIDA); 59862306a36Sopenharmony_ci hipctdr = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXTDR); 59962306a36Sopenharmony_ci hipctdd = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXTDDY); 60062306a36Sopenharmony_ci hipctda = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXTDA); 60162306a36Sopenharmony_ci hipcctl = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXCTL); 60262306a36Sopenharmony_ci 60362306a36Sopenharmony_ci dev_err(sdev->dev, 60462306a36Sopenharmony_ci "Host IPC initiator: %#x|%#x|%#x, target: %#x|%#x|%#x, ctl: %#x\n", 60562306a36Sopenharmony_ci hipcidr, hipcidd, hipcida, hipctdr, hipctdd, hipctda, hipcctl); 60662306a36Sopenharmony_ci} 60762306a36Sopenharmony_ci 60862306a36Sopenharmony_cistatic int mtl_dsp_disable_interrupts(struct snd_sof_dev *sdev) 60962306a36Sopenharmony_ci{ 61062306a36Sopenharmony_ci mtl_enable_sdw_irq(sdev, false); 61162306a36Sopenharmony_ci mtl_disable_ipc_interrupts(sdev); 61262306a36Sopenharmony_ci return mtl_enable_interrupts(sdev, false); 61362306a36Sopenharmony_ci} 61462306a36Sopenharmony_ci 61562306a36Sopenharmony_ciu64 mtl_dsp_get_stream_hda_link_position(struct snd_sof_dev *sdev, 61662306a36Sopenharmony_ci struct snd_soc_component *component, 61762306a36Sopenharmony_ci struct snd_pcm_substream *substream) 61862306a36Sopenharmony_ci{ 61962306a36Sopenharmony_ci struct hdac_stream *hstream = substream->runtime->private_data; 62062306a36Sopenharmony_ci u32 llp_l, llp_u; 62162306a36Sopenharmony_ci 62262306a36Sopenharmony_ci llp_l = snd_sof_dsp_read(sdev, HDA_DSP_HDA_BAR, MTL_PPLCLLPL(hstream->index)); 62362306a36Sopenharmony_ci llp_u = snd_sof_dsp_read(sdev, HDA_DSP_HDA_BAR, MTL_PPLCLLPU(hstream->index)); 62462306a36Sopenharmony_ci return ((u64)llp_u << 32) | llp_l; 62562306a36Sopenharmony_ci} 62662306a36Sopenharmony_ci 62762306a36Sopenharmony_cistatic int mtl_dsp_core_get(struct snd_sof_dev *sdev, int core) 62862306a36Sopenharmony_ci{ 62962306a36Sopenharmony_ci const struct sof_ipc_pm_ops *pm_ops = sdev->ipc->ops->pm; 63062306a36Sopenharmony_ci 63162306a36Sopenharmony_ci if (core == SOF_DSP_PRIMARY_CORE) 63262306a36Sopenharmony_ci return mtl_dsp_core_power_up(sdev, SOF_DSP_PRIMARY_CORE); 63362306a36Sopenharmony_ci 63462306a36Sopenharmony_ci if (pm_ops->set_core_state) 63562306a36Sopenharmony_ci return pm_ops->set_core_state(sdev, core, true); 63662306a36Sopenharmony_ci 63762306a36Sopenharmony_ci return 0; 63862306a36Sopenharmony_ci} 63962306a36Sopenharmony_ci 64062306a36Sopenharmony_cistatic int mtl_dsp_core_put(struct snd_sof_dev *sdev, int core) 64162306a36Sopenharmony_ci{ 64262306a36Sopenharmony_ci const struct sof_ipc_pm_ops *pm_ops = sdev->ipc->ops->pm; 64362306a36Sopenharmony_ci int ret; 64462306a36Sopenharmony_ci 64562306a36Sopenharmony_ci if (pm_ops->set_core_state) { 64662306a36Sopenharmony_ci ret = pm_ops->set_core_state(sdev, core, false); 64762306a36Sopenharmony_ci if (ret < 0) 64862306a36Sopenharmony_ci return ret; 64962306a36Sopenharmony_ci } 65062306a36Sopenharmony_ci 65162306a36Sopenharmony_ci if (core == SOF_DSP_PRIMARY_CORE) 65262306a36Sopenharmony_ci return mtl_dsp_core_power_down(sdev, SOF_DSP_PRIMARY_CORE); 65362306a36Sopenharmony_ci 65462306a36Sopenharmony_ci return 0; 65562306a36Sopenharmony_ci} 65662306a36Sopenharmony_ci 65762306a36Sopenharmony_ci/* Meteorlake ops */ 65862306a36Sopenharmony_cistruct snd_sof_dsp_ops sof_mtl_ops; 65962306a36Sopenharmony_ciEXPORT_SYMBOL_NS(sof_mtl_ops, SND_SOC_SOF_INTEL_HDA_COMMON); 66062306a36Sopenharmony_ci 66162306a36Sopenharmony_ciint sof_mtl_ops_init(struct snd_sof_dev *sdev) 66262306a36Sopenharmony_ci{ 66362306a36Sopenharmony_ci struct sof_ipc4_fw_data *ipc4_data; 66462306a36Sopenharmony_ci 66562306a36Sopenharmony_ci /* common defaults */ 66662306a36Sopenharmony_ci memcpy(&sof_mtl_ops, &sof_hda_common_ops, sizeof(struct snd_sof_dsp_ops)); 66762306a36Sopenharmony_ci 66862306a36Sopenharmony_ci /* shutdown */ 66962306a36Sopenharmony_ci sof_mtl_ops.shutdown = hda_dsp_shutdown; 67062306a36Sopenharmony_ci 67162306a36Sopenharmony_ci /* doorbell */ 67262306a36Sopenharmony_ci sof_mtl_ops.irq_thread = mtl_ipc_irq_thread; 67362306a36Sopenharmony_ci 67462306a36Sopenharmony_ci /* ipc */ 67562306a36Sopenharmony_ci sof_mtl_ops.send_msg = mtl_ipc_send_msg; 67662306a36Sopenharmony_ci sof_mtl_ops.get_mailbox_offset = mtl_dsp_ipc_get_mailbox_offset; 67762306a36Sopenharmony_ci sof_mtl_ops.get_window_offset = mtl_dsp_ipc_get_window_offset; 67862306a36Sopenharmony_ci 67962306a36Sopenharmony_ci /* debug */ 68062306a36Sopenharmony_ci sof_mtl_ops.debug_map = mtl_dsp_debugfs; 68162306a36Sopenharmony_ci sof_mtl_ops.debug_map_count = ARRAY_SIZE(mtl_dsp_debugfs); 68262306a36Sopenharmony_ci sof_mtl_ops.dbg_dump = mtl_dsp_dump; 68362306a36Sopenharmony_ci sof_mtl_ops.ipc_dump = mtl_ipc_dump; 68462306a36Sopenharmony_ci 68562306a36Sopenharmony_ci /* pre/post fw run */ 68662306a36Sopenharmony_ci sof_mtl_ops.pre_fw_run = mtl_dsp_pre_fw_run; 68762306a36Sopenharmony_ci sof_mtl_ops.post_fw_run = mtl_dsp_post_fw_run; 68862306a36Sopenharmony_ci 68962306a36Sopenharmony_ci /* parse platform specific extended manifest */ 69062306a36Sopenharmony_ci sof_mtl_ops.parse_platform_ext_manifest = NULL; 69162306a36Sopenharmony_ci 69262306a36Sopenharmony_ci /* dsp core get/put */ 69362306a36Sopenharmony_ci sof_mtl_ops.core_get = mtl_dsp_core_get; 69462306a36Sopenharmony_ci sof_mtl_ops.core_put = mtl_dsp_core_put; 69562306a36Sopenharmony_ci 69662306a36Sopenharmony_ci sof_mtl_ops.get_stream_position = mtl_dsp_get_stream_hda_link_position; 69762306a36Sopenharmony_ci 69862306a36Sopenharmony_ci sdev->private = devm_kzalloc(sdev->dev, sizeof(struct sof_ipc4_fw_data), GFP_KERNEL); 69962306a36Sopenharmony_ci if (!sdev->private) 70062306a36Sopenharmony_ci return -ENOMEM; 70162306a36Sopenharmony_ci 70262306a36Sopenharmony_ci ipc4_data = sdev->private; 70362306a36Sopenharmony_ci ipc4_data->manifest_fw_hdr_offset = SOF_MAN4_FW_HDR_OFFSET; 70462306a36Sopenharmony_ci 70562306a36Sopenharmony_ci ipc4_data->mtrace_type = SOF_IPC4_MTRACE_INTEL_CAVS_2; 70662306a36Sopenharmony_ci 70762306a36Sopenharmony_ci /* External library loading support */ 70862306a36Sopenharmony_ci ipc4_data->load_library = hda_dsp_ipc4_load_library; 70962306a36Sopenharmony_ci 71062306a36Sopenharmony_ci /* set DAI ops */ 71162306a36Sopenharmony_ci hda_set_dai_drv_ops(sdev, &sof_mtl_ops); 71262306a36Sopenharmony_ci 71362306a36Sopenharmony_ci sof_mtl_ops.set_power_state = hda_dsp_set_power_state_ipc4; 71462306a36Sopenharmony_ci 71562306a36Sopenharmony_ci return 0; 71662306a36Sopenharmony_ci}; 71762306a36Sopenharmony_ciEXPORT_SYMBOL_NS(sof_mtl_ops_init, SND_SOC_SOF_INTEL_HDA_COMMON); 71862306a36Sopenharmony_ci 71962306a36Sopenharmony_ciconst struct sof_intel_dsp_desc mtl_chip_info = { 72062306a36Sopenharmony_ci .cores_num = 3, 72162306a36Sopenharmony_ci .init_core_mask = BIT(0), 72262306a36Sopenharmony_ci .host_managed_cores_mask = BIT(0), 72362306a36Sopenharmony_ci .ipc_req = MTL_DSP_REG_HFIPCXIDR, 72462306a36Sopenharmony_ci .ipc_req_mask = MTL_DSP_REG_HFIPCXIDR_BUSY, 72562306a36Sopenharmony_ci .ipc_ack = MTL_DSP_REG_HFIPCXIDA, 72662306a36Sopenharmony_ci .ipc_ack_mask = MTL_DSP_REG_HFIPCXIDA_DONE, 72762306a36Sopenharmony_ci .ipc_ctl = MTL_DSP_REG_HFIPCXCTL, 72862306a36Sopenharmony_ci .rom_status_reg = MTL_DSP_ROM_STS, 72962306a36Sopenharmony_ci .rom_init_timeout = 300, 73062306a36Sopenharmony_ci .ssp_count = MTL_SSP_COUNT, 73162306a36Sopenharmony_ci .ssp_base_offset = CNL_SSP_BASE_OFFSET, 73262306a36Sopenharmony_ci .sdw_shim_base = SDW_SHIM_BASE_ACE, 73362306a36Sopenharmony_ci .sdw_alh_base = SDW_ALH_BASE_ACE, 73462306a36Sopenharmony_ci .d0i3_offset = MTL_HDA_VS_D0I3C, 73562306a36Sopenharmony_ci .read_sdw_lcount = hda_sdw_check_lcount_common, 73662306a36Sopenharmony_ci .enable_sdw_irq = mtl_enable_sdw_irq, 73762306a36Sopenharmony_ci .check_sdw_irq = mtl_dsp_check_sdw_irq, 73862306a36Sopenharmony_ci .check_sdw_wakeen_irq = hda_sdw_check_wakeen_irq_common, 73962306a36Sopenharmony_ci .check_ipc_irq = mtl_dsp_check_ipc_irq, 74062306a36Sopenharmony_ci .cl_init = mtl_dsp_cl_init, 74162306a36Sopenharmony_ci .power_down_dsp = mtl_power_down_dsp, 74262306a36Sopenharmony_ci .disable_interrupts = mtl_dsp_disable_interrupts, 74362306a36Sopenharmony_ci .hw_ip_version = SOF_INTEL_ACE_1_0, 74462306a36Sopenharmony_ci}; 74562306a36Sopenharmony_ciEXPORT_SYMBOL_NS(mtl_chip_info, SND_SOC_SOF_INTEL_HDA_COMMON); 746