162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause) 262306a36Sopenharmony_ci// 362306a36Sopenharmony_ci// This file is provided under a dual BSD/GPLv2 license. When using or 462306a36Sopenharmony_ci// redistributing this file, you may do so under either license. 562306a36Sopenharmony_ci// 662306a36Sopenharmony_ci// Copyright(c) 2018 Intel Corporation. All rights reserved. 762306a36Sopenharmony_ci// 862306a36Sopenharmony_ci// Authors: Liam Girdwood <liam.r.girdwood@linux.intel.com> 962306a36Sopenharmony_ci// Ranjani Sridharan <ranjani.sridharan@linux.intel.com> 1062306a36Sopenharmony_ci// Rander Wang <rander.wang@intel.com> 1162306a36Sopenharmony_ci// Keyon Jie <yang.jie@linux.intel.com> 1262306a36Sopenharmony_ci// 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci/* 1562306a36Sopenharmony_ci * Hardware interface for generic Intel audio DSP HDA IP 1662306a36Sopenharmony_ci */ 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci#include <linux/module.h> 1962306a36Sopenharmony_ci#include <sound/hdaudio_ext.h> 2062306a36Sopenharmony_ci#include <sound/hda_register.h> 2162306a36Sopenharmony_ci#include <sound/hda_component.h> 2262306a36Sopenharmony_ci#include <sound/hda-mlink.h> 2362306a36Sopenharmony_ci#include "../ops.h" 2462306a36Sopenharmony_ci#include "hda.h" 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci/* 2762306a36Sopenharmony_ci * HDA Operations. 2862306a36Sopenharmony_ci */ 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ciint hda_dsp_ctrl_link_reset(struct snd_sof_dev *sdev, bool reset) 3162306a36Sopenharmony_ci{ 3262306a36Sopenharmony_ci unsigned long timeout; 3362306a36Sopenharmony_ci u32 gctl = 0; 3462306a36Sopenharmony_ci u32 val; 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci /* 0 to enter reset and 1 to exit reset */ 3762306a36Sopenharmony_ci val = reset ? 0 : SOF_HDA_GCTL_RESET; 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci /* enter/exit HDA controller reset */ 4062306a36Sopenharmony_ci snd_sof_dsp_update_bits(sdev, HDA_DSP_HDA_BAR, SOF_HDA_GCTL, 4162306a36Sopenharmony_ci SOF_HDA_GCTL_RESET, val); 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci /* wait to enter/exit reset */ 4462306a36Sopenharmony_ci timeout = jiffies + msecs_to_jiffies(HDA_DSP_CTRL_RESET_TIMEOUT); 4562306a36Sopenharmony_ci while (time_before(jiffies, timeout)) { 4662306a36Sopenharmony_ci gctl = snd_sof_dsp_read(sdev, HDA_DSP_HDA_BAR, SOF_HDA_GCTL); 4762306a36Sopenharmony_ci if ((gctl & SOF_HDA_GCTL_RESET) == val) 4862306a36Sopenharmony_ci return 0; 4962306a36Sopenharmony_ci usleep_range(500, 1000); 5062306a36Sopenharmony_ci } 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci /* enter/exit reset failed */ 5362306a36Sopenharmony_ci dev_err(sdev->dev, "error: failed to %s HDA controller gctl 0x%x\n", 5462306a36Sopenharmony_ci reset ? "reset" : "ready", gctl); 5562306a36Sopenharmony_ci return -EIO; 5662306a36Sopenharmony_ci} 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ciint hda_dsp_ctrl_get_caps(struct snd_sof_dev *sdev) 5962306a36Sopenharmony_ci{ 6062306a36Sopenharmony_ci struct hdac_bus *bus = sof_to_bus(sdev); 6162306a36Sopenharmony_ci u32 cap, offset, feature; 6262306a36Sopenharmony_ci int count = 0; 6362306a36Sopenharmony_ci int ret; 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci /* 6662306a36Sopenharmony_ci * On some devices, one reset cycle is necessary before reading 6762306a36Sopenharmony_ci * capabilities 6862306a36Sopenharmony_ci */ 6962306a36Sopenharmony_ci ret = hda_dsp_ctrl_link_reset(sdev, true); 7062306a36Sopenharmony_ci if (ret < 0) 7162306a36Sopenharmony_ci return ret; 7262306a36Sopenharmony_ci ret = hda_dsp_ctrl_link_reset(sdev, false); 7362306a36Sopenharmony_ci if (ret < 0) 7462306a36Sopenharmony_ci return ret; 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci offset = snd_sof_dsp_read(sdev, HDA_DSP_HDA_BAR, SOF_HDA_LLCH); 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci do { 7962306a36Sopenharmony_ci dev_dbg(sdev->dev, "checking for capabilities at offset 0x%x\n", 8062306a36Sopenharmony_ci offset & SOF_HDA_CAP_NEXT_MASK); 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci cap = snd_sof_dsp_read(sdev, HDA_DSP_HDA_BAR, offset); 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci if (cap == -1) { 8562306a36Sopenharmony_ci dev_dbg(bus->dev, "Invalid capability reg read\n"); 8662306a36Sopenharmony_ci break; 8762306a36Sopenharmony_ci } 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci feature = (cap & SOF_HDA_CAP_ID_MASK) >> SOF_HDA_CAP_ID_OFF; 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci switch (feature) { 9262306a36Sopenharmony_ci case SOF_HDA_PP_CAP_ID: 9362306a36Sopenharmony_ci dev_dbg(sdev->dev, "found DSP capability at 0x%x\n", 9462306a36Sopenharmony_ci offset); 9562306a36Sopenharmony_ci bus->ppcap = bus->remap_addr + offset; 9662306a36Sopenharmony_ci sdev->bar[HDA_DSP_PP_BAR] = bus->ppcap; 9762306a36Sopenharmony_ci break; 9862306a36Sopenharmony_ci case SOF_HDA_SPIB_CAP_ID: 9962306a36Sopenharmony_ci dev_dbg(sdev->dev, "found SPIB capability at 0x%x\n", 10062306a36Sopenharmony_ci offset); 10162306a36Sopenharmony_ci bus->spbcap = bus->remap_addr + offset; 10262306a36Sopenharmony_ci sdev->bar[HDA_DSP_SPIB_BAR] = bus->spbcap; 10362306a36Sopenharmony_ci break; 10462306a36Sopenharmony_ci case SOF_HDA_DRSM_CAP_ID: 10562306a36Sopenharmony_ci dev_dbg(sdev->dev, "found DRSM capability at 0x%x\n", 10662306a36Sopenharmony_ci offset); 10762306a36Sopenharmony_ci bus->drsmcap = bus->remap_addr + offset; 10862306a36Sopenharmony_ci sdev->bar[HDA_DSP_DRSM_BAR] = bus->drsmcap; 10962306a36Sopenharmony_ci break; 11062306a36Sopenharmony_ci case SOF_HDA_GTS_CAP_ID: 11162306a36Sopenharmony_ci dev_dbg(sdev->dev, "found GTS capability at 0x%x\n", 11262306a36Sopenharmony_ci offset); 11362306a36Sopenharmony_ci bus->gtscap = bus->remap_addr + offset; 11462306a36Sopenharmony_ci break; 11562306a36Sopenharmony_ci case SOF_HDA_ML_CAP_ID: 11662306a36Sopenharmony_ci dev_dbg(sdev->dev, "found ML capability at 0x%x\n", 11762306a36Sopenharmony_ci offset); 11862306a36Sopenharmony_ci bus->mlcap = bus->remap_addr + offset; 11962306a36Sopenharmony_ci break; 12062306a36Sopenharmony_ci default: 12162306a36Sopenharmony_ci dev_dbg(sdev->dev, "found capability %d at 0x%x\n", 12262306a36Sopenharmony_ci feature, offset); 12362306a36Sopenharmony_ci break; 12462306a36Sopenharmony_ci } 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci offset = cap & SOF_HDA_CAP_NEXT_MASK; 12762306a36Sopenharmony_ci } while (count++ <= SOF_HDA_MAX_CAPS && offset); 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci return 0; 13062306a36Sopenharmony_ci} 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_civoid hda_dsp_ctrl_ppcap_enable(struct snd_sof_dev *sdev, bool enable) 13362306a36Sopenharmony_ci{ 13462306a36Sopenharmony_ci u32 val = enable ? SOF_HDA_PPCTL_GPROCEN : 0; 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_ci snd_sof_dsp_update_bits(sdev, HDA_DSP_PP_BAR, SOF_HDA_REG_PP_PPCTL, 13762306a36Sopenharmony_ci SOF_HDA_PPCTL_GPROCEN, val); 13862306a36Sopenharmony_ci} 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_civoid hda_dsp_ctrl_ppcap_int_enable(struct snd_sof_dev *sdev, bool enable) 14162306a36Sopenharmony_ci{ 14262306a36Sopenharmony_ci u32 val = enable ? SOF_HDA_PPCTL_PIE : 0; 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_ci snd_sof_dsp_update_bits(sdev, HDA_DSP_PP_BAR, SOF_HDA_REG_PP_PPCTL, 14562306a36Sopenharmony_ci SOF_HDA_PPCTL_PIE, val); 14662306a36Sopenharmony_ci} 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_civoid hda_dsp_ctrl_misc_clock_gating(struct snd_sof_dev *sdev, bool enable) 14962306a36Sopenharmony_ci{ 15062306a36Sopenharmony_ci u32 val = enable ? PCI_CGCTL_MISCBDCGE_MASK : 0; 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci snd_sof_pci_update_bits(sdev, PCI_CGCTL, PCI_CGCTL_MISCBDCGE_MASK, val); 15362306a36Sopenharmony_ci} 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci/* 15662306a36Sopenharmony_ci * enable/disable audio dsp clock gating and power gating bits. 15762306a36Sopenharmony_ci * This allows the HW to opportunistically power and clock gate 15862306a36Sopenharmony_ci * the audio dsp when it is idle 15962306a36Sopenharmony_ci */ 16062306a36Sopenharmony_ciint hda_dsp_ctrl_clock_power_gating(struct snd_sof_dev *sdev, bool enable) 16162306a36Sopenharmony_ci{ 16262306a36Sopenharmony_ci struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata; 16362306a36Sopenharmony_ci u32 val; 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_ci /* enable/disable audio dsp clock gating */ 16662306a36Sopenharmony_ci val = enable ? PCI_CGCTL_ADSPDCGE : 0; 16762306a36Sopenharmony_ci snd_sof_pci_update_bits(sdev, PCI_CGCTL, PCI_CGCTL_ADSPDCGE, val); 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci /* disable the DMI link when requested. But enable only if it wasn't disabled previously */ 17062306a36Sopenharmony_ci val = enable ? HDA_VS_INTEL_EM2_L1SEN : 0; 17162306a36Sopenharmony_ci if (!enable || !hda->l1_disabled) 17262306a36Sopenharmony_ci snd_sof_dsp_update_bits(sdev, HDA_DSP_HDA_BAR, HDA_VS_INTEL_EM2, 17362306a36Sopenharmony_ci HDA_VS_INTEL_EM2_L1SEN, val); 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci /* enable/disable audio dsp power gating */ 17662306a36Sopenharmony_ci val = enable ? 0 : PCI_PGCTL_ADSPPGD; 17762306a36Sopenharmony_ci snd_sof_pci_update_bits(sdev, PCI_PGCTL, PCI_PGCTL_ADSPPGD, val); 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci return 0; 18062306a36Sopenharmony_ci} 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ciint hda_dsp_ctrl_init_chip(struct snd_sof_dev *sdev) 18362306a36Sopenharmony_ci{ 18462306a36Sopenharmony_ci struct hdac_bus *bus = sof_to_bus(sdev); 18562306a36Sopenharmony_ci struct hdac_stream *stream; 18662306a36Sopenharmony_ci int sd_offset, ret = 0; 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci if (bus->chip_init) 18962306a36Sopenharmony_ci return 0; 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_ci hda_codec_set_codec_wakeup(sdev, true); 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_ci hda_dsp_ctrl_misc_clock_gating(sdev, false); 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_ci /* reset HDA controller */ 19662306a36Sopenharmony_ci ret = hda_dsp_ctrl_link_reset(sdev, true); 19762306a36Sopenharmony_ci if (ret < 0) { 19862306a36Sopenharmony_ci dev_err(sdev->dev, "error: failed to reset HDA controller\n"); 19962306a36Sopenharmony_ci goto err; 20062306a36Sopenharmony_ci } 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci usleep_range(500, 1000); 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_ci /* exit HDA controller reset */ 20562306a36Sopenharmony_ci ret = hda_dsp_ctrl_link_reset(sdev, false); 20662306a36Sopenharmony_ci if (ret < 0) { 20762306a36Sopenharmony_ci dev_err(sdev->dev, "error: failed to exit HDA controller reset\n"); 20862306a36Sopenharmony_ci goto err; 20962306a36Sopenharmony_ci } 21062306a36Sopenharmony_ci usleep_range(1000, 1200); 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_ci hda_codec_detect_mask(sdev); 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_ci /* clear stream status */ 21562306a36Sopenharmony_ci list_for_each_entry(stream, &bus->stream_list, list) { 21662306a36Sopenharmony_ci sd_offset = SOF_STREAM_SD_OFFSET(stream); 21762306a36Sopenharmony_ci snd_sof_dsp_write(sdev, HDA_DSP_HDA_BAR, 21862306a36Sopenharmony_ci sd_offset + SOF_HDA_ADSP_REG_SD_STS, 21962306a36Sopenharmony_ci SOF_HDA_CL_DMA_SD_INT_MASK); 22062306a36Sopenharmony_ci } 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_ci /* clear WAKESTS */ 22362306a36Sopenharmony_ci snd_sof_dsp_write(sdev, HDA_DSP_HDA_BAR, SOF_HDA_WAKESTS, 22462306a36Sopenharmony_ci SOF_HDA_WAKESTS_INT_MASK); 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_ci hda_codec_rirb_status_clear(sdev); 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_ci /* clear interrupt status register */ 22962306a36Sopenharmony_ci snd_sof_dsp_write(sdev, HDA_DSP_HDA_BAR, SOF_HDA_INTSTS, 23062306a36Sopenharmony_ci SOF_HDA_INT_CTRL_EN | SOF_HDA_INT_ALL_STREAM); 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_ci hda_codec_init_cmd_io(sdev); 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_ci /* enable CIE and GIE interrupts */ 23562306a36Sopenharmony_ci snd_sof_dsp_update_bits(sdev, HDA_DSP_HDA_BAR, SOF_HDA_INTCTL, 23662306a36Sopenharmony_ci SOF_HDA_INT_CTRL_EN | SOF_HDA_INT_GLOBAL_EN, 23762306a36Sopenharmony_ci SOF_HDA_INT_CTRL_EN | SOF_HDA_INT_GLOBAL_EN); 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_ci /* program the position buffer */ 24062306a36Sopenharmony_ci if (bus->use_posbuf && bus->posbuf.addr) { 24162306a36Sopenharmony_ci snd_sof_dsp_write(sdev, HDA_DSP_HDA_BAR, SOF_HDA_ADSP_DPLBASE, 24262306a36Sopenharmony_ci (u32)bus->posbuf.addr); 24362306a36Sopenharmony_ci snd_sof_dsp_write(sdev, HDA_DSP_HDA_BAR, SOF_HDA_ADSP_DPUBASE, 24462306a36Sopenharmony_ci upper_32_bits(bus->posbuf.addr)); 24562306a36Sopenharmony_ci } 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_ci hda_bus_ml_reset_losidv(bus); 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_ci bus->chip_init = true; 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_cierr: 25262306a36Sopenharmony_ci hda_dsp_ctrl_misc_clock_gating(sdev, true); 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_ci hda_codec_set_codec_wakeup(sdev, false); 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_ci return ret; 25762306a36Sopenharmony_ci} 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_civoid hda_dsp_ctrl_stop_chip(struct snd_sof_dev *sdev) 26062306a36Sopenharmony_ci{ 26162306a36Sopenharmony_ci struct hdac_bus *bus = sof_to_bus(sdev); 26262306a36Sopenharmony_ci struct hdac_stream *stream; 26362306a36Sopenharmony_ci int sd_offset; 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_ci if (!bus->chip_init) 26662306a36Sopenharmony_ci return; 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_ci /* disable interrupts in stream descriptor */ 26962306a36Sopenharmony_ci list_for_each_entry(stream, &bus->stream_list, list) { 27062306a36Sopenharmony_ci sd_offset = SOF_STREAM_SD_OFFSET(stream); 27162306a36Sopenharmony_ci snd_sof_dsp_update_bits(sdev, HDA_DSP_HDA_BAR, 27262306a36Sopenharmony_ci sd_offset + 27362306a36Sopenharmony_ci SOF_HDA_ADSP_REG_SD_CTL, 27462306a36Sopenharmony_ci SOF_HDA_CL_DMA_SD_INT_MASK, 27562306a36Sopenharmony_ci 0); 27662306a36Sopenharmony_ci } 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci /* disable SIE for all streams */ 27962306a36Sopenharmony_ci snd_sof_dsp_update_bits(sdev, HDA_DSP_HDA_BAR, SOF_HDA_INTCTL, 28062306a36Sopenharmony_ci SOF_HDA_INT_ALL_STREAM, 0); 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_ci /* disable controller CIE and GIE */ 28362306a36Sopenharmony_ci snd_sof_dsp_update_bits(sdev, HDA_DSP_HDA_BAR, SOF_HDA_INTCTL, 28462306a36Sopenharmony_ci SOF_HDA_INT_CTRL_EN | SOF_HDA_INT_GLOBAL_EN, 28562306a36Sopenharmony_ci 0); 28662306a36Sopenharmony_ci 28762306a36Sopenharmony_ci /* clear stream status */ 28862306a36Sopenharmony_ci list_for_each_entry(stream, &bus->stream_list, list) { 28962306a36Sopenharmony_ci sd_offset = SOF_STREAM_SD_OFFSET(stream); 29062306a36Sopenharmony_ci snd_sof_dsp_write(sdev, HDA_DSP_HDA_BAR, 29162306a36Sopenharmony_ci sd_offset + SOF_HDA_ADSP_REG_SD_STS, 29262306a36Sopenharmony_ci SOF_HDA_CL_DMA_SD_INT_MASK); 29362306a36Sopenharmony_ci } 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_ci /* clear WAKESTS */ 29662306a36Sopenharmony_ci snd_sof_dsp_write(sdev, HDA_DSP_HDA_BAR, SOF_HDA_WAKESTS, 29762306a36Sopenharmony_ci SOF_HDA_WAKESTS_INT_MASK); 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci hda_codec_rirb_status_clear(sdev); 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci /* clear interrupt status register */ 30262306a36Sopenharmony_ci snd_sof_dsp_write(sdev, HDA_DSP_HDA_BAR, SOF_HDA_INTSTS, 30362306a36Sopenharmony_ci SOF_HDA_INT_CTRL_EN | SOF_HDA_INT_ALL_STREAM); 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_ci hda_codec_stop_cmd_io(sdev); 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_ci /* disable position buffer */ 30862306a36Sopenharmony_ci if (bus->use_posbuf && bus->posbuf.addr) { 30962306a36Sopenharmony_ci snd_sof_dsp_write(sdev, HDA_DSP_HDA_BAR, 31062306a36Sopenharmony_ci SOF_HDA_ADSP_DPLBASE, 0); 31162306a36Sopenharmony_ci snd_sof_dsp_write(sdev, HDA_DSP_HDA_BAR, 31262306a36Sopenharmony_ci SOF_HDA_ADSP_DPUBASE, 0); 31362306a36Sopenharmony_ci } 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_ci bus->chip_init = false; 31662306a36Sopenharmony_ci} 317