162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause) 262306a36Sopenharmony_ci// 362306a36Sopenharmony_ci// Copyright 2021-2022 NXP 462306a36Sopenharmony_ci// 562306a36Sopenharmony_ci// Author: Peng Zhang <peng.zhang_8@nxp.com> 662306a36Sopenharmony_ci// 762306a36Sopenharmony_ci// Hardware interface for audio DSP on i.MX8ULP 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#include <linux/arm-smccc.h> 1062306a36Sopenharmony_ci#include <linux/clk.h> 1162306a36Sopenharmony_ci#include <linux/firmware.h> 1262306a36Sopenharmony_ci#include <linux/firmware/imx/dsp.h> 1362306a36Sopenharmony_ci#include <linux/firmware/imx/ipc.h> 1462306a36Sopenharmony_ci#include <linux/firmware/imx/svc/misc.h> 1562306a36Sopenharmony_ci#include <linux/mfd/syscon.h> 1662306a36Sopenharmony_ci#include <linux/module.h> 1762306a36Sopenharmony_ci#include <linux/of_address.h> 1862306a36Sopenharmony_ci#include <linux/of_irq.h> 1962306a36Sopenharmony_ci#include <linux/of_platform.h> 2062306a36Sopenharmony_ci#include <linux/of_reserved_mem.h> 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci#include <sound/sof.h> 2362306a36Sopenharmony_ci#include <sound/sof/xtensa.h> 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci#include "../ops.h" 2662306a36Sopenharmony_ci#include "../sof-of-dev.h" 2762306a36Sopenharmony_ci#include "imx-common.h" 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci#define FSL_SIP_HIFI_XRDC 0xc200000e 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci/* SIM Domain register */ 3262306a36Sopenharmony_ci#define SYSCTRL0 0x8 3362306a36Sopenharmony_ci#define EXECUTE_BIT BIT(13) 3462306a36Sopenharmony_ci#define RESET_BIT BIT(16) 3562306a36Sopenharmony_ci#define HIFI4_CLK_BIT BIT(17) 3662306a36Sopenharmony_ci#define PB_CLK_BIT BIT(18) 3762306a36Sopenharmony_ci#define PLAT_CLK_BIT BIT(19) 3862306a36Sopenharmony_ci#define DEBUG_LOGIC_BIT BIT(25) 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci#define MBOX_OFFSET 0x800000 4162306a36Sopenharmony_ci#define MBOX_SIZE 0x1000 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_cistatic struct clk_bulk_data imx8ulp_dsp_clks[] = { 4462306a36Sopenharmony_ci { .id = "core" }, 4562306a36Sopenharmony_ci { .id = "ipg" }, 4662306a36Sopenharmony_ci { .id = "ocram" }, 4762306a36Sopenharmony_ci { .id = "mu" }, 4862306a36Sopenharmony_ci}; 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_cistruct imx8ulp_priv { 5162306a36Sopenharmony_ci struct device *dev; 5262306a36Sopenharmony_ci struct snd_sof_dev *sdev; 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci /* DSP IPC handler */ 5562306a36Sopenharmony_ci struct imx_dsp_ipc *dsp_ipc; 5662306a36Sopenharmony_ci struct platform_device *ipc_dev; 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci struct regmap *regmap; 5962306a36Sopenharmony_ci struct imx_clocks *clks; 6062306a36Sopenharmony_ci}; 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_cistatic void imx8ulp_sim_lpav_start(struct imx8ulp_priv *priv) 6362306a36Sopenharmony_ci{ 6462306a36Sopenharmony_ci /* Controls the HiFi4 DSP Reset: 1 in reset, 0 out of reset */ 6562306a36Sopenharmony_ci regmap_update_bits(priv->regmap, SYSCTRL0, RESET_BIT, 0); 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci /* Reset HiFi4 DSP Debug logic: 1 debug reset, 0 out of reset*/ 6862306a36Sopenharmony_ci regmap_update_bits(priv->regmap, SYSCTRL0, DEBUG_LOGIC_BIT, 0); 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci /* Stall HIFI4 DSP Execution: 1 stall, 0 run */ 7162306a36Sopenharmony_ci regmap_update_bits(priv->regmap, SYSCTRL0, EXECUTE_BIT, 0); 7262306a36Sopenharmony_ci} 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_cistatic int imx8ulp_get_mailbox_offset(struct snd_sof_dev *sdev) 7562306a36Sopenharmony_ci{ 7662306a36Sopenharmony_ci return MBOX_OFFSET; 7762306a36Sopenharmony_ci} 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_cistatic int imx8ulp_get_window_offset(struct snd_sof_dev *sdev, u32 id) 8062306a36Sopenharmony_ci{ 8162306a36Sopenharmony_ci return MBOX_OFFSET; 8262306a36Sopenharmony_ci} 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_cistatic void imx8ulp_dsp_handle_reply(struct imx_dsp_ipc *ipc) 8562306a36Sopenharmony_ci{ 8662306a36Sopenharmony_ci struct imx8ulp_priv *priv = imx_dsp_get_data(ipc); 8762306a36Sopenharmony_ci unsigned long flags; 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci spin_lock_irqsave(&priv->sdev->ipc_lock, flags); 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci snd_sof_ipc_process_reply(priv->sdev, 0); 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci spin_unlock_irqrestore(&priv->sdev->ipc_lock, flags); 9462306a36Sopenharmony_ci} 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_cistatic void imx8ulp_dsp_handle_request(struct imx_dsp_ipc *ipc) 9762306a36Sopenharmony_ci{ 9862306a36Sopenharmony_ci struct imx8ulp_priv *priv = imx_dsp_get_data(ipc); 9962306a36Sopenharmony_ci u32 p; /* panic code */ 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ci /* Read the message from the debug box. */ 10262306a36Sopenharmony_ci sof_mailbox_read(priv->sdev, priv->sdev->debug_box.offset + 4, &p, sizeof(p)); 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci /* Check to see if the message is a panic code (0x0dead***) */ 10562306a36Sopenharmony_ci if ((p & SOF_IPC_PANIC_MAGIC_MASK) == SOF_IPC_PANIC_MAGIC) 10662306a36Sopenharmony_ci snd_sof_dsp_panic(priv->sdev, p, true); 10762306a36Sopenharmony_ci else 10862306a36Sopenharmony_ci snd_sof_ipc_msgs_rx(priv->sdev); 10962306a36Sopenharmony_ci} 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_cistatic struct imx_dsp_ops dsp_ops = { 11262306a36Sopenharmony_ci .handle_reply = imx8ulp_dsp_handle_reply, 11362306a36Sopenharmony_ci .handle_request = imx8ulp_dsp_handle_request, 11462306a36Sopenharmony_ci}; 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_cistatic int imx8ulp_send_msg(struct snd_sof_dev *sdev, struct snd_sof_ipc_msg *msg) 11762306a36Sopenharmony_ci{ 11862306a36Sopenharmony_ci struct imx8ulp_priv *priv = sdev->pdata->hw_pdata; 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci sof_mailbox_write(sdev, sdev->host_box.offset, msg->msg_data, 12162306a36Sopenharmony_ci msg->msg_size); 12262306a36Sopenharmony_ci imx_dsp_ring_doorbell(priv->dsp_ipc, 0); 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_ci return 0; 12562306a36Sopenharmony_ci} 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_cistatic int imx8ulp_run(struct snd_sof_dev *sdev) 12862306a36Sopenharmony_ci{ 12962306a36Sopenharmony_ci struct imx8ulp_priv *priv = sdev->pdata->hw_pdata; 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci imx8ulp_sim_lpav_start(priv); 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ci return 0; 13462306a36Sopenharmony_ci} 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_cistatic int imx8ulp_reset(struct snd_sof_dev *sdev) 13762306a36Sopenharmony_ci{ 13862306a36Sopenharmony_ci struct imx8ulp_priv *priv = sdev->pdata->hw_pdata; 13962306a36Sopenharmony_ci struct arm_smccc_res smc_resource; 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci /* HiFi4 Platform Clock Enable: 1 enabled, 0 disabled */ 14262306a36Sopenharmony_ci regmap_update_bits(priv->regmap, SYSCTRL0, PLAT_CLK_BIT, PLAT_CLK_BIT); 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_ci /* HiFi4 PBCLK clock enable: 1 enabled, 0 disabled */ 14562306a36Sopenharmony_ci regmap_update_bits(priv->regmap, SYSCTRL0, PB_CLK_BIT, PB_CLK_BIT); 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci /* HiFi4 Clock Enable: 1 enabled, 0 disabled */ 14862306a36Sopenharmony_ci regmap_update_bits(priv->regmap, SYSCTRL0, HIFI4_CLK_BIT, HIFI4_CLK_BIT); 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci regmap_update_bits(priv->regmap, SYSCTRL0, RESET_BIT, RESET_BIT); 15162306a36Sopenharmony_ci usleep_range(1, 2); 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_ci /* Stall HIFI4 DSP Execution: 1 stall, 0 not stall */ 15462306a36Sopenharmony_ci regmap_update_bits(priv->regmap, SYSCTRL0, EXECUTE_BIT, EXECUTE_BIT); 15562306a36Sopenharmony_ci usleep_range(1, 2); 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci arm_smccc_smc(FSL_SIP_HIFI_XRDC, 0, 0, 0, 0, 0, 0, 0, &smc_resource); 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ci return 0; 16062306a36Sopenharmony_ci} 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_cistatic int imx8ulp_probe(struct snd_sof_dev *sdev) 16362306a36Sopenharmony_ci{ 16462306a36Sopenharmony_ci struct platform_device *pdev = 16562306a36Sopenharmony_ci container_of(sdev->dev, struct platform_device, dev); 16662306a36Sopenharmony_ci struct device_node *np = pdev->dev.of_node; 16762306a36Sopenharmony_ci struct device_node *res_node; 16862306a36Sopenharmony_ci struct resource *mmio; 16962306a36Sopenharmony_ci struct imx8ulp_priv *priv; 17062306a36Sopenharmony_ci struct resource res; 17162306a36Sopenharmony_ci u32 base, size; 17262306a36Sopenharmony_ci int ret = 0; 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_ci priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL); 17562306a36Sopenharmony_ci if (!priv) 17662306a36Sopenharmony_ci return -ENOMEM; 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_ci priv->clks = devm_kzalloc(&pdev->dev, sizeof(*priv->clks), GFP_KERNEL); 17962306a36Sopenharmony_ci if (!priv->clks) 18062306a36Sopenharmony_ci return -ENOMEM; 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci sdev->num_cores = 1; 18362306a36Sopenharmony_ci sdev->pdata->hw_pdata = priv; 18462306a36Sopenharmony_ci priv->dev = sdev->dev; 18562306a36Sopenharmony_ci priv->sdev = sdev; 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci /* System integration module(SIM) control dsp configuration */ 18862306a36Sopenharmony_ci priv->regmap = syscon_regmap_lookup_by_phandle(np, "fsl,dsp-ctrl"); 18962306a36Sopenharmony_ci if (IS_ERR(priv->regmap)) 19062306a36Sopenharmony_ci return PTR_ERR(priv->regmap); 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci priv->ipc_dev = platform_device_register_data(sdev->dev, "imx-dsp", 19362306a36Sopenharmony_ci PLATFORM_DEVID_NONE, 19462306a36Sopenharmony_ci pdev, sizeof(*pdev)); 19562306a36Sopenharmony_ci if (IS_ERR(priv->ipc_dev)) 19662306a36Sopenharmony_ci return PTR_ERR(priv->ipc_dev); 19762306a36Sopenharmony_ci 19862306a36Sopenharmony_ci priv->dsp_ipc = dev_get_drvdata(&priv->ipc_dev->dev); 19962306a36Sopenharmony_ci if (!priv->dsp_ipc) { 20062306a36Sopenharmony_ci /* DSP IPC driver not probed yet, try later */ 20162306a36Sopenharmony_ci ret = -EPROBE_DEFER; 20262306a36Sopenharmony_ci dev_err(sdev->dev, "Failed to get drvdata\n"); 20362306a36Sopenharmony_ci goto exit_pdev_unregister; 20462306a36Sopenharmony_ci } 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_ci imx_dsp_set_data(priv->dsp_ipc, priv); 20762306a36Sopenharmony_ci priv->dsp_ipc->ops = &dsp_ops; 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci /* DSP base */ 21062306a36Sopenharmony_ci mmio = platform_get_resource(pdev, IORESOURCE_MEM, 0); 21162306a36Sopenharmony_ci if (mmio) { 21262306a36Sopenharmony_ci base = mmio->start; 21362306a36Sopenharmony_ci size = resource_size(mmio); 21462306a36Sopenharmony_ci } else { 21562306a36Sopenharmony_ci dev_err(sdev->dev, "error: failed to get DSP base at idx 0\n"); 21662306a36Sopenharmony_ci ret = -EINVAL; 21762306a36Sopenharmony_ci goto exit_pdev_unregister; 21862306a36Sopenharmony_ci } 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_ci sdev->bar[SOF_FW_BLK_TYPE_IRAM] = devm_ioremap(sdev->dev, base, size); 22162306a36Sopenharmony_ci if (!sdev->bar[SOF_FW_BLK_TYPE_IRAM]) { 22262306a36Sopenharmony_ci dev_err(sdev->dev, "failed to ioremap base 0x%x size 0x%x\n", 22362306a36Sopenharmony_ci base, size); 22462306a36Sopenharmony_ci ret = -ENODEV; 22562306a36Sopenharmony_ci goto exit_pdev_unregister; 22662306a36Sopenharmony_ci } 22762306a36Sopenharmony_ci sdev->mmio_bar = SOF_FW_BLK_TYPE_IRAM; 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci res_node = of_parse_phandle(np, "memory-reserved", 0); 23062306a36Sopenharmony_ci if (!res_node) { 23162306a36Sopenharmony_ci dev_err(&pdev->dev, "failed to get memory region node\n"); 23262306a36Sopenharmony_ci ret = -ENODEV; 23362306a36Sopenharmony_ci goto exit_pdev_unregister; 23462306a36Sopenharmony_ci } 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_ci ret = of_address_to_resource(res_node, 0, &res); 23762306a36Sopenharmony_ci of_node_put(res_node); 23862306a36Sopenharmony_ci if (ret) { 23962306a36Sopenharmony_ci dev_err(&pdev->dev, "failed to get reserved region address\n"); 24062306a36Sopenharmony_ci goto exit_pdev_unregister; 24162306a36Sopenharmony_ci } 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci sdev->bar[SOF_FW_BLK_TYPE_SRAM] = devm_ioremap_wc(sdev->dev, res.start, 24462306a36Sopenharmony_ci resource_size(&res)); 24562306a36Sopenharmony_ci if (!sdev->bar[SOF_FW_BLK_TYPE_SRAM]) { 24662306a36Sopenharmony_ci dev_err(sdev->dev, "failed to ioremap mem 0x%x size 0x%x\n", 24762306a36Sopenharmony_ci base, size); 24862306a36Sopenharmony_ci ret = -ENOMEM; 24962306a36Sopenharmony_ci goto exit_pdev_unregister; 25062306a36Sopenharmony_ci } 25162306a36Sopenharmony_ci sdev->mailbox_bar = SOF_FW_BLK_TYPE_SRAM; 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_ci /* set default mailbox offset for FW ready message */ 25462306a36Sopenharmony_ci sdev->dsp_box.offset = MBOX_OFFSET; 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_ci ret = of_reserved_mem_device_init(sdev->dev); 25762306a36Sopenharmony_ci if (ret) { 25862306a36Sopenharmony_ci dev_err(&pdev->dev, "failed to init reserved memory region %d\n", ret); 25962306a36Sopenharmony_ci goto exit_pdev_unregister; 26062306a36Sopenharmony_ci } 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_ci priv->clks->dsp_clks = imx8ulp_dsp_clks; 26362306a36Sopenharmony_ci priv->clks->num_dsp_clks = ARRAY_SIZE(imx8ulp_dsp_clks); 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_ci ret = imx8_parse_clocks(sdev, priv->clks); 26662306a36Sopenharmony_ci if (ret < 0) 26762306a36Sopenharmony_ci goto exit_pdev_unregister; 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_ci ret = imx8_enable_clocks(sdev, priv->clks); 27062306a36Sopenharmony_ci if (ret < 0) 27162306a36Sopenharmony_ci goto exit_pdev_unregister; 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_ci return 0; 27462306a36Sopenharmony_ci 27562306a36Sopenharmony_ciexit_pdev_unregister: 27662306a36Sopenharmony_ci platform_device_unregister(priv->ipc_dev); 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci return ret; 27962306a36Sopenharmony_ci} 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_cistatic int imx8ulp_remove(struct snd_sof_dev *sdev) 28262306a36Sopenharmony_ci{ 28362306a36Sopenharmony_ci struct imx8ulp_priv *priv = sdev->pdata->hw_pdata; 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_ci imx8_disable_clocks(sdev, priv->clks); 28662306a36Sopenharmony_ci platform_device_unregister(priv->ipc_dev); 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ci return 0; 28962306a36Sopenharmony_ci} 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci/* on i.MX8 there is 1 to 1 match between type and BAR idx */ 29262306a36Sopenharmony_cistatic int imx8ulp_get_bar_index(struct snd_sof_dev *sdev, u32 type) 29362306a36Sopenharmony_ci{ 29462306a36Sopenharmony_ci return type; 29562306a36Sopenharmony_ci} 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_cistatic int imx8ulp_suspend(struct snd_sof_dev *sdev) 29862306a36Sopenharmony_ci{ 29962306a36Sopenharmony_ci int i; 30062306a36Sopenharmony_ci struct imx8ulp_priv *priv = (struct imx8ulp_priv *)sdev->pdata->hw_pdata; 30162306a36Sopenharmony_ci 30262306a36Sopenharmony_ci /*Stall DSP, release in .run() */ 30362306a36Sopenharmony_ci regmap_update_bits(priv->regmap, SYSCTRL0, EXECUTE_BIT, EXECUTE_BIT); 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_ci for (i = 0; i < DSP_MU_CHAN_NUM; i++) 30662306a36Sopenharmony_ci imx_dsp_free_channel(priv->dsp_ipc, i); 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_ci imx8_disable_clocks(sdev, priv->clks); 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_ci return 0; 31162306a36Sopenharmony_ci} 31262306a36Sopenharmony_ci 31362306a36Sopenharmony_cistatic int imx8ulp_resume(struct snd_sof_dev *sdev) 31462306a36Sopenharmony_ci{ 31562306a36Sopenharmony_ci struct imx8ulp_priv *priv = (struct imx8ulp_priv *)sdev->pdata->hw_pdata; 31662306a36Sopenharmony_ci int i; 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_ci imx8_enable_clocks(sdev, priv->clks); 31962306a36Sopenharmony_ci 32062306a36Sopenharmony_ci for (i = 0; i < DSP_MU_CHAN_NUM; i++) 32162306a36Sopenharmony_ci imx_dsp_request_channel(priv->dsp_ipc, i); 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_ci return 0; 32462306a36Sopenharmony_ci} 32562306a36Sopenharmony_ci 32662306a36Sopenharmony_cistatic int imx8ulp_dsp_runtime_resume(struct snd_sof_dev *sdev) 32762306a36Sopenharmony_ci{ 32862306a36Sopenharmony_ci const struct sof_dsp_power_state target_dsp_state = { 32962306a36Sopenharmony_ci .state = SOF_DSP_PM_D0, 33062306a36Sopenharmony_ci .substate = 0, 33162306a36Sopenharmony_ci }; 33262306a36Sopenharmony_ci 33362306a36Sopenharmony_ci imx8ulp_resume(sdev); 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ci return snd_sof_dsp_set_power_state(sdev, &target_dsp_state); 33662306a36Sopenharmony_ci} 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_cistatic int imx8ulp_dsp_runtime_suspend(struct snd_sof_dev *sdev) 33962306a36Sopenharmony_ci{ 34062306a36Sopenharmony_ci const struct sof_dsp_power_state target_dsp_state = { 34162306a36Sopenharmony_ci .state = SOF_DSP_PM_D3, 34262306a36Sopenharmony_ci .substate = 0, 34362306a36Sopenharmony_ci }; 34462306a36Sopenharmony_ci 34562306a36Sopenharmony_ci imx8ulp_suspend(sdev); 34662306a36Sopenharmony_ci 34762306a36Sopenharmony_ci return snd_sof_dsp_set_power_state(sdev, &target_dsp_state); 34862306a36Sopenharmony_ci} 34962306a36Sopenharmony_ci 35062306a36Sopenharmony_cistatic int imx8ulp_dsp_suspend(struct snd_sof_dev *sdev, unsigned int target_state) 35162306a36Sopenharmony_ci{ 35262306a36Sopenharmony_ci const struct sof_dsp_power_state target_dsp_state = { 35362306a36Sopenharmony_ci .state = target_state, 35462306a36Sopenharmony_ci .substate = 0, 35562306a36Sopenharmony_ci }; 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_ci if (!pm_runtime_suspended(sdev->dev)) 35862306a36Sopenharmony_ci imx8ulp_suspend(sdev); 35962306a36Sopenharmony_ci 36062306a36Sopenharmony_ci return snd_sof_dsp_set_power_state(sdev, &target_dsp_state); 36162306a36Sopenharmony_ci} 36262306a36Sopenharmony_ci 36362306a36Sopenharmony_cistatic int imx8ulp_dsp_resume(struct snd_sof_dev *sdev) 36462306a36Sopenharmony_ci{ 36562306a36Sopenharmony_ci const struct sof_dsp_power_state target_dsp_state = { 36662306a36Sopenharmony_ci .state = SOF_DSP_PM_D0, 36762306a36Sopenharmony_ci .substate = 0, 36862306a36Sopenharmony_ci }; 36962306a36Sopenharmony_ci 37062306a36Sopenharmony_ci imx8ulp_resume(sdev); 37162306a36Sopenharmony_ci 37262306a36Sopenharmony_ci if (pm_runtime_suspended(sdev->dev)) { 37362306a36Sopenharmony_ci pm_runtime_disable(sdev->dev); 37462306a36Sopenharmony_ci pm_runtime_set_active(sdev->dev); 37562306a36Sopenharmony_ci pm_runtime_mark_last_busy(sdev->dev); 37662306a36Sopenharmony_ci pm_runtime_enable(sdev->dev); 37762306a36Sopenharmony_ci pm_runtime_idle(sdev->dev); 37862306a36Sopenharmony_ci } 37962306a36Sopenharmony_ci 38062306a36Sopenharmony_ci return snd_sof_dsp_set_power_state(sdev, &target_dsp_state); 38162306a36Sopenharmony_ci} 38262306a36Sopenharmony_ci 38362306a36Sopenharmony_cistatic struct snd_soc_dai_driver imx8ulp_dai[] = { 38462306a36Sopenharmony_ci { 38562306a36Sopenharmony_ci .name = "sai5", 38662306a36Sopenharmony_ci .playback = { 38762306a36Sopenharmony_ci .channels_min = 1, 38862306a36Sopenharmony_ci .channels_max = 32, 38962306a36Sopenharmony_ci }, 39062306a36Sopenharmony_ci .capture = { 39162306a36Sopenharmony_ci .channels_min = 1, 39262306a36Sopenharmony_ci .channels_max = 32, 39362306a36Sopenharmony_ci }, 39462306a36Sopenharmony_ci }, 39562306a36Sopenharmony_ci { 39662306a36Sopenharmony_ci .name = "sai6", 39762306a36Sopenharmony_ci .playback = { 39862306a36Sopenharmony_ci .channels_min = 1, 39962306a36Sopenharmony_ci .channels_max = 32, 40062306a36Sopenharmony_ci }, 40162306a36Sopenharmony_ci .capture = { 40262306a36Sopenharmony_ci .channels_min = 1, 40362306a36Sopenharmony_ci .channels_max = 32, 40462306a36Sopenharmony_ci }, 40562306a36Sopenharmony_ci }, 40662306a36Sopenharmony_ci}; 40762306a36Sopenharmony_ci 40862306a36Sopenharmony_cistatic int imx8ulp_dsp_set_power_state(struct snd_sof_dev *sdev, 40962306a36Sopenharmony_ci const struct sof_dsp_power_state *target_state) 41062306a36Sopenharmony_ci{ 41162306a36Sopenharmony_ci sdev->dsp_power_state = *target_state; 41262306a36Sopenharmony_ci 41362306a36Sopenharmony_ci return 0; 41462306a36Sopenharmony_ci} 41562306a36Sopenharmony_ci 41662306a36Sopenharmony_ci/* i.MX8 ops */ 41762306a36Sopenharmony_cistatic struct snd_sof_dsp_ops sof_imx8ulp_ops = { 41862306a36Sopenharmony_ci /* probe and remove */ 41962306a36Sopenharmony_ci .probe = imx8ulp_probe, 42062306a36Sopenharmony_ci .remove = imx8ulp_remove, 42162306a36Sopenharmony_ci /* DSP core boot */ 42262306a36Sopenharmony_ci .run = imx8ulp_run, 42362306a36Sopenharmony_ci .reset = imx8ulp_reset, 42462306a36Sopenharmony_ci 42562306a36Sopenharmony_ci /* Block IO */ 42662306a36Sopenharmony_ci .block_read = sof_block_read, 42762306a36Sopenharmony_ci .block_write = sof_block_write, 42862306a36Sopenharmony_ci 42962306a36Sopenharmony_ci /* Module IO */ 43062306a36Sopenharmony_ci .read64 = sof_io_read64, 43162306a36Sopenharmony_ci 43262306a36Sopenharmony_ci /* Mailbox IO */ 43362306a36Sopenharmony_ci .mailbox_read = sof_mailbox_read, 43462306a36Sopenharmony_ci .mailbox_write = sof_mailbox_write, 43562306a36Sopenharmony_ci 43662306a36Sopenharmony_ci /* ipc */ 43762306a36Sopenharmony_ci .send_msg = imx8ulp_send_msg, 43862306a36Sopenharmony_ci .get_mailbox_offset = imx8ulp_get_mailbox_offset, 43962306a36Sopenharmony_ci .get_window_offset = imx8ulp_get_window_offset, 44062306a36Sopenharmony_ci 44162306a36Sopenharmony_ci .ipc_msg_data = sof_ipc_msg_data, 44262306a36Sopenharmony_ci .set_stream_data_offset = sof_set_stream_data_offset, 44362306a36Sopenharmony_ci 44462306a36Sopenharmony_ci /* stream callbacks */ 44562306a36Sopenharmony_ci .pcm_open = sof_stream_pcm_open, 44662306a36Sopenharmony_ci .pcm_close = sof_stream_pcm_close, 44762306a36Sopenharmony_ci 44862306a36Sopenharmony_ci /* module loading */ 44962306a36Sopenharmony_ci .get_bar_index = imx8ulp_get_bar_index, 45062306a36Sopenharmony_ci /* firmware loading */ 45162306a36Sopenharmony_ci .load_firmware = snd_sof_load_firmware_memcpy, 45262306a36Sopenharmony_ci 45362306a36Sopenharmony_ci /* Debug information */ 45462306a36Sopenharmony_ci .dbg_dump = imx8_dump, 45562306a36Sopenharmony_ci 45662306a36Sopenharmony_ci /* Firmware ops */ 45762306a36Sopenharmony_ci .dsp_arch_ops = &sof_xtensa_arch_ops, 45862306a36Sopenharmony_ci 45962306a36Sopenharmony_ci /* DAI drivers */ 46062306a36Sopenharmony_ci .drv = imx8ulp_dai, 46162306a36Sopenharmony_ci .num_drv = ARRAY_SIZE(imx8ulp_dai), 46262306a36Sopenharmony_ci 46362306a36Sopenharmony_ci /* ALSA HW info flags */ 46462306a36Sopenharmony_ci .hw_info = SNDRV_PCM_INFO_MMAP | 46562306a36Sopenharmony_ci SNDRV_PCM_INFO_MMAP_VALID | 46662306a36Sopenharmony_ci SNDRV_PCM_INFO_INTERLEAVED | 46762306a36Sopenharmony_ci SNDRV_PCM_INFO_PAUSE | 46862306a36Sopenharmony_ci SNDRV_PCM_INFO_NO_PERIOD_WAKEUP, 46962306a36Sopenharmony_ci 47062306a36Sopenharmony_ci /* PM */ 47162306a36Sopenharmony_ci .runtime_suspend = imx8ulp_dsp_runtime_suspend, 47262306a36Sopenharmony_ci .runtime_resume = imx8ulp_dsp_runtime_resume, 47362306a36Sopenharmony_ci 47462306a36Sopenharmony_ci .suspend = imx8ulp_dsp_suspend, 47562306a36Sopenharmony_ci .resume = imx8ulp_dsp_resume, 47662306a36Sopenharmony_ci 47762306a36Sopenharmony_ci .set_power_state = imx8ulp_dsp_set_power_state, 47862306a36Sopenharmony_ci}; 47962306a36Sopenharmony_ci 48062306a36Sopenharmony_cistatic struct sof_dev_desc sof_of_imx8ulp_desc = { 48162306a36Sopenharmony_ci .ipc_supported_mask = BIT(SOF_IPC), 48262306a36Sopenharmony_ci .ipc_default = SOF_IPC, 48362306a36Sopenharmony_ci .default_fw_path = { 48462306a36Sopenharmony_ci [SOF_IPC] = "imx/sof", 48562306a36Sopenharmony_ci }, 48662306a36Sopenharmony_ci .default_tplg_path = { 48762306a36Sopenharmony_ci [SOF_IPC] = "imx/sof-tplg", 48862306a36Sopenharmony_ci }, 48962306a36Sopenharmony_ci .default_fw_filename = { 49062306a36Sopenharmony_ci [SOF_IPC] = "sof-imx8ulp.ri", 49162306a36Sopenharmony_ci }, 49262306a36Sopenharmony_ci .nocodec_tplg_filename = "sof-imx8ulp-nocodec.tplg", 49362306a36Sopenharmony_ci .ops = &sof_imx8ulp_ops, 49462306a36Sopenharmony_ci}; 49562306a36Sopenharmony_ci 49662306a36Sopenharmony_cistatic const struct of_device_id sof_of_imx8ulp_ids[] = { 49762306a36Sopenharmony_ci { .compatible = "fsl,imx8ulp-dsp", .data = &sof_of_imx8ulp_desc}, 49862306a36Sopenharmony_ci { } 49962306a36Sopenharmony_ci}; 50062306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, sof_of_imx8ulp_ids); 50162306a36Sopenharmony_ci 50262306a36Sopenharmony_ci/* DT driver definition */ 50362306a36Sopenharmony_cistatic struct platform_driver snd_sof_of_imx8ulp_driver = { 50462306a36Sopenharmony_ci .probe = sof_of_probe, 50562306a36Sopenharmony_ci .remove = sof_of_remove, 50662306a36Sopenharmony_ci .driver = { 50762306a36Sopenharmony_ci .name = "sof-audio-of-imx8ulp", 50862306a36Sopenharmony_ci .pm = &sof_of_pm, 50962306a36Sopenharmony_ci .of_match_table = sof_of_imx8ulp_ids, 51062306a36Sopenharmony_ci }, 51162306a36Sopenharmony_ci}; 51262306a36Sopenharmony_cimodule_platform_driver(snd_sof_of_imx8ulp_driver); 51362306a36Sopenharmony_ci 51462306a36Sopenharmony_ciMODULE_IMPORT_NS(SND_SOC_SOF_XTENSA); 51562306a36Sopenharmony_ciMODULE_LICENSE("Dual BSD/GPL"); 516