162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-only */ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * ALSA SoC Audio Layer - Rockchip I2S/TDM Controller driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (c) 2018 Rockchip Electronics Co. Ltd. 662306a36Sopenharmony_ci * Author: Sugar Zhang <sugar.zhang@rock-chips.com> 762306a36Sopenharmony_ci * 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#ifndef _ROCKCHIP_I2S_TDM_H 1162306a36Sopenharmony_ci#define _ROCKCHIP_I2S_TDM_H 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci/* 1462306a36Sopenharmony_ci * TXCR 1562306a36Sopenharmony_ci * transmit operation control register 1662306a36Sopenharmony_ci */ 1762306a36Sopenharmony_ci#define I2S_TXCR_PATH_SHIFT(x) (23 + (x) * 2) 1862306a36Sopenharmony_ci#define I2S_TXCR_PATH_MASK(x) (0x3 << I2S_TXCR_PATH_SHIFT(x)) 1962306a36Sopenharmony_ci#define I2S_TXCR_PATH(x, v) ((v) << I2S_TXCR_PATH_SHIFT(x)) 2062306a36Sopenharmony_ci#define I2S_TXCR_RCNT_SHIFT 17 2162306a36Sopenharmony_ci#define I2S_TXCR_RCNT_MASK (0x3f << I2S_TXCR_RCNT_SHIFT) 2262306a36Sopenharmony_ci#define I2S_TXCR_CSR_SHIFT 15 2362306a36Sopenharmony_ci#define I2S_TXCR_CSR(x) ((x) << I2S_TXCR_CSR_SHIFT) 2462306a36Sopenharmony_ci#define I2S_TXCR_CSR_MASK (3 << I2S_TXCR_CSR_SHIFT) 2562306a36Sopenharmony_ci#define I2S_TXCR_HWT BIT(14) 2662306a36Sopenharmony_ci#define I2S_TXCR_SJM_SHIFT 12 2762306a36Sopenharmony_ci#define I2S_TXCR_SJM_R (0 << I2S_TXCR_SJM_SHIFT) 2862306a36Sopenharmony_ci#define I2S_TXCR_SJM_L (1 << I2S_TXCR_SJM_SHIFT) 2962306a36Sopenharmony_ci#define I2S_TXCR_FBM_SHIFT 11 3062306a36Sopenharmony_ci#define I2S_TXCR_FBM_MSB (0 << I2S_TXCR_FBM_SHIFT) 3162306a36Sopenharmony_ci#define I2S_TXCR_FBM_LSB (1 << I2S_TXCR_FBM_SHIFT) 3262306a36Sopenharmony_ci#define I2S_TXCR_IBM_SHIFT 9 3362306a36Sopenharmony_ci#define I2S_TXCR_IBM_NORMAL (0 << I2S_TXCR_IBM_SHIFT) 3462306a36Sopenharmony_ci#define I2S_TXCR_IBM_LSJM (1 << I2S_TXCR_IBM_SHIFT) 3562306a36Sopenharmony_ci#define I2S_TXCR_IBM_RSJM (2 << I2S_TXCR_IBM_SHIFT) 3662306a36Sopenharmony_ci#define I2S_TXCR_IBM_MASK (3 << I2S_TXCR_IBM_SHIFT) 3762306a36Sopenharmony_ci#define I2S_TXCR_PBM_SHIFT 7 3862306a36Sopenharmony_ci#define I2S_TXCR_PBM_MODE(x) ((x) << I2S_TXCR_PBM_SHIFT) 3962306a36Sopenharmony_ci#define I2S_TXCR_PBM_MASK (3 << I2S_TXCR_PBM_SHIFT) 4062306a36Sopenharmony_ci#define I2S_TXCR_TFS_SHIFT 5 4162306a36Sopenharmony_ci#define I2S_TXCR_TFS_I2S (0 << I2S_TXCR_TFS_SHIFT) 4262306a36Sopenharmony_ci#define I2S_TXCR_TFS_PCM (1 << I2S_TXCR_TFS_SHIFT) 4362306a36Sopenharmony_ci#define I2S_TXCR_TFS_TDM_PCM (2 << I2S_TXCR_TFS_SHIFT) 4462306a36Sopenharmony_ci#define I2S_TXCR_TFS_TDM_I2S (3 << I2S_TXCR_TFS_SHIFT) 4562306a36Sopenharmony_ci#define I2S_TXCR_TFS_MASK (3 << I2S_TXCR_TFS_SHIFT) 4662306a36Sopenharmony_ci#define I2S_TXCR_VDW_SHIFT 0 4762306a36Sopenharmony_ci#define I2S_TXCR_VDW(x) (((x) - 1) << I2S_TXCR_VDW_SHIFT) 4862306a36Sopenharmony_ci#define I2S_TXCR_VDW_MASK (0x1f << I2S_TXCR_VDW_SHIFT) 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci/* 5162306a36Sopenharmony_ci * RXCR 5262306a36Sopenharmony_ci * receive operation control register 5362306a36Sopenharmony_ci */ 5462306a36Sopenharmony_ci#define I2S_RXCR_PATH_SHIFT(x) (17 + (x) * 2) 5562306a36Sopenharmony_ci#define I2S_RXCR_PATH_MASK(x) (0x3 << I2S_RXCR_PATH_SHIFT(x)) 5662306a36Sopenharmony_ci#define I2S_RXCR_PATH(x, v) ((v) << I2S_RXCR_PATH_SHIFT(x)) 5762306a36Sopenharmony_ci#define I2S_RXCR_CSR_SHIFT 15 5862306a36Sopenharmony_ci#define I2S_RXCR_CSR(x) ((x) << I2S_RXCR_CSR_SHIFT) 5962306a36Sopenharmony_ci#define I2S_RXCR_CSR_MASK (3 << I2S_RXCR_CSR_SHIFT) 6062306a36Sopenharmony_ci#define I2S_RXCR_HWT BIT(14) 6162306a36Sopenharmony_ci#define I2S_RXCR_SJM_SHIFT 12 6262306a36Sopenharmony_ci#define I2S_RXCR_SJM_R (0 << I2S_RXCR_SJM_SHIFT) 6362306a36Sopenharmony_ci#define I2S_RXCR_SJM_L (1 << I2S_RXCR_SJM_SHIFT) 6462306a36Sopenharmony_ci#define I2S_RXCR_FBM_SHIFT 11 6562306a36Sopenharmony_ci#define I2S_RXCR_FBM_MSB (0 << I2S_RXCR_FBM_SHIFT) 6662306a36Sopenharmony_ci#define I2S_RXCR_FBM_LSB (1 << I2S_RXCR_FBM_SHIFT) 6762306a36Sopenharmony_ci#define I2S_RXCR_IBM_SHIFT 9 6862306a36Sopenharmony_ci#define I2S_RXCR_IBM_NORMAL (0 << I2S_RXCR_IBM_SHIFT) 6962306a36Sopenharmony_ci#define I2S_RXCR_IBM_LSJM (1 << I2S_RXCR_IBM_SHIFT) 7062306a36Sopenharmony_ci#define I2S_RXCR_IBM_RSJM (2 << I2S_RXCR_IBM_SHIFT) 7162306a36Sopenharmony_ci#define I2S_RXCR_IBM_MASK (3 << I2S_RXCR_IBM_SHIFT) 7262306a36Sopenharmony_ci#define I2S_RXCR_PBM_SHIFT 7 7362306a36Sopenharmony_ci#define I2S_RXCR_PBM_MODE(x) ((x) << I2S_RXCR_PBM_SHIFT) 7462306a36Sopenharmony_ci#define I2S_RXCR_PBM_MASK (3 << I2S_RXCR_PBM_SHIFT) 7562306a36Sopenharmony_ci#define I2S_RXCR_TFS_SHIFT 5 7662306a36Sopenharmony_ci#define I2S_RXCR_TFS_I2S (0 << I2S_RXCR_TFS_SHIFT) 7762306a36Sopenharmony_ci#define I2S_RXCR_TFS_PCM (1 << I2S_RXCR_TFS_SHIFT) 7862306a36Sopenharmony_ci#define I2S_RXCR_TFS_TDM_PCM (2 << I2S_RXCR_TFS_SHIFT) 7962306a36Sopenharmony_ci#define I2S_RXCR_TFS_TDM_I2S (3 << I2S_RXCR_TFS_SHIFT) 8062306a36Sopenharmony_ci#define I2S_RXCR_TFS_MASK (3 << I2S_RXCR_TFS_SHIFT) 8162306a36Sopenharmony_ci#define I2S_RXCR_VDW_SHIFT 0 8262306a36Sopenharmony_ci#define I2S_RXCR_VDW(x) (((x) - 1) << I2S_RXCR_VDW_SHIFT) 8362306a36Sopenharmony_ci#define I2S_RXCR_VDW_MASK (0x1f << I2S_RXCR_VDW_SHIFT) 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci/* 8662306a36Sopenharmony_ci * CKR 8762306a36Sopenharmony_ci * clock generation register 8862306a36Sopenharmony_ci */ 8962306a36Sopenharmony_ci#define I2S_CKR_TRCM_SHIFT 28 9062306a36Sopenharmony_ci#define I2S_CKR_TRCM(x) ((x) << I2S_CKR_TRCM_SHIFT) 9162306a36Sopenharmony_ci#define I2S_CKR_TRCM_TXRX (0 << I2S_CKR_TRCM_SHIFT) 9262306a36Sopenharmony_ci#define I2S_CKR_TRCM_TXONLY (1 << I2S_CKR_TRCM_SHIFT) 9362306a36Sopenharmony_ci#define I2S_CKR_TRCM_RXONLY (2 << I2S_CKR_TRCM_SHIFT) 9462306a36Sopenharmony_ci#define I2S_CKR_TRCM_MASK (3 << I2S_CKR_TRCM_SHIFT) 9562306a36Sopenharmony_ci#define I2S_CKR_MSS_SHIFT 27 9662306a36Sopenharmony_ci#define I2S_CKR_MSS_MASTER (0 << I2S_CKR_MSS_SHIFT) 9762306a36Sopenharmony_ci#define I2S_CKR_MSS_SLAVE (1 << I2S_CKR_MSS_SHIFT) 9862306a36Sopenharmony_ci#define I2S_CKR_MSS_MASK (1 << I2S_CKR_MSS_SHIFT) 9962306a36Sopenharmony_ci#define I2S_CKR_CKP_SHIFT 26 10062306a36Sopenharmony_ci#define I2S_CKR_CKP_NORMAL (0 << I2S_CKR_CKP_SHIFT) 10162306a36Sopenharmony_ci#define I2S_CKR_CKP_INVERTED (1 << I2S_CKR_CKP_SHIFT) 10262306a36Sopenharmony_ci#define I2S_CKR_CKP_MASK (1 << I2S_CKR_CKP_SHIFT) 10362306a36Sopenharmony_ci#define I2S_CKR_RLP_SHIFT 25 10462306a36Sopenharmony_ci#define I2S_CKR_RLP_NORMAL (0 << I2S_CKR_RLP_SHIFT) 10562306a36Sopenharmony_ci#define I2S_CKR_RLP_INVERTED (1 << I2S_CKR_RLP_SHIFT) 10662306a36Sopenharmony_ci#define I2S_CKR_RLP_MASK (1 << I2S_CKR_RLP_SHIFT) 10762306a36Sopenharmony_ci#define I2S_CKR_TLP_SHIFT 24 10862306a36Sopenharmony_ci#define I2S_CKR_TLP_NORMAL (0 << I2S_CKR_TLP_SHIFT) 10962306a36Sopenharmony_ci#define I2S_CKR_TLP_INVERTED (1 << I2S_CKR_TLP_SHIFT) 11062306a36Sopenharmony_ci#define I2S_CKR_TLP_MASK (1 << I2S_CKR_TLP_SHIFT) 11162306a36Sopenharmony_ci#define I2S_CKR_MDIV_SHIFT 16 11262306a36Sopenharmony_ci#define I2S_CKR_MDIV(x) (((x) - 1) << I2S_CKR_MDIV_SHIFT) 11362306a36Sopenharmony_ci#define I2S_CKR_MDIV_MASK (0xff << I2S_CKR_MDIV_SHIFT) 11462306a36Sopenharmony_ci#define I2S_CKR_RSD_SHIFT 8 11562306a36Sopenharmony_ci#define I2S_CKR_RSD(x) (((x) - 1) << I2S_CKR_RSD_SHIFT) 11662306a36Sopenharmony_ci#define I2S_CKR_RSD_MASK (0xff << I2S_CKR_RSD_SHIFT) 11762306a36Sopenharmony_ci#define I2S_CKR_TSD_SHIFT 0 11862306a36Sopenharmony_ci#define I2S_CKR_TSD(x) (((x) - 1) << I2S_CKR_TSD_SHIFT) 11962306a36Sopenharmony_ci#define I2S_CKR_TSD_MASK (0xff << I2S_CKR_TSD_SHIFT) 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci/* 12262306a36Sopenharmony_ci * FIFOLR 12362306a36Sopenharmony_ci * FIFO level register 12462306a36Sopenharmony_ci */ 12562306a36Sopenharmony_ci#define I2S_FIFOLR_RFL_SHIFT 24 12662306a36Sopenharmony_ci#define I2S_FIFOLR_RFL_MASK (0x3f << I2S_FIFOLR_RFL_SHIFT) 12762306a36Sopenharmony_ci#define I2S_FIFOLR_TFL3_SHIFT 18 12862306a36Sopenharmony_ci#define I2S_FIFOLR_TFL3_MASK (0x3f << I2S_FIFOLR_TFL3_SHIFT) 12962306a36Sopenharmony_ci#define I2S_FIFOLR_TFL2_SHIFT 12 13062306a36Sopenharmony_ci#define I2S_FIFOLR_TFL2_MASK (0x3f << I2S_FIFOLR_TFL2_SHIFT) 13162306a36Sopenharmony_ci#define I2S_FIFOLR_TFL1_SHIFT 6 13262306a36Sopenharmony_ci#define I2S_FIFOLR_TFL1_MASK (0x3f << I2S_FIFOLR_TFL1_SHIFT) 13362306a36Sopenharmony_ci#define I2S_FIFOLR_TFL0_SHIFT 0 13462306a36Sopenharmony_ci#define I2S_FIFOLR_TFL0_MASK (0x3f << I2S_FIFOLR_TFL0_SHIFT) 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_ci/* 13762306a36Sopenharmony_ci * DMACR 13862306a36Sopenharmony_ci * DMA control register 13962306a36Sopenharmony_ci */ 14062306a36Sopenharmony_ci#define I2S_DMACR_RDE_SHIFT 24 14162306a36Sopenharmony_ci#define I2S_DMACR_RDE_DISABLE (0 << I2S_DMACR_RDE_SHIFT) 14262306a36Sopenharmony_ci#define I2S_DMACR_RDE_ENABLE (1 << I2S_DMACR_RDE_SHIFT) 14362306a36Sopenharmony_ci#define I2S_DMACR_RDL_SHIFT 16 14462306a36Sopenharmony_ci#define I2S_DMACR_RDL(x) (((x) - 1) << I2S_DMACR_RDL_SHIFT) 14562306a36Sopenharmony_ci#define I2S_DMACR_RDL_MASK (0x1f << I2S_DMACR_RDL_SHIFT) 14662306a36Sopenharmony_ci#define I2S_DMACR_TDE_SHIFT 8 14762306a36Sopenharmony_ci#define I2S_DMACR_TDE_DISABLE (0 << I2S_DMACR_TDE_SHIFT) 14862306a36Sopenharmony_ci#define I2S_DMACR_TDE_ENABLE (1 << I2S_DMACR_TDE_SHIFT) 14962306a36Sopenharmony_ci#define I2S_DMACR_TDL_SHIFT 0 15062306a36Sopenharmony_ci#define I2S_DMACR_TDL(x) ((x) << I2S_DMACR_TDL_SHIFT) 15162306a36Sopenharmony_ci#define I2S_DMACR_TDL_MASK (0x1f << I2S_DMACR_TDL_SHIFT) 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_ci/* 15462306a36Sopenharmony_ci * INTCR 15562306a36Sopenharmony_ci * interrupt control register 15662306a36Sopenharmony_ci */ 15762306a36Sopenharmony_ci#define I2S_INTCR_RFT_SHIFT 20 15862306a36Sopenharmony_ci#define I2S_INTCR_RFT(x) (((x) - 1) << I2S_INTCR_RFT_SHIFT) 15962306a36Sopenharmony_ci#define I2S_INTCR_RXOIC BIT(18) 16062306a36Sopenharmony_ci#define I2S_INTCR_RXOIE_SHIFT 17 16162306a36Sopenharmony_ci#define I2S_INTCR_RXOIE_DISABLE (0 << I2S_INTCR_RXOIE_SHIFT) 16262306a36Sopenharmony_ci#define I2S_INTCR_RXOIE_ENABLE (1 << I2S_INTCR_RXOIE_SHIFT) 16362306a36Sopenharmony_ci#define I2S_INTCR_RXFIE_SHIFT 16 16462306a36Sopenharmony_ci#define I2S_INTCR_RXFIE_DISABLE (0 << I2S_INTCR_RXFIE_SHIFT) 16562306a36Sopenharmony_ci#define I2S_INTCR_RXFIE_ENABLE (1 << I2S_INTCR_RXFIE_SHIFT) 16662306a36Sopenharmony_ci#define I2S_INTCR_TFT_SHIFT 4 16762306a36Sopenharmony_ci#define I2S_INTCR_TFT(x) (((x) - 1) << I2S_INTCR_TFT_SHIFT) 16862306a36Sopenharmony_ci#define I2S_INTCR_TFT_MASK (0x1f << I2S_INTCR_TFT_SHIFT) 16962306a36Sopenharmony_ci#define I2S_INTCR_TXUIC BIT(2) 17062306a36Sopenharmony_ci#define I2S_INTCR_TXUIE_SHIFT 1 17162306a36Sopenharmony_ci#define I2S_INTCR_TXUIE_DISABLE (0 << I2S_INTCR_TXUIE_SHIFT) 17262306a36Sopenharmony_ci#define I2S_INTCR_TXUIE_ENABLE (1 << I2S_INTCR_TXUIE_SHIFT) 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_ci/* 17562306a36Sopenharmony_ci * INTSR 17662306a36Sopenharmony_ci * interrupt status register 17762306a36Sopenharmony_ci */ 17862306a36Sopenharmony_ci#define I2S_INTSR_TXEIE_SHIFT 0 17962306a36Sopenharmony_ci#define I2S_INTSR_TXEIE_DISABLE (0 << I2S_INTSR_TXEIE_SHIFT) 18062306a36Sopenharmony_ci#define I2S_INTSR_TXEIE_ENABLE (1 << I2S_INTSR_TXEIE_SHIFT) 18162306a36Sopenharmony_ci#define I2S_INTSR_RXOI_SHIFT 17 18262306a36Sopenharmony_ci#define I2S_INTSR_RXOI_INA (0 << I2S_INTSR_RXOI_SHIFT) 18362306a36Sopenharmony_ci#define I2S_INTSR_RXOI_ACT (1 << I2S_INTSR_RXOI_SHIFT) 18462306a36Sopenharmony_ci#define I2S_INTSR_RXFI_SHIFT 16 18562306a36Sopenharmony_ci#define I2S_INTSR_RXFI_INA (0 << I2S_INTSR_RXFI_SHIFT) 18662306a36Sopenharmony_ci#define I2S_INTSR_RXFI_ACT (1 << I2S_INTSR_RXFI_SHIFT) 18762306a36Sopenharmony_ci#define I2S_INTSR_TXUI_SHIFT 1 18862306a36Sopenharmony_ci#define I2S_INTSR_TXUI_INA (0 << I2S_INTSR_TXUI_SHIFT) 18962306a36Sopenharmony_ci#define I2S_INTSR_TXUI_ACT (1 << I2S_INTSR_TXUI_SHIFT) 19062306a36Sopenharmony_ci#define I2S_INTSR_TXEI_SHIFT 0 19162306a36Sopenharmony_ci#define I2S_INTSR_TXEI_INA (0 << I2S_INTSR_TXEI_SHIFT) 19262306a36Sopenharmony_ci#define I2S_INTSR_TXEI_ACT (1 << I2S_INTSR_TXEI_SHIFT) 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci/* 19562306a36Sopenharmony_ci * XFER 19662306a36Sopenharmony_ci * Transfer start register 19762306a36Sopenharmony_ci */ 19862306a36Sopenharmony_ci#define I2S_XFER_RXS_SHIFT 1 19962306a36Sopenharmony_ci#define I2S_XFER_RXS_STOP (0 << I2S_XFER_RXS_SHIFT) 20062306a36Sopenharmony_ci#define I2S_XFER_RXS_START (1 << I2S_XFER_RXS_SHIFT) 20162306a36Sopenharmony_ci#define I2S_XFER_TXS_SHIFT 0 20262306a36Sopenharmony_ci#define I2S_XFER_TXS_STOP (0 << I2S_XFER_TXS_SHIFT) 20362306a36Sopenharmony_ci#define I2S_XFER_TXS_START (1 << I2S_XFER_TXS_SHIFT) 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci/* 20662306a36Sopenharmony_ci * CLR 20762306a36Sopenharmony_ci * clear SCLK domain logic register 20862306a36Sopenharmony_ci */ 20962306a36Sopenharmony_ci#define I2S_CLR_RXC BIT(1) 21062306a36Sopenharmony_ci#define I2S_CLR_TXC BIT(0) 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_ci/* 21362306a36Sopenharmony_ci * TXDR 21462306a36Sopenharmony_ci * Transimt FIFO data register, write only. 21562306a36Sopenharmony_ci */ 21662306a36Sopenharmony_ci#define I2S_TXDR_MASK (0xff) 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_ci/* 21962306a36Sopenharmony_ci * RXDR 22062306a36Sopenharmony_ci * Receive FIFO data register, write only. 22162306a36Sopenharmony_ci */ 22262306a36Sopenharmony_ci#define I2S_RXDR_MASK (0xff) 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_ci/* 22562306a36Sopenharmony_ci * TDM_CTRL 22662306a36Sopenharmony_ci * TDM ctrl register 22762306a36Sopenharmony_ci */ 22862306a36Sopenharmony_ci#define TDM_FSYNC_WIDTH_SEL1_MSK GENMASK(20, 18) 22962306a36Sopenharmony_ci#define TDM_FSYNC_WIDTH_SEL1(x) (((x) - 1) << 18) 23062306a36Sopenharmony_ci#define TDM_FSYNC_WIDTH_SEL0_MSK BIT(17) 23162306a36Sopenharmony_ci#define TDM_FSYNC_WIDTH_HALF_FRAME 0 23262306a36Sopenharmony_ci#define TDM_FSYNC_WIDTH_ONE_FRAME BIT(17) 23362306a36Sopenharmony_ci#define TDM_SHIFT_CTRL_MSK GENMASK(16, 14) 23462306a36Sopenharmony_ci#define TDM_SHIFT_CTRL(x) ((x) << 14) 23562306a36Sopenharmony_ci#define TDM_SLOT_BIT_WIDTH_MSK GENMASK(13, 9) 23662306a36Sopenharmony_ci#define TDM_SLOT_BIT_WIDTH(x) (((x) - 1) << 9) 23762306a36Sopenharmony_ci#define TDM_FRAME_WIDTH_MSK GENMASK(8, 0) 23862306a36Sopenharmony_ci#define TDM_FRAME_WIDTH(x) (((x) - 1) << 0) 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci/* 24162306a36Sopenharmony_ci * CLKDIV 24262306a36Sopenharmony_ci * Mclk div register 24362306a36Sopenharmony_ci */ 24462306a36Sopenharmony_ci#define I2S_CLKDIV_TXM_SHIFT 0 24562306a36Sopenharmony_ci#define I2S_CLKDIV_TXM(x) (((x) - 1) << I2S_CLKDIV_TXM_SHIFT) 24662306a36Sopenharmony_ci#define I2S_CLKDIV_TXM_MASK (0xff << I2S_CLKDIV_TXM_SHIFT) 24762306a36Sopenharmony_ci#define I2S_CLKDIV_RXM_SHIFT 8 24862306a36Sopenharmony_ci#define I2S_CLKDIV_RXM(x) (((x) - 1) << I2S_CLKDIV_RXM_SHIFT) 24962306a36Sopenharmony_ci#define I2S_CLKDIV_RXM_MASK (0xff << I2S_CLKDIV_RXM_SHIFT) 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_ci/* Clock divider id */ 25262306a36Sopenharmony_cienum { 25362306a36Sopenharmony_ci ROCKCHIP_DIV_MCLK = 0, 25462306a36Sopenharmony_ci ROCKCHIP_DIV_BCLK, 25562306a36Sopenharmony_ci}; 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_ci/* channel select */ 25862306a36Sopenharmony_ci#define I2S_CSR_SHIFT 15 25962306a36Sopenharmony_ci#define I2S_CHN_2 (0 << I2S_CSR_SHIFT) 26062306a36Sopenharmony_ci#define I2S_CHN_4 (1 << I2S_CSR_SHIFT) 26162306a36Sopenharmony_ci#define I2S_CHN_6 (2 << I2S_CSR_SHIFT) 26262306a36Sopenharmony_ci#define I2S_CHN_8 (3 << I2S_CSR_SHIFT) 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci/* io direction cfg register */ 26562306a36Sopenharmony_ci#define I2S_IO_DIRECTION_MASK (7) 26662306a36Sopenharmony_ci#define I2S_IO_8CH_OUT_2CH_IN (7) 26762306a36Sopenharmony_ci#define I2S_IO_6CH_OUT_4CH_IN (3) 26862306a36Sopenharmony_ci#define I2S_IO_4CH_OUT_6CH_IN (1) 26962306a36Sopenharmony_ci#define I2S_IO_2CH_OUT_8CH_IN (0) 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci/* I2S REGS */ 27262306a36Sopenharmony_ci#define I2S_TXCR (0x0000) 27362306a36Sopenharmony_ci#define I2S_RXCR (0x0004) 27462306a36Sopenharmony_ci#define I2S_CKR (0x0008) 27562306a36Sopenharmony_ci#define I2S_TXFIFOLR (0x000c) 27662306a36Sopenharmony_ci#define I2S_DMACR (0x0010) 27762306a36Sopenharmony_ci#define I2S_INTCR (0x0014) 27862306a36Sopenharmony_ci#define I2S_INTSR (0x0018) 27962306a36Sopenharmony_ci#define I2S_XFER (0x001c) 28062306a36Sopenharmony_ci#define I2S_CLR (0x0020) 28162306a36Sopenharmony_ci#define I2S_TXDR (0x0024) 28262306a36Sopenharmony_ci#define I2S_RXDR (0x0028) 28362306a36Sopenharmony_ci#define I2S_RXFIFOLR (0x002c) 28462306a36Sopenharmony_ci#define I2S_TDM_TXCR (0x0030) 28562306a36Sopenharmony_ci#define I2S_TDM_RXCR (0x0034) 28662306a36Sopenharmony_ci#define I2S_CLKDIV (0x0038) 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ci#define HIWORD_UPDATE(v, h, l) (((v) << (l)) | (GENMASK((h), (l)) << 16)) 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_ci/* PX30 GRF CONFIGS */ 29162306a36Sopenharmony_ci#define PX30_I2S0_CLK_IN_SRC_FROM_TX HIWORD_UPDATE(1, 13, 12) 29262306a36Sopenharmony_ci#define PX30_I2S0_CLK_IN_SRC_FROM_RX HIWORD_UPDATE(2, 13, 12) 29362306a36Sopenharmony_ci#define PX30_I2S0_MCLK_OUT_SRC_FROM_TX HIWORD_UPDATE(1, 5, 5) 29462306a36Sopenharmony_ci#define PX30_I2S0_MCLK_OUT_SRC_FROM_RX HIWORD_UPDATE(0, 5, 5) 29562306a36Sopenharmony_ci 29662306a36Sopenharmony_ci#define PX30_I2S0_CLK_TXONLY \ 29762306a36Sopenharmony_ci (PX30_I2S0_MCLK_OUT_SRC_FROM_TX | PX30_I2S0_CLK_IN_SRC_FROM_TX) 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci#define PX30_I2S0_CLK_RXONLY \ 30062306a36Sopenharmony_ci (PX30_I2S0_MCLK_OUT_SRC_FROM_RX | PX30_I2S0_CLK_IN_SRC_FROM_RX) 30162306a36Sopenharmony_ci 30262306a36Sopenharmony_ci/* RK1808 GRF CONFIGS */ 30362306a36Sopenharmony_ci#define RK1808_I2S0_MCLK_OUT_SRC_FROM_RX HIWORD_UPDATE(1, 2, 2) 30462306a36Sopenharmony_ci#define RK1808_I2S0_MCLK_OUT_SRC_FROM_TX HIWORD_UPDATE(0, 2, 2) 30562306a36Sopenharmony_ci#define RK1808_I2S0_CLK_IN_SRC_FROM_TX HIWORD_UPDATE(1, 1, 0) 30662306a36Sopenharmony_ci#define RK1808_I2S0_CLK_IN_SRC_FROM_RX HIWORD_UPDATE(2, 1, 0) 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_ci#define RK1808_I2S0_CLK_TXONLY \ 30962306a36Sopenharmony_ci (RK1808_I2S0_MCLK_OUT_SRC_FROM_TX | RK1808_I2S0_CLK_IN_SRC_FROM_TX) 31062306a36Sopenharmony_ci 31162306a36Sopenharmony_ci#define RK1808_I2S0_CLK_RXONLY \ 31262306a36Sopenharmony_ci (RK1808_I2S0_MCLK_OUT_SRC_FROM_RX | RK1808_I2S0_CLK_IN_SRC_FROM_RX) 31362306a36Sopenharmony_ci 31462306a36Sopenharmony_ci/* RK3308 GRF CONFIGS */ 31562306a36Sopenharmony_ci#define RK3308_I2S0_8CH_MCLK_OUT_SRC_FROM_RX HIWORD_UPDATE(1, 10, 10) 31662306a36Sopenharmony_ci#define RK3308_I2S0_8CH_MCLK_OUT_SRC_FROM_TX HIWORD_UPDATE(0, 10, 10) 31762306a36Sopenharmony_ci#define RK3308_I2S0_8CH_CLK_IN_RX_SRC_FROM_TX HIWORD_UPDATE(1, 9, 9) 31862306a36Sopenharmony_ci#define RK3308_I2S0_8CH_CLK_IN_RX_SRC_FROM_RX HIWORD_UPDATE(0, 9, 9) 31962306a36Sopenharmony_ci#define RK3308_I2S0_8CH_CLK_IN_TX_SRC_FROM_RX HIWORD_UPDATE(1, 8, 8) 32062306a36Sopenharmony_ci#define RK3308_I2S0_8CH_CLK_IN_TX_SRC_FROM_TX HIWORD_UPDATE(0, 8, 8) 32162306a36Sopenharmony_ci#define RK3308_I2S1_8CH_MCLK_OUT_SRC_FROM_RX HIWORD_UPDATE(1, 2, 2) 32262306a36Sopenharmony_ci#define RK3308_I2S1_8CH_MCLK_OUT_SRC_FROM_TX HIWORD_UPDATE(0, 2, 2) 32362306a36Sopenharmony_ci#define RK3308_I2S1_8CH_CLK_IN_RX_SRC_FROM_TX HIWORD_UPDATE(1, 1, 1) 32462306a36Sopenharmony_ci#define RK3308_I2S1_8CH_CLK_IN_RX_SRC_FROM_RX HIWORD_UPDATE(0, 1, 1) 32562306a36Sopenharmony_ci#define RK3308_I2S1_8CH_CLK_IN_TX_SRC_FROM_RX HIWORD_UPDATE(1, 0, 0) 32662306a36Sopenharmony_ci#define RK3308_I2S1_8CH_CLK_IN_TX_SRC_FROM_TX HIWORD_UPDATE(0, 0, 0) 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_ci#define RK3308_I2S0_CLK_TXONLY \ 32962306a36Sopenharmony_ci (RK3308_I2S0_8CH_MCLK_OUT_SRC_FROM_TX | \ 33062306a36Sopenharmony_ci RK3308_I2S0_8CH_CLK_IN_RX_SRC_FROM_TX | \ 33162306a36Sopenharmony_ci RK3308_I2S0_8CH_CLK_IN_TX_SRC_FROM_TX) 33262306a36Sopenharmony_ci 33362306a36Sopenharmony_ci#define RK3308_I2S0_CLK_RXONLY \ 33462306a36Sopenharmony_ci (RK3308_I2S0_8CH_MCLK_OUT_SRC_FROM_RX | \ 33562306a36Sopenharmony_ci RK3308_I2S0_8CH_CLK_IN_RX_SRC_FROM_RX | \ 33662306a36Sopenharmony_ci RK3308_I2S0_8CH_CLK_IN_TX_SRC_FROM_RX) 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_ci#define RK3308_I2S1_CLK_TXONLY \ 33962306a36Sopenharmony_ci (RK3308_I2S1_8CH_MCLK_OUT_SRC_FROM_TX | \ 34062306a36Sopenharmony_ci RK3308_I2S1_8CH_CLK_IN_RX_SRC_FROM_TX | \ 34162306a36Sopenharmony_ci RK3308_I2S1_8CH_CLK_IN_TX_SRC_FROM_TX) 34262306a36Sopenharmony_ci 34362306a36Sopenharmony_ci#define RK3308_I2S1_CLK_RXONLY \ 34462306a36Sopenharmony_ci (RK3308_I2S1_8CH_MCLK_OUT_SRC_FROM_RX | \ 34562306a36Sopenharmony_ci RK3308_I2S1_8CH_CLK_IN_RX_SRC_FROM_RX | \ 34662306a36Sopenharmony_ci RK3308_I2S1_8CH_CLK_IN_TX_SRC_FROM_RX) 34762306a36Sopenharmony_ci 34862306a36Sopenharmony_ci/* RK3568 GRF CONFIGS */ 34962306a36Sopenharmony_ci#define RK3568_I2S1_MCLK_OUT_SRC_FROM_TX HIWORD_UPDATE(1, 5, 5) 35062306a36Sopenharmony_ci#define RK3568_I2S1_MCLK_OUT_SRC_FROM_RX HIWORD_UPDATE(0, 5, 5) 35162306a36Sopenharmony_ci 35262306a36Sopenharmony_ci#define RK3568_I2S1_CLK_TXONLY \ 35362306a36Sopenharmony_ci RK3568_I2S1_MCLK_OUT_SRC_FROM_TX 35462306a36Sopenharmony_ci 35562306a36Sopenharmony_ci#define RK3568_I2S1_CLK_RXONLY \ 35662306a36Sopenharmony_ci RK3568_I2S1_MCLK_OUT_SRC_FROM_RX 35762306a36Sopenharmony_ci 35862306a36Sopenharmony_ci#define RK3568_I2S3_MCLK_OUT_SRC_FROM_TX HIWORD_UPDATE(1, 15, 15) 35962306a36Sopenharmony_ci#define RK3568_I2S3_MCLK_OUT_SRC_FROM_RX HIWORD_UPDATE(0, 15, 15) 36062306a36Sopenharmony_ci#define RK3568_I2S3_SCLK_SRC_FROM_TX HIWORD_UPDATE(1, 7, 7) 36162306a36Sopenharmony_ci#define RK3568_I2S3_SCLK_SRC_FROM_RX HIWORD_UPDATE(0, 7, 7) 36262306a36Sopenharmony_ci#define RK3568_I2S3_LRCK_SRC_FROM_TX HIWORD_UPDATE(1, 6, 6) 36362306a36Sopenharmony_ci#define RK3568_I2S3_LRCK_SRC_FROM_RX HIWORD_UPDATE(0, 6, 6) 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_ci#define RK3568_I2S3_MCLK_TXONLY \ 36662306a36Sopenharmony_ci RK3568_I2S3_MCLK_OUT_SRC_FROM_TX 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_ci#define RK3568_I2S3_CLK_TXONLY \ 36962306a36Sopenharmony_ci (RK3568_I2S3_SCLK_SRC_FROM_TX | \ 37062306a36Sopenharmony_ci RK3568_I2S3_LRCK_SRC_FROM_TX) 37162306a36Sopenharmony_ci 37262306a36Sopenharmony_ci#define RK3568_I2S3_MCLK_RXONLY \ 37362306a36Sopenharmony_ci RK3568_I2S3_MCLK_OUT_SRC_FROM_RX 37462306a36Sopenharmony_ci 37562306a36Sopenharmony_ci#define RK3568_I2S3_CLK_RXONLY \ 37662306a36Sopenharmony_ci (RK3568_I2S3_SCLK_SRC_FROM_RX | \ 37762306a36Sopenharmony_ci RK3568_I2S3_LRCK_SRC_FROM_RX) 37862306a36Sopenharmony_ci 37962306a36Sopenharmony_ci#define RK3568_I2S3_MCLK_IE HIWORD_UPDATE(0, 3, 3) 38062306a36Sopenharmony_ci#define RK3568_I2S3_MCLK_OE HIWORD_UPDATE(1, 3, 3) 38162306a36Sopenharmony_ci#define RK3568_I2S2_MCLK_IE HIWORD_UPDATE(0, 2, 2) 38262306a36Sopenharmony_ci#define RK3568_I2S2_MCLK_OE HIWORD_UPDATE(1, 2, 2) 38362306a36Sopenharmony_ci#define RK3568_I2S1_MCLK_TX_IE HIWORD_UPDATE(0, 1, 1) 38462306a36Sopenharmony_ci#define RK3568_I2S1_MCLK_TX_OE HIWORD_UPDATE(1, 1, 1) 38562306a36Sopenharmony_ci#define RK3568_I2S1_MCLK_RX_IE HIWORD_UPDATE(0, 0, 0) 38662306a36Sopenharmony_ci#define RK3568_I2S1_MCLK_RX_OE HIWORD_UPDATE(1, 0, 0) 38762306a36Sopenharmony_ci 38862306a36Sopenharmony_ci/* RV1126 GRF CONFIGS */ 38962306a36Sopenharmony_ci#define RV1126_I2S0_MCLK_OUT_SRC_FROM_TX HIWORD_UPDATE(0, 9, 9) 39062306a36Sopenharmony_ci#define RV1126_I2S0_MCLK_OUT_SRC_FROM_RX HIWORD_UPDATE(1, 9, 9) 39162306a36Sopenharmony_ci 39262306a36Sopenharmony_ci#define RV1126_I2S0_CLK_TXONLY \ 39362306a36Sopenharmony_ci RV1126_I2S0_MCLK_OUT_SRC_FROM_TX 39462306a36Sopenharmony_ci 39562306a36Sopenharmony_ci#define RV1126_I2S0_CLK_RXONLY \ 39662306a36Sopenharmony_ci RV1126_I2S0_MCLK_OUT_SRC_FROM_RX 39762306a36Sopenharmony_ci 39862306a36Sopenharmony_ci#endif /* _ROCKCHIP_I2S_TDM_H */ 399