162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-only */ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2010-2011,2013-2015,2020 The Linux Foundation. All rights reserved. 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * lpass.h - Definitions for the QTi LPASS 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#ifndef __LPASS_H__ 962306a36Sopenharmony_ci#define __LPASS_H__ 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#include <linux/clk.h> 1262306a36Sopenharmony_ci#include <linux/compiler.h> 1362306a36Sopenharmony_ci#include <linux/platform_device.h> 1462306a36Sopenharmony_ci#include <linux/regmap.h> 1562306a36Sopenharmony_ci#include <dt-bindings/sound/qcom,lpass.h> 1662306a36Sopenharmony_ci#include "lpass-hdmi.h" 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci#define LPASS_AHBIX_CLOCK_FREQUENCY 131072000 1962306a36Sopenharmony_ci#define LPASS_MAX_PORTS (LPASS_CDC_DMA_VA_TX8 + 1) 2062306a36Sopenharmony_ci#define LPASS_MAX_MI2S_PORTS (8) 2162306a36Sopenharmony_ci#define LPASS_MAX_DMA_CHANNELS (8) 2262306a36Sopenharmony_ci#define LPASS_MAX_HDMI_DMA_CHANNELS (4) 2362306a36Sopenharmony_ci#define LPASS_MAX_CDC_DMA_CHANNELS (8) 2462306a36Sopenharmony_ci#define LPASS_MAX_VA_CDC_DMA_CHANNELS (8) 2562306a36Sopenharmony_ci#define LPASS_CDC_DMA_INTF_ONE_CHANNEL (0x01) 2662306a36Sopenharmony_ci#define LPASS_CDC_DMA_INTF_TWO_CHANNEL (0x03) 2762306a36Sopenharmony_ci#define LPASS_CDC_DMA_INTF_FOUR_CHANNEL (0x0F) 2862306a36Sopenharmony_ci#define LPASS_CDC_DMA_INTF_SIX_CHANNEL (0x3F) 2962306a36Sopenharmony_ci#define LPASS_CDC_DMA_INTF_EIGHT_CHANNEL (0xFF) 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci#define LPASS_ACTIVE_PDS (4) 3262306a36Sopenharmony_ci#define LPASS_PROXY_PDS (8) 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci#define QCOM_REGMAP_FIELD_ALLOC(d, m, f, mf) \ 3562306a36Sopenharmony_ci do { \ 3662306a36Sopenharmony_ci mf = devm_regmap_field_alloc(d, m, f); \ 3762306a36Sopenharmony_ci if (IS_ERR(mf)) \ 3862306a36Sopenharmony_ci return -EINVAL; \ 3962306a36Sopenharmony_ci } while (0) 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_cistatic inline bool is_cdc_dma_port(int dai_id) 4262306a36Sopenharmony_ci{ 4362306a36Sopenharmony_ci switch (dai_id) { 4462306a36Sopenharmony_ci case LPASS_CDC_DMA_RX0 ... LPASS_CDC_DMA_RX9: 4562306a36Sopenharmony_ci case LPASS_CDC_DMA_TX0 ... LPASS_CDC_DMA_TX8: 4662306a36Sopenharmony_ci case LPASS_CDC_DMA_VA_TX0 ... LPASS_CDC_DMA_VA_TX8: 4762306a36Sopenharmony_ci return true; 4862306a36Sopenharmony_ci } 4962306a36Sopenharmony_ci return false; 5062306a36Sopenharmony_ci} 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_cistatic inline bool is_rxtx_cdc_dma_port(int dai_id) 5362306a36Sopenharmony_ci{ 5462306a36Sopenharmony_ci switch (dai_id) { 5562306a36Sopenharmony_ci case LPASS_CDC_DMA_RX0 ... LPASS_CDC_DMA_RX9: 5662306a36Sopenharmony_ci case LPASS_CDC_DMA_TX0 ... LPASS_CDC_DMA_TX8: 5762306a36Sopenharmony_ci return true; 5862306a36Sopenharmony_ci } 5962306a36Sopenharmony_ci return false; 6062306a36Sopenharmony_ci} 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_cistruct lpaif_i2sctl { 6362306a36Sopenharmony_ci struct regmap_field *loopback; 6462306a36Sopenharmony_ci struct regmap_field *spken; 6562306a36Sopenharmony_ci struct regmap_field *spkmode; 6662306a36Sopenharmony_ci struct regmap_field *spkmono; 6762306a36Sopenharmony_ci struct regmap_field *micen; 6862306a36Sopenharmony_ci struct regmap_field *micmode; 6962306a36Sopenharmony_ci struct regmap_field *micmono; 7062306a36Sopenharmony_ci struct regmap_field *wssrc; 7162306a36Sopenharmony_ci struct regmap_field *bitwidth; 7262306a36Sopenharmony_ci}; 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_cistruct lpaif_dmactl { 7662306a36Sopenharmony_ci struct regmap_field *intf; 7762306a36Sopenharmony_ci struct regmap_field *bursten; 7862306a36Sopenharmony_ci struct regmap_field *wpscnt; 7962306a36Sopenharmony_ci struct regmap_field *fifowm; 8062306a36Sopenharmony_ci struct regmap_field *enable; 8162306a36Sopenharmony_ci struct regmap_field *dyncclk; 8262306a36Sopenharmony_ci struct regmap_field *burst8; 8362306a36Sopenharmony_ci struct regmap_field *burst16; 8462306a36Sopenharmony_ci struct regmap_field *dynburst; 8562306a36Sopenharmony_ci struct regmap_field *codec_enable; 8662306a36Sopenharmony_ci struct regmap_field *codec_pack; 8762306a36Sopenharmony_ci struct regmap_field *codec_intf; 8862306a36Sopenharmony_ci struct regmap_field *codec_fs_sel; 8962306a36Sopenharmony_ci struct regmap_field *codec_channel; 9062306a36Sopenharmony_ci struct regmap_field *codec_fs_delay; 9162306a36Sopenharmony_ci}; 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci/* Both the CPU DAI and platform drivers will access this data */ 9462306a36Sopenharmony_cistruct lpass_data { 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci /* AHB-I/X bus clocks inside the low-power audio subsystem (LPASS) */ 9762306a36Sopenharmony_ci struct clk *ahbix_clk; 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci /* MI2S system clock */ 10062306a36Sopenharmony_ci struct clk *mi2s_osr_clk[LPASS_MAX_MI2S_PORTS]; 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_ci /* MI2S bit clock (derived from system clock by a divider */ 10362306a36Sopenharmony_ci struct clk *mi2s_bit_clk[LPASS_MAX_MI2S_PORTS]; 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci struct clk *codec_mem0; 10662306a36Sopenharmony_ci struct clk *codec_mem1; 10762306a36Sopenharmony_ci struct clk *codec_mem2; 10862306a36Sopenharmony_ci struct clk *va_mem0; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci /* MI2S SD lines to use for playback/capture */ 11162306a36Sopenharmony_ci unsigned int mi2s_playback_sd_mode[LPASS_MAX_MI2S_PORTS]; 11262306a36Sopenharmony_ci unsigned int mi2s_capture_sd_mode[LPASS_MAX_MI2S_PORTS]; 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci /* The state of MI2S prepare dai_ops was called */ 11562306a36Sopenharmony_ci bool mi2s_was_prepared[LPASS_MAX_MI2S_PORTS]; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci int hdmi_port_enable; 11862306a36Sopenharmony_ci int codec_dma_enable; 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci /* low-power audio interface (LPAIF) registers */ 12162306a36Sopenharmony_ci void __iomem *lpaif; 12262306a36Sopenharmony_ci void __iomem *hdmiif; 12362306a36Sopenharmony_ci void __iomem *rxtx_lpaif; 12462306a36Sopenharmony_ci void __iomem *va_lpaif; 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci u32 rxtx_cdc_dma_lpm_buf; 12762306a36Sopenharmony_ci u32 va_cdc_dma_lpm_buf; 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci /* regmap backed by the low-power audio interface (LPAIF) registers */ 13062306a36Sopenharmony_ci struct regmap *lpaif_map; 13162306a36Sopenharmony_ci struct regmap *hdmiif_map; 13262306a36Sopenharmony_ci struct regmap *rxtx_lpaif_map; 13362306a36Sopenharmony_ci struct regmap *va_lpaif_map; 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci /* interrupts from the low-power audio interface (LPAIF) */ 13662306a36Sopenharmony_ci int lpaif_irq; 13762306a36Sopenharmony_ci int hdmiif_irq; 13862306a36Sopenharmony_ci int rxtxif_irq; 13962306a36Sopenharmony_ci int vaif_irq; 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci /* SOC specific variations in the LPASS IP integration */ 14262306a36Sopenharmony_ci struct lpass_variant *variant; 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_ci /* bit map to keep track of static channel allocations */ 14562306a36Sopenharmony_ci unsigned long dma_ch_bit_map; 14662306a36Sopenharmony_ci unsigned long hdmi_dma_ch_bit_map; 14762306a36Sopenharmony_ci unsigned long rxtx_dma_ch_bit_map; 14862306a36Sopenharmony_ci unsigned long va_dma_ch_bit_map; 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci /* used it for handling interrupt per dma channel */ 15162306a36Sopenharmony_ci struct snd_pcm_substream *substream[LPASS_MAX_DMA_CHANNELS]; 15262306a36Sopenharmony_ci struct snd_pcm_substream *hdmi_substream[LPASS_MAX_HDMI_DMA_CHANNELS]; 15362306a36Sopenharmony_ci struct snd_pcm_substream *rxtx_substream[LPASS_MAX_CDC_DMA_CHANNELS]; 15462306a36Sopenharmony_ci struct snd_pcm_substream *va_substream[LPASS_MAX_CDC_DMA_CHANNELS]; 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_ci /* SOC specific clock list */ 15762306a36Sopenharmony_ci struct clk_bulk_data *clks; 15862306a36Sopenharmony_ci int num_clks; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci /* Regmap fields of I2SCTL & DMACTL registers bitfields */ 16162306a36Sopenharmony_ci struct lpaif_i2sctl *i2sctl; 16262306a36Sopenharmony_ci struct lpaif_dmactl *rd_dmactl; 16362306a36Sopenharmony_ci struct lpaif_dmactl *wr_dmactl; 16462306a36Sopenharmony_ci struct lpaif_dmactl *hdmi_rd_dmactl; 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_ci /* Regmap fields of CODEC DMA CTRL registers */ 16762306a36Sopenharmony_ci struct lpaif_dmactl *rxtx_rd_dmactl; 16862306a36Sopenharmony_ci struct lpaif_dmactl *rxtx_wr_dmactl; 16962306a36Sopenharmony_ci struct lpaif_dmactl *va_wr_dmactl; 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci /* Regmap fields of HDMI_CTRL registers*/ 17262306a36Sopenharmony_ci struct regmap_field *hdmitx_legacy_en; 17362306a36Sopenharmony_ci struct regmap_field *hdmitx_parity_calc_en; 17462306a36Sopenharmony_ci struct regmap_field *hdmitx_ch_msb[LPASS_MAX_HDMI_DMA_CHANNELS]; 17562306a36Sopenharmony_ci struct regmap_field *hdmitx_ch_lsb[LPASS_MAX_HDMI_DMA_CHANNELS]; 17662306a36Sopenharmony_ci struct lpass_hdmi_tx_ctl *tx_ctl; 17762306a36Sopenharmony_ci struct lpass_vbit_ctrl *vbit_ctl; 17862306a36Sopenharmony_ci struct lpass_hdmitx_dmactl *hdmi_tx_dmactl[LPASS_MAX_HDMI_DMA_CHANNELS]; 17962306a36Sopenharmony_ci struct lpass_dp_metadata_ctl *meta_ctl; 18062306a36Sopenharmony_ci struct lpass_sstream_ctl *sstream_ctl; 18162306a36Sopenharmony_ci}; 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci/* Vairant data per each SOC */ 18462306a36Sopenharmony_cistruct lpass_variant { 18562306a36Sopenharmony_ci u32 irq_reg_base; 18662306a36Sopenharmony_ci u32 irq_reg_stride; 18762306a36Sopenharmony_ci u32 irq_ports; 18862306a36Sopenharmony_ci u32 rdma_reg_base; 18962306a36Sopenharmony_ci u32 rdma_reg_stride; 19062306a36Sopenharmony_ci u32 rdma_channels; 19162306a36Sopenharmony_ci u32 hdmi_rdma_reg_base; 19262306a36Sopenharmony_ci u32 hdmi_rdma_reg_stride; 19362306a36Sopenharmony_ci u32 hdmi_rdma_channels; 19462306a36Sopenharmony_ci u32 wrdma_reg_base; 19562306a36Sopenharmony_ci u32 wrdma_reg_stride; 19662306a36Sopenharmony_ci u32 wrdma_channels; 19762306a36Sopenharmony_ci u32 rxtx_irq_reg_base; 19862306a36Sopenharmony_ci u32 rxtx_irq_reg_stride; 19962306a36Sopenharmony_ci u32 rxtx_irq_ports; 20062306a36Sopenharmony_ci u32 rxtx_rdma_reg_base; 20162306a36Sopenharmony_ci u32 rxtx_rdma_reg_stride; 20262306a36Sopenharmony_ci u32 rxtx_rdma_channels; 20362306a36Sopenharmony_ci u32 rxtx_wrdma_reg_base; 20462306a36Sopenharmony_ci u32 rxtx_wrdma_reg_stride; 20562306a36Sopenharmony_ci u32 rxtx_wrdma_channels; 20662306a36Sopenharmony_ci u32 va_irq_reg_base; 20762306a36Sopenharmony_ci u32 va_irq_reg_stride; 20862306a36Sopenharmony_ci u32 va_irq_ports; 20962306a36Sopenharmony_ci u32 va_rdma_reg_base; 21062306a36Sopenharmony_ci u32 va_rdma_reg_stride; 21162306a36Sopenharmony_ci u32 va_rdma_channels; 21262306a36Sopenharmony_ci u32 va_wrdma_reg_base; 21362306a36Sopenharmony_ci u32 va_wrdma_reg_stride; 21462306a36Sopenharmony_ci u32 va_wrdma_channels; 21562306a36Sopenharmony_ci u32 i2sctrl_reg_base; 21662306a36Sopenharmony_ci u32 i2sctrl_reg_stride; 21762306a36Sopenharmony_ci u32 i2s_ports; 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_ci /* I2SCTL Register fields */ 22062306a36Sopenharmony_ci struct reg_field loopback; 22162306a36Sopenharmony_ci struct reg_field spken; 22262306a36Sopenharmony_ci struct reg_field spkmode; 22362306a36Sopenharmony_ci struct reg_field spkmono; 22462306a36Sopenharmony_ci struct reg_field micen; 22562306a36Sopenharmony_ci struct reg_field micmode; 22662306a36Sopenharmony_ci struct reg_field micmono; 22762306a36Sopenharmony_ci struct reg_field wssrc; 22862306a36Sopenharmony_ci struct reg_field bitwidth; 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci u32 hdmi_irq_reg_base; 23162306a36Sopenharmony_ci u32 hdmi_irq_reg_stride; 23262306a36Sopenharmony_ci u32 hdmi_irq_ports; 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_ci /* HDMI specific controls */ 23562306a36Sopenharmony_ci u32 hdmi_tx_ctl_addr; 23662306a36Sopenharmony_ci u32 hdmi_legacy_addr; 23762306a36Sopenharmony_ci u32 hdmi_vbit_addr; 23862306a36Sopenharmony_ci u32 hdmi_ch_lsb_addr; 23962306a36Sopenharmony_ci u32 hdmi_ch_msb_addr; 24062306a36Sopenharmony_ci u32 ch_stride; 24162306a36Sopenharmony_ci u32 hdmi_parity_addr; 24262306a36Sopenharmony_ci u32 hdmi_dmactl_addr; 24362306a36Sopenharmony_ci u32 hdmi_dma_stride; 24462306a36Sopenharmony_ci u32 hdmi_DP_addr; 24562306a36Sopenharmony_ci u32 hdmi_sstream_addr; 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_ci /* HDMI SSTREAM CTRL fields */ 24862306a36Sopenharmony_ci struct reg_field sstream_en; 24962306a36Sopenharmony_ci struct reg_field dma_sel; 25062306a36Sopenharmony_ci struct reg_field auto_bbit_en; 25162306a36Sopenharmony_ci struct reg_field layout; 25262306a36Sopenharmony_ci struct reg_field layout_sp; 25362306a36Sopenharmony_ci struct reg_field set_sp_on_en; 25462306a36Sopenharmony_ci struct reg_field dp_audio; 25562306a36Sopenharmony_ci struct reg_field dp_staffing_en; 25662306a36Sopenharmony_ci struct reg_field dp_sp_b_hw_en; 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci /* HDMI DP METADATA CTL fields */ 25962306a36Sopenharmony_ci struct reg_field mute; 26062306a36Sopenharmony_ci struct reg_field as_sdp_cc; 26162306a36Sopenharmony_ci struct reg_field as_sdp_ct; 26262306a36Sopenharmony_ci struct reg_field aif_db4; 26362306a36Sopenharmony_ci struct reg_field frequency; 26462306a36Sopenharmony_ci struct reg_field mst_index; 26562306a36Sopenharmony_ci struct reg_field dptx_index; 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_ci /* HDMI TX CTRL fields */ 26862306a36Sopenharmony_ci struct reg_field soft_reset; 26962306a36Sopenharmony_ci struct reg_field force_reset; 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci /* HDMI TX DMA CTRL */ 27262306a36Sopenharmony_ci struct reg_field use_hw_chs; 27362306a36Sopenharmony_ci struct reg_field use_hw_usr; 27462306a36Sopenharmony_ci struct reg_field hw_chs_sel; 27562306a36Sopenharmony_ci struct reg_field hw_usr_sel; 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_ci /* HDMI VBIT CTRL */ 27862306a36Sopenharmony_ci struct reg_field replace_vbit; 27962306a36Sopenharmony_ci struct reg_field vbit_stream; 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_ci /* HDMI TX LEGACY */ 28262306a36Sopenharmony_ci struct reg_field legacy_en; 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_ci /* HDMI TX PARITY */ 28562306a36Sopenharmony_ci struct reg_field calc_en; 28662306a36Sopenharmony_ci 28762306a36Sopenharmony_ci /* HDMI CH LSB */ 28862306a36Sopenharmony_ci struct reg_field lsb_bits; 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_ci /* HDMI CH MSB */ 29162306a36Sopenharmony_ci struct reg_field msb_bits; 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_ci struct reg_field hdmi_rdma_bursten; 29462306a36Sopenharmony_ci struct reg_field hdmi_rdma_wpscnt; 29562306a36Sopenharmony_ci struct reg_field hdmi_rdma_fifowm; 29662306a36Sopenharmony_ci struct reg_field hdmi_rdma_enable; 29762306a36Sopenharmony_ci struct reg_field hdmi_rdma_dyncclk; 29862306a36Sopenharmony_ci struct reg_field hdmi_rdma_burst8; 29962306a36Sopenharmony_ci struct reg_field hdmi_rdma_burst16; 30062306a36Sopenharmony_ci struct reg_field hdmi_rdma_dynburst; 30162306a36Sopenharmony_ci 30262306a36Sopenharmony_ci /* RD_DMA Register fields */ 30362306a36Sopenharmony_ci struct reg_field rdma_intf; 30462306a36Sopenharmony_ci struct reg_field rdma_bursten; 30562306a36Sopenharmony_ci struct reg_field rdma_wpscnt; 30662306a36Sopenharmony_ci struct reg_field rdma_fifowm; 30762306a36Sopenharmony_ci struct reg_field rdma_enable; 30862306a36Sopenharmony_ci struct reg_field rdma_dyncclk; 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_ci /* WR_DMA Register fields */ 31162306a36Sopenharmony_ci struct reg_field wrdma_intf; 31262306a36Sopenharmony_ci struct reg_field wrdma_bursten; 31362306a36Sopenharmony_ci struct reg_field wrdma_wpscnt; 31462306a36Sopenharmony_ci struct reg_field wrdma_fifowm; 31562306a36Sopenharmony_ci struct reg_field wrdma_enable; 31662306a36Sopenharmony_ci struct reg_field wrdma_dyncclk; 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_ci /* CDC RXTX RD_DMA */ 31962306a36Sopenharmony_ci struct reg_field rxtx_rdma_intf; 32062306a36Sopenharmony_ci struct reg_field rxtx_rdma_bursten; 32162306a36Sopenharmony_ci struct reg_field rxtx_rdma_wpscnt; 32262306a36Sopenharmony_ci struct reg_field rxtx_rdma_fifowm; 32362306a36Sopenharmony_ci struct reg_field rxtx_rdma_enable; 32462306a36Sopenharmony_ci struct reg_field rxtx_rdma_dyncclk; 32562306a36Sopenharmony_ci struct reg_field rxtx_rdma_burst8; 32662306a36Sopenharmony_ci struct reg_field rxtx_rdma_burst16; 32762306a36Sopenharmony_ci struct reg_field rxtx_rdma_dynburst; 32862306a36Sopenharmony_ci struct reg_field rxtx_rdma_codec_enable; 32962306a36Sopenharmony_ci struct reg_field rxtx_rdma_codec_pack; 33062306a36Sopenharmony_ci struct reg_field rxtx_rdma_codec_intf; 33162306a36Sopenharmony_ci struct reg_field rxtx_rdma_codec_fs_sel; 33262306a36Sopenharmony_ci struct reg_field rxtx_rdma_codec_ch; 33362306a36Sopenharmony_ci struct reg_field rxtx_rdma_codec_fs_delay; 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ci /* CDC RXTX WR_DMA */ 33662306a36Sopenharmony_ci struct reg_field rxtx_wrdma_intf; 33762306a36Sopenharmony_ci struct reg_field rxtx_wrdma_bursten; 33862306a36Sopenharmony_ci struct reg_field rxtx_wrdma_wpscnt; 33962306a36Sopenharmony_ci struct reg_field rxtx_wrdma_fifowm; 34062306a36Sopenharmony_ci struct reg_field rxtx_wrdma_enable; 34162306a36Sopenharmony_ci struct reg_field rxtx_wrdma_dyncclk; 34262306a36Sopenharmony_ci struct reg_field rxtx_wrdma_burst8; 34362306a36Sopenharmony_ci struct reg_field rxtx_wrdma_burst16; 34462306a36Sopenharmony_ci struct reg_field rxtx_wrdma_dynburst; 34562306a36Sopenharmony_ci struct reg_field rxtx_wrdma_codec_enable; 34662306a36Sopenharmony_ci struct reg_field rxtx_wrdma_codec_pack; 34762306a36Sopenharmony_ci struct reg_field rxtx_wrdma_codec_intf; 34862306a36Sopenharmony_ci struct reg_field rxtx_wrdma_codec_fs_sel; 34962306a36Sopenharmony_ci struct reg_field rxtx_wrdma_codec_ch; 35062306a36Sopenharmony_ci struct reg_field rxtx_wrdma_codec_fs_delay; 35162306a36Sopenharmony_ci 35262306a36Sopenharmony_ci /* CDC VA WR_DMA */ 35362306a36Sopenharmony_ci struct reg_field va_wrdma_intf; 35462306a36Sopenharmony_ci struct reg_field va_wrdma_bursten; 35562306a36Sopenharmony_ci struct reg_field va_wrdma_wpscnt; 35662306a36Sopenharmony_ci struct reg_field va_wrdma_fifowm; 35762306a36Sopenharmony_ci struct reg_field va_wrdma_enable; 35862306a36Sopenharmony_ci struct reg_field va_wrdma_dyncclk; 35962306a36Sopenharmony_ci struct reg_field va_wrdma_burst8; 36062306a36Sopenharmony_ci struct reg_field va_wrdma_burst16; 36162306a36Sopenharmony_ci struct reg_field va_wrdma_dynburst; 36262306a36Sopenharmony_ci struct reg_field va_wrdma_codec_enable; 36362306a36Sopenharmony_ci struct reg_field va_wrdma_codec_pack; 36462306a36Sopenharmony_ci struct reg_field va_wrdma_codec_intf; 36562306a36Sopenharmony_ci struct reg_field va_wrdma_codec_fs_sel; 36662306a36Sopenharmony_ci struct reg_field va_wrdma_codec_ch; 36762306a36Sopenharmony_ci struct reg_field va_wrdma_codec_fs_delay; 36862306a36Sopenharmony_ci 36962306a36Sopenharmony_ci /** 37062306a36Sopenharmony_ci * on SOCs like APQ8016 the channel control bits start 37162306a36Sopenharmony_ci * at different offset to ipq806x 37262306a36Sopenharmony_ci **/ 37362306a36Sopenharmony_ci u32 dmactl_audif_start; 37462306a36Sopenharmony_ci u32 wrdma_channel_start; 37562306a36Sopenharmony_ci u32 rxtx_wrdma_channel_start; 37662306a36Sopenharmony_ci u32 va_wrdma_channel_start; 37762306a36Sopenharmony_ci 37862306a36Sopenharmony_ci /* SOC specific initialization like clocks */ 37962306a36Sopenharmony_ci int (*init)(struct platform_device *pdev); 38062306a36Sopenharmony_ci int (*exit)(struct platform_device *pdev); 38162306a36Sopenharmony_ci int (*alloc_dma_channel)(struct lpass_data *data, int direction, unsigned int dai_id); 38262306a36Sopenharmony_ci int (*free_dma_channel)(struct lpass_data *data, int ch, unsigned int dai_id); 38362306a36Sopenharmony_ci 38462306a36Sopenharmony_ci /* SOC specific dais */ 38562306a36Sopenharmony_ci struct snd_soc_dai_driver *dai_driver; 38662306a36Sopenharmony_ci int num_dai; 38762306a36Sopenharmony_ci const char * const *dai_osr_clk_names; 38862306a36Sopenharmony_ci const char * const *dai_bit_clk_names; 38962306a36Sopenharmony_ci 39062306a36Sopenharmony_ci /* SOC specific clocks configuration */ 39162306a36Sopenharmony_ci const char **clk_name; 39262306a36Sopenharmony_ci int num_clks; 39362306a36Sopenharmony_ci}; 39462306a36Sopenharmony_ci 39562306a36Sopenharmony_cistruct lpass_pcm_data { 39662306a36Sopenharmony_ci int dma_ch; 39762306a36Sopenharmony_ci int i2s_port; 39862306a36Sopenharmony_ci}; 39962306a36Sopenharmony_ci 40062306a36Sopenharmony_ci/* register the platform driver from the CPU DAI driver */ 40162306a36Sopenharmony_ciint asoc_qcom_lpass_platform_register(struct platform_device *); 40262306a36Sopenharmony_ciint asoc_qcom_lpass_cpu_platform_remove(struct platform_device *pdev); 40362306a36Sopenharmony_civoid asoc_qcom_lpass_cpu_platform_shutdown(struct platform_device *pdev); 40462306a36Sopenharmony_ciint asoc_qcom_lpass_cpu_platform_probe(struct platform_device *pdev); 40562306a36Sopenharmony_ciextern const struct snd_soc_dai_ops asoc_qcom_lpass_cpu_dai_ops; 40662306a36Sopenharmony_ciextern const struct snd_soc_dai_ops asoc_qcom_lpass_cpu_dai_ops2; 40762306a36Sopenharmony_ciextern const struct snd_soc_dai_ops asoc_qcom_lpass_cdc_dma_dai_ops; 40862306a36Sopenharmony_ci 40962306a36Sopenharmony_ci#endif /* __LPASS_H__ */ 410