162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0 OR MIT) 262306a36Sopenharmony_ci// 362306a36Sopenharmony_ci// Copyright (c) 2018 BayLibre, SAS. 462306a36Sopenharmony_ci// Author: Jerome Brunet <jbrunet@baylibre.com> 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/clk.h> 762306a36Sopenharmony_ci#include <linux/of_irq.h> 862306a36Sopenharmony_ci#include <linux/of_platform.h> 962306a36Sopenharmony_ci#include <linux/module.h> 1062306a36Sopenharmony_ci#include <linux/regmap.h> 1162306a36Sopenharmony_ci#include <linux/reset.h> 1262306a36Sopenharmony_ci#include <sound/pcm_params.h> 1362306a36Sopenharmony_ci#include <sound/soc.h> 1462306a36Sopenharmony_ci#include <sound/soc-dai.h> 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci#include "axg-fifo.h" 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci/* 1962306a36Sopenharmony_ci * This file implements the platform operations common to the playback and 2062306a36Sopenharmony_ci * capture frontend DAI. The logic behind this two types of fifo is very 2162306a36Sopenharmony_ci * similar but some difference exist. 2262306a36Sopenharmony_ci * These differences are handled in the respective DAI drivers 2362306a36Sopenharmony_ci */ 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_cistatic struct snd_pcm_hardware axg_fifo_hw = { 2662306a36Sopenharmony_ci .info = (SNDRV_PCM_INFO_INTERLEAVED | 2762306a36Sopenharmony_ci SNDRV_PCM_INFO_MMAP | 2862306a36Sopenharmony_ci SNDRV_PCM_INFO_MMAP_VALID | 2962306a36Sopenharmony_ci SNDRV_PCM_INFO_BLOCK_TRANSFER | 3062306a36Sopenharmony_ci SNDRV_PCM_INFO_PAUSE | 3162306a36Sopenharmony_ci SNDRV_PCM_INFO_NO_PERIOD_WAKEUP), 3262306a36Sopenharmony_ci .formats = AXG_FIFO_FORMATS, 3362306a36Sopenharmony_ci .rate_min = 5512, 3462306a36Sopenharmony_ci .rate_max = 192000, 3562306a36Sopenharmony_ci .channels_min = 1, 3662306a36Sopenharmony_ci .channels_max = AXG_FIFO_CH_MAX, 3762306a36Sopenharmony_ci .period_bytes_min = AXG_FIFO_BURST, 3862306a36Sopenharmony_ci .period_bytes_max = UINT_MAX, 3962306a36Sopenharmony_ci .periods_min = 2, 4062306a36Sopenharmony_ci .periods_max = UINT_MAX, 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci /* No real justification for this */ 4362306a36Sopenharmony_ci .buffer_bytes_max = 1 * 1024 * 1024, 4462306a36Sopenharmony_ci}; 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_cistatic struct snd_soc_dai *axg_fifo_dai(struct snd_pcm_substream *ss) 4762306a36Sopenharmony_ci{ 4862306a36Sopenharmony_ci struct snd_soc_pcm_runtime *rtd = ss->private_data; 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci return asoc_rtd_to_cpu(rtd, 0); 5162306a36Sopenharmony_ci} 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_cistatic struct axg_fifo *axg_fifo_data(struct snd_pcm_substream *ss) 5462306a36Sopenharmony_ci{ 5562306a36Sopenharmony_ci struct snd_soc_dai *dai = axg_fifo_dai(ss); 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci return snd_soc_dai_get_drvdata(dai); 5862306a36Sopenharmony_ci} 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_cistatic struct device *axg_fifo_dev(struct snd_pcm_substream *ss) 6162306a36Sopenharmony_ci{ 6262306a36Sopenharmony_ci struct snd_soc_dai *dai = axg_fifo_dai(ss); 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci return dai->dev; 6562306a36Sopenharmony_ci} 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_cistatic void __dma_enable(struct axg_fifo *fifo, bool enable) 6862306a36Sopenharmony_ci{ 6962306a36Sopenharmony_ci regmap_update_bits(fifo->map, FIFO_CTRL0, CTRL0_DMA_EN, 7062306a36Sopenharmony_ci enable ? CTRL0_DMA_EN : 0); 7162306a36Sopenharmony_ci} 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ciint axg_fifo_pcm_trigger(struct snd_soc_component *component, 7462306a36Sopenharmony_ci struct snd_pcm_substream *ss, int cmd) 7562306a36Sopenharmony_ci{ 7662306a36Sopenharmony_ci struct axg_fifo *fifo = axg_fifo_data(ss); 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci switch (cmd) { 7962306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_START: 8062306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_RESUME: 8162306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_PAUSE_RELEASE: 8262306a36Sopenharmony_ci __dma_enable(fifo, true); 8362306a36Sopenharmony_ci break; 8462306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_SUSPEND: 8562306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_PAUSE_PUSH: 8662306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_STOP: 8762306a36Sopenharmony_ci __dma_enable(fifo, false); 8862306a36Sopenharmony_ci break; 8962306a36Sopenharmony_ci default: 9062306a36Sopenharmony_ci return -EINVAL; 9162306a36Sopenharmony_ci } 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci return 0; 9462306a36Sopenharmony_ci} 9562306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(axg_fifo_pcm_trigger); 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_cisnd_pcm_uframes_t axg_fifo_pcm_pointer(struct snd_soc_component *component, 9862306a36Sopenharmony_ci struct snd_pcm_substream *ss) 9962306a36Sopenharmony_ci{ 10062306a36Sopenharmony_ci struct axg_fifo *fifo = axg_fifo_data(ss); 10162306a36Sopenharmony_ci struct snd_pcm_runtime *runtime = ss->runtime; 10262306a36Sopenharmony_ci unsigned int addr; 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci regmap_read(fifo->map, FIFO_STATUS2, &addr); 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci return bytes_to_frames(runtime, addr - (unsigned int)runtime->dma_addr); 10762306a36Sopenharmony_ci} 10862306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(axg_fifo_pcm_pointer); 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ciint axg_fifo_pcm_hw_params(struct snd_soc_component *component, 11162306a36Sopenharmony_ci struct snd_pcm_substream *ss, 11262306a36Sopenharmony_ci struct snd_pcm_hw_params *params) 11362306a36Sopenharmony_ci{ 11462306a36Sopenharmony_ci struct snd_pcm_runtime *runtime = ss->runtime; 11562306a36Sopenharmony_ci struct axg_fifo *fifo = axg_fifo_data(ss); 11662306a36Sopenharmony_ci unsigned int burst_num, period, threshold, irq_en; 11762306a36Sopenharmony_ci dma_addr_t end_ptr; 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci period = params_period_bytes(params); 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci /* Setup dma memory pointers */ 12262306a36Sopenharmony_ci end_ptr = runtime->dma_addr + runtime->dma_bytes - AXG_FIFO_BURST; 12362306a36Sopenharmony_ci regmap_write(fifo->map, FIFO_START_ADDR, runtime->dma_addr); 12462306a36Sopenharmony_ci regmap_write(fifo->map, FIFO_FINISH_ADDR, end_ptr); 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci /* Setup interrupt periodicity */ 12762306a36Sopenharmony_ci burst_num = period / AXG_FIFO_BURST; 12862306a36Sopenharmony_ci regmap_write(fifo->map, FIFO_INT_ADDR, burst_num); 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci /* 13162306a36Sopenharmony_ci * Start the fifo request on the smallest of the following: 13262306a36Sopenharmony_ci * - Half the fifo size 13362306a36Sopenharmony_ci * - Half the period size 13462306a36Sopenharmony_ci */ 13562306a36Sopenharmony_ci threshold = min(period / 2, fifo->depth / 2); 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci /* 13862306a36Sopenharmony_ci * With the threshold in bytes, register value is: 13962306a36Sopenharmony_ci * V = (threshold / burst) - 1 14062306a36Sopenharmony_ci */ 14162306a36Sopenharmony_ci threshold /= AXG_FIFO_BURST; 14262306a36Sopenharmony_ci regmap_field_write(fifo->field_threshold, 14362306a36Sopenharmony_ci threshold ? threshold - 1 : 0); 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci /* Enable irq if necessary */ 14662306a36Sopenharmony_ci irq_en = runtime->no_period_wakeup ? 0 : FIFO_INT_COUNT_REPEAT; 14762306a36Sopenharmony_ci regmap_update_bits(fifo->map, FIFO_CTRL0, 14862306a36Sopenharmony_ci CTRL0_INT_EN(FIFO_INT_COUNT_REPEAT), 14962306a36Sopenharmony_ci CTRL0_INT_EN(irq_en)); 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci return 0; 15262306a36Sopenharmony_ci} 15362306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(axg_fifo_pcm_hw_params); 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ciint g12a_fifo_pcm_hw_params(struct snd_soc_component *component, 15662306a36Sopenharmony_ci struct snd_pcm_substream *ss, 15762306a36Sopenharmony_ci struct snd_pcm_hw_params *params) 15862306a36Sopenharmony_ci{ 15962306a36Sopenharmony_ci struct axg_fifo *fifo = axg_fifo_data(ss); 16062306a36Sopenharmony_ci struct snd_pcm_runtime *runtime = ss->runtime; 16162306a36Sopenharmony_ci int ret; 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci ret = axg_fifo_pcm_hw_params(component, ss, params); 16462306a36Sopenharmony_ci if (ret) 16562306a36Sopenharmony_ci return ret; 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ci /* Set the initial memory address of the DMA */ 16862306a36Sopenharmony_ci regmap_write(fifo->map, FIFO_INIT_ADDR, runtime->dma_addr); 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci return 0; 17162306a36Sopenharmony_ci} 17262306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(g12a_fifo_pcm_hw_params); 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_ciint axg_fifo_pcm_hw_free(struct snd_soc_component *component, 17562306a36Sopenharmony_ci struct snd_pcm_substream *ss) 17662306a36Sopenharmony_ci{ 17762306a36Sopenharmony_ci struct axg_fifo *fifo = axg_fifo_data(ss); 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci /* Disable the block count irq */ 18062306a36Sopenharmony_ci regmap_update_bits(fifo->map, FIFO_CTRL0, 18162306a36Sopenharmony_ci CTRL0_INT_EN(FIFO_INT_COUNT_REPEAT), 0); 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci return 0; 18462306a36Sopenharmony_ci} 18562306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(axg_fifo_pcm_hw_free); 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_cistatic void axg_fifo_ack_irq(struct axg_fifo *fifo, u8 mask) 18862306a36Sopenharmony_ci{ 18962306a36Sopenharmony_ci regmap_update_bits(fifo->map, FIFO_CTRL1, 19062306a36Sopenharmony_ci CTRL1_INT_CLR(FIFO_INT_MASK), 19162306a36Sopenharmony_ci CTRL1_INT_CLR(mask)); 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_ci /* Clear must also be cleared */ 19462306a36Sopenharmony_ci regmap_update_bits(fifo->map, FIFO_CTRL1, 19562306a36Sopenharmony_ci CTRL1_INT_CLR(FIFO_INT_MASK), 19662306a36Sopenharmony_ci 0); 19762306a36Sopenharmony_ci} 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_cistatic irqreturn_t axg_fifo_pcm_irq_block(int irq, void *dev_id) 20062306a36Sopenharmony_ci{ 20162306a36Sopenharmony_ci struct snd_pcm_substream *ss = dev_id; 20262306a36Sopenharmony_ci struct axg_fifo *fifo = axg_fifo_data(ss); 20362306a36Sopenharmony_ci unsigned int status; 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci regmap_read(fifo->map, FIFO_STATUS1, &status); 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci status = STATUS1_INT_STS(status) & FIFO_INT_MASK; 20862306a36Sopenharmony_ci if (status & FIFO_INT_COUNT_REPEAT) 20962306a36Sopenharmony_ci snd_pcm_period_elapsed(ss); 21062306a36Sopenharmony_ci else 21162306a36Sopenharmony_ci dev_dbg(axg_fifo_dev(ss), "unexpected irq - STS 0x%02x\n", 21262306a36Sopenharmony_ci status); 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_ci /* Ack irqs */ 21562306a36Sopenharmony_ci axg_fifo_ack_irq(fifo, status); 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci return IRQ_RETVAL(status); 21862306a36Sopenharmony_ci} 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_ciint axg_fifo_pcm_open(struct snd_soc_component *component, 22162306a36Sopenharmony_ci struct snd_pcm_substream *ss) 22262306a36Sopenharmony_ci{ 22362306a36Sopenharmony_ci struct axg_fifo *fifo = axg_fifo_data(ss); 22462306a36Sopenharmony_ci struct device *dev = axg_fifo_dev(ss); 22562306a36Sopenharmony_ci int ret; 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_ci snd_soc_set_runtime_hwparams(ss, &axg_fifo_hw); 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci /* 23062306a36Sopenharmony_ci * Make sure the buffer and period size are multiple of the FIFO 23162306a36Sopenharmony_ci * burst 23262306a36Sopenharmony_ci */ 23362306a36Sopenharmony_ci ret = snd_pcm_hw_constraint_step(ss->runtime, 0, 23462306a36Sopenharmony_ci SNDRV_PCM_HW_PARAM_BUFFER_BYTES, 23562306a36Sopenharmony_ci AXG_FIFO_BURST); 23662306a36Sopenharmony_ci if (ret) 23762306a36Sopenharmony_ci return ret; 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_ci ret = snd_pcm_hw_constraint_step(ss->runtime, 0, 24062306a36Sopenharmony_ci SNDRV_PCM_HW_PARAM_PERIOD_BYTES, 24162306a36Sopenharmony_ci AXG_FIFO_BURST); 24262306a36Sopenharmony_ci if (ret) 24362306a36Sopenharmony_ci return ret; 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_ci ret = request_irq(fifo->irq, axg_fifo_pcm_irq_block, 0, 24662306a36Sopenharmony_ci dev_name(dev), ss); 24762306a36Sopenharmony_ci if (ret) 24862306a36Sopenharmony_ci return ret; 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_ci /* Enable pclk to access registers and clock the fifo ip */ 25162306a36Sopenharmony_ci ret = clk_prepare_enable(fifo->pclk); 25262306a36Sopenharmony_ci if (ret) 25362306a36Sopenharmony_ci goto free_irq; 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_ci /* Setup status2 so it reports the memory pointer */ 25662306a36Sopenharmony_ci regmap_update_bits(fifo->map, FIFO_CTRL1, 25762306a36Sopenharmony_ci CTRL1_STATUS2_SEL_MASK, 25862306a36Sopenharmony_ci CTRL1_STATUS2_SEL(STATUS2_SEL_DDR_READ)); 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_ci /* Make sure the dma is initially disabled */ 26162306a36Sopenharmony_ci __dma_enable(fifo, false); 26262306a36Sopenharmony_ci 26362306a36Sopenharmony_ci /* Disable irqs until params are ready */ 26462306a36Sopenharmony_ci regmap_update_bits(fifo->map, FIFO_CTRL0, 26562306a36Sopenharmony_ci CTRL0_INT_EN(FIFO_INT_MASK), 0); 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_ci /* Clear any pending interrupt */ 26862306a36Sopenharmony_ci axg_fifo_ack_irq(fifo, FIFO_INT_MASK); 26962306a36Sopenharmony_ci 27062306a36Sopenharmony_ci /* Take memory arbitror out of reset */ 27162306a36Sopenharmony_ci ret = reset_control_deassert(fifo->arb); 27262306a36Sopenharmony_ci if (ret) 27362306a36Sopenharmony_ci goto free_clk; 27462306a36Sopenharmony_ci 27562306a36Sopenharmony_ci return 0; 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_cifree_clk: 27862306a36Sopenharmony_ci clk_disable_unprepare(fifo->pclk); 27962306a36Sopenharmony_cifree_irq: 28062306a36Sopenharmony_ci free_irq(fifo->irq, ss); 28162306a36Sopenharmony_ci return ret; 28262306a36Sopenharmony_ci} 28362306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(axg_fifo_pcm_open); 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_ciint axg_fifo_pcm_close(struct snd_soc_component *component, 28662306a36Sopenharmony_ci struct snd_pcm_substream *ss) 28762306a36Sopenharmony_ci{ 28862306a36Sopenharmony_ci struct axg_fifo *fifo = axg_fifo_data(ss); 28962306a36Sopenharmony_ci int ret; 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci /* Put the memory arbitror back in reset */ 29262306a36Sopenharmony_ci ret = reset_control_assert(fifo->arb); 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_ci /* Disable fifo ip and register access */ 29562306a36Sopenharmony_ci clk_disable_unprepare(fifo->pclk); 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ci /* remove IRQ */ 29862306a36Sopenharmony_ci free_irq(fifo->irq, ss); 29962306a36Sopenharmony_ci 30062306a36Sopenharmony_ci return ret; 30162306a36Sopenharmony_ci} 30262306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(axg_fifo_pcm_close); 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_ciint axg_fifo_pcm_new(struct snd_soc_pcm_runtime *rtd, unsigned int type) 30562306a36Sopenharmony_ci{ 30662306a36Sopenharmony_ci struct snd_card *card = rtd->card->snd_card; 30762306a36Sopenharmony_ci size_t size = axg_fifo_hw.buffer_bytes_max; 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_ci snd_pcm_set_managed_buffer(rtd->pcm->streams[type].substream, 31062306a36Sopenharmony_ci SNDRV_DMA_TYPE_DEV, card->dev, 31162306a36Sopenharmony_ci size, size); 31262306a36Sopenharmony_ci return 0; 31362306a36Sopenharmony_ci} 31462306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(axg_fifo_pcm_new); 31562306a36Sopenharmony_ci 31662306a36Sopenharmony_cistatic const struct regmap_config axg_fifo_regmap_cfg = { 31762306a36Sopenharmony_ci .reg_bits = 32, 31862306a36Sopenharmony_ci .val_bits = 32, 31962306a36Sopenharmony_ci .reg_stride = 4, 32062306a36Sopenharmony_ci .max_register = FIFO_CTRL2, 32162306a36Sopenharmony_ci}; 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_ciint axg_fifo_probe(struct platform_device *pdev) 32462306a36Sopenharmony_ci{ 32562306a36Sopenharmony_ci struct device *dev = &pdev->dev; 32662306a36Sopenharmony_ci const struct axg_fifo_match_data *data; 32762306a36Sopenharmony_ci struct axg_fifo *fifo; 32862306a36Sopenharmony_ci void __iomem *regs; 32962306a36Sopenharmony_ci int ret; 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_ci data = of_device_get_match_data(dev); 33262306a36Sopenharmony_ci if (!data) { 33362306a36Sopenharmony_ci dev_err(dev, "failed to match device\n"); 33462306a36Sopenharmony_ci return -ENODEV; 33562306a36Sopenharmony_ci } 33662306a36Sopenharmony_ci 33762306a36Sopenharmony_ci fifo = devm_kzalloc(dev, sizeof(*fifo), GFP_KERNEL); 33862306a36Sopenharmony_ci if (!fifo) 33962306a36Sopenharmony_ci return -ENOMEM; 34062306a36Sopenharmony_ci platform_set_drvdata(pdev, fifo); 34162306a36Sopenharmony_ci 34262306a36Sopenharmony_ci regs = devm_platform_ioremap_resource(pdev, 0); 34362306a36Sopenharmony_ci if (IS_ERR(regs)) 34462306a36Sopenharmony_ci return PTR_ERR(regs); 34562306a36Sopenharmony_ci 34662306a36Sopenharmony_ci fifo->map = devm_regmap_init_mmio(dev, regs, &axg_fifo_regmap_cfg); 34762306a36Sopenharmony_ci if (IS_ERR(fifo->map)) { 34862306a36Sopenharmony_ci dev_err(dev, "failed to init regmap: %ld\n", 34962306a36Sopenharmony_ci PTR_ERR(fifo->map)); 35062306a36Sopenharmony_ci return PTR_ERR(fifo->map); 35162306a36Sopenharmony_ci } 35262306a36Sopenharmony_ci 35362306a36Sopenharmony_ci fifo->pclk = devm_clk_get(dev, NULL); 35462306a36Sopenharmony_ci if (IS_ERR(fifo->pclk)) 35562306a36Sopenharmony_ci return dev_err_probe(dev, PTR_ERR(fifo->pclk), "failed to get pclk\n"); 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_ci fifo->arb = devm_reset_control_get_exclusive(dev, NULL); 35862306a36Sopenharmony_ci if (IS_ERR(fifo->arb)) 35962306a36Sopenharmony_ci return dev_err_probe(dev, PTR_ERR(fifo->arb), "failed to get arb reset\n"); 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_ci fifo->irq = of_irq_get(dev->of_node, 0); 36262306a36Sopenharmony_ci if (fifo->irq <= 0) { 36362306a36Sopenharmony_ci dev_err(dev, "failed to get irq: %d\n", fifo->irq); 36462306a36Sopenharmony_ci return fifo->irq; 36562306a36Sopenharmony_ci } 36662306a36Sopenharmony_ci 36762306a36Sopenharmony_ci fifo->field_threshold = 36862306a36Sopenharmony_ci devm_regmap_field_alloc(dev, fifo->map, data->field_threshold); 36962306a36Sopenharmony_ci if (IS_ERR(fifo->field_threshold)) 37062306a36Sopenharmony_ci return PTR_ERR(fifo->field_threshold); 37162306a36Sopenharmony_ci 37262306a36Sopenharmony_ci ret = of_property_read_u32(dev->of_node, "amlogic,fifo-depth", 37362306a36Sopenharmony_ci &fifo->depth); 37462306a36Sopenharmony_ci if (ret) { 37562306a36Sopenharmony_ci /* Error out for anything but a missing property */ 37662306a36Sopenharmony_ci if (ret != -EINVAL) 37762306a36Sopenharmony_ci return ret; 37862306a36Sopenharmony_ci /* 37962306a36Sopenharmony_ci * If the property is missing, it might be because of an old 38062306a36Sopenharmony_ci * DT. In such case, assume the smallest known fifo depth 38162306a36Sopenharmony_ci */ 38262306a36Sopenharmony_ci fifo->depth = 256; 38362306a36Sopenharmony_ci dev_warn(dev, "fifo depth not found, assume %u bytes\n", 38462306a36Sopenharmony_ci fifo->depth); 38562306a36Sopenharmony_ci } 38662306a36Sopenharmony_ci 38762306a36Sopenharmony_ci return devm_snd_soc_register_component(dev, data->component_drv, 38862306a36Sopenharmony_ci data->dai_drv, 1); 38962306a36Sopenharmony_ci} 39062306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(axg_fifo_probe); 39162306a36Sopenharmony_ci 39262306a36Sopenharmony_ciMODULE_DESCRIPTION("Amlogic AXG/G12A fifo driver"); 39362306a36Sopenharmony_ciMODULE_AUTHOR("Jerome Brunet <jbrunet@baylibre.com>"); 39462306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 395