162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci//
362306a36Sopenharmony_ci// Copyright (c) 2020 BayLibre, SAS.
462306a36Sopenharmony_ci// Author: Jerome Brunet <jbrunet@baylibre.com>
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/bitfield.h>
762306a36Sopenharmony_ci#include <linux/clk.h>
862306a36Sopenharmony_ci#include <sound/pcm_params.h>
962306a36Sopenharmony_ci#include <sound/soc.h>
1062306a36Sopenharmony_ci#include <sound/soc-dai.h>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include "aiu.h"
1362306a36Sopenharmony_ci#include "aiu-fifo.h"
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#define AIU_I2S_SOURCE_DESC_MODE_8CH	BIT(0)
1662306a36Sopenharmony_ci#define AIU_I2S_SOURCE_DESC_MODE_24BIT	BIT(5)
1762306a36Sopenharmony_ci#define AIU_I2S_SOURCE_DESC_MODE_32BIT	BIT(9)
1862306a36Sopenharmony_ci#define AIU_I2S_SOURCE_DESC_MODE_SPLIT	BIT(11)
1962306a36Sopenharmony_ci#define AIU_MEM_I2S_MASKS_IRQ_BLOCK	GENMASK(31, 16)
2062306a36Sopenharmony_ci#define AIU_MEM_I2S_CONTROL_MODE_16BIT	BIT(6)
2162306a36Sopenharmony_ci#define AIU_MEM_I2S_BUF_CNTL_INIT	BIT(0)
2262306a36Sopenharmony_ci#define AIU_RST_SOFT_I2S_FAST		BIT(0)
2362306a36Sopenharmony_ci#define AIU_I2S_MISC_HOLD_EN		BIT(2)
2462306a36Sopenharmony_ci#define AIU_I2S_MISC_FORCE_LEFT_RIGHT	BIT(4)
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci#define AIU_FIFO_I2S_BLOCK		256
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_cistatic struct snd_pcm_hardware fifo_i2s_pcm = {
2962306a36Sopenharmony_ci	.info = (SNDRV_PCM_INFO_INTERLEAVED |
3062306a36Sopenharmony_ci		 SNDRV_PCM_INFO_MMAP |
3162306a36Sopenharmony_ci		 SNDRV_PCM_INFO_MMAP_VALID |
3262306a36Sopenharmony_ci		 SNDRV_PCM_INFO_PAUSE),
3362306a36Sopenharmony_ci	.formats = AIU_FORMATS,
3462306a36Sopenharmony_ci	.rate_min = 5512,
3562306a36Sopenharmony_ci	.rate_max = 192000,
3662306a36Sopenharmony_ci	.channels_min = 2,
3762306a36Sopenharmony_ci	.channels_max = 8,
3862306a36Sopenharmony_ci	.period_bytes_min = AIU_FIFO_I2S_BLOCK,
3962306a36Sopenharmony_ci	.period_bytes_max = AIU_FIFO_I2S_BLOCK * USHRT_MAX,
4062306a36Sopenharmony_ci	.periods_min = 2,
4162306a36Sopenharmony_ci	.periods_max = UINT_MAX,
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci	/* No real justification for this */
4462306a36Sopenharmony_ci	.buffer_bytes_max = 1 * 1024 * 1024,
4562306a36Sopenharmony_ci};
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_cistatic int aiu_fifo_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
4862306a36Sopenharmony_ci				struct snd_soc_dai *dai)
4962306a36Sopenharmony_ci{
5062306a36Sopenharmony_ci	struct snd_soc_component *component = dai->component;
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci	switch (cmd) {
5362306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_START:
5462306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_RESUME:
5562306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
5662306a36Sopenharmony_ci		snd_soc_component_write(component, AIU_RST_SOFT,
5762306a36Sopenharmony_ci					AIU_RST_SOFT_I2S_FAST);
5862306a36Sopenharmony_ci		snd_soc_component_read(component, AIU_I2S_SYNC);
5962306a36Sopenharmony_ci		break;
6062306a36Sopenharmony_ci	}
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_ci	return aiu_fifo_trigger(substream, cmd, dai);
6362306a36Sopenharmony_ci}
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_cistatic int aiu_fifo_i2s_prepare(struct snd_pcm_substream *substream,
6662306a36Sopenharmony_ci				struct snd_soc_dai *dai)
6762306a36Sopenharmony_ci{
6862306a36Sopenharmony_ci	struct snd_soc_component *component = dai->component;
6962306a36Sopenharmony_ci	int ret;
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci	ret = aiu_fifo_prepare(substream, dai);
7262306a36Sopenharmony_ci	if (ret)
7362306a36Sopenharmony_ci		return ret;
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_ci	snd_soc_component_update_bits(component,
7662306a36Sopenharmony_ci				      AIU_MEM_I2S_BUF_CNTL,
7762306a36Sopenharmony_ci				      AIU_MEM_I2S_BUF_CNTL_INIT,
7862306a36Sopenharmony_ci				      AIU_MEM_I2S_BUF_CNTL_INIT);
7962306a36Sopenharmony_ci	snd_soc_component_update_bits(component,
8062306a36Sopenharmony_ci				      AIU_MEM_I2S_BUF_CNTL,
8162306a36Sopenharmony_ci				      AIU_MEM_I2S_BUF_CNTL_INIT, 0);
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci	return 0;
8462306a36Sopenharmony_ci}
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_cistatic int aiu_fifo_i2s_hw_params(struct snd_pcm_substream *substream,
8762306a36Sopenharmony_ci				  struct snd_pcm_hw_params *params,
8862306a36Sopenharmony_ci				  struct snd_soc_dai *dai)
8962306a36Sopenharmony_ci{
9062306a36Sopenharmony_ci	struct snd_soc_component *component = dai->component;
9162306a36Sopenharmony_ci	struct aiu_fifo *fifo = snd_soc_dai_dma_data_get_playback(dai);
9262306a36Sopenharmony_ci	unsigned int val;
9362306a36Sopenharmony_ci	int ret;
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci	snd_soc_component_update_bits(component, AIU_I2S_MISC,
9662306a36Sopenharmony_ci				      AIU_I2S_MISC_HOLD_EN,
9762306a36Sopenharmony_ci				      AIU_I2S_MISC_HOLD_EN);
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci	ret = aiu_fifo_hw_params(substream, params, dai);
10062306a36Sopenharmony_ci	if (ret)
10162306a36Sopenharmony_ci		return ret;
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ci	switch (params_physical_width(params)) {
10462306a36Sopenharmony_ci	case 16:
10562306a36Sopenharmony_ci		val = AIU_MEM_I2S_CONTROL_MODE_16BIT;
10662306a36Sopenharmony_ci		break;
10762306a36Sopenharmony_ci	case 32:
10862306a36Sopenharmony_ci		val = 0;
10962306a36Sopenharmony_ci		break;
11062306a36Sopenharmony_ci	default:
11162306a36Sopenharmony_ci		dev_err(dai->dev, "Unsupported physical width %u\n",
11262306a36Sopenharmony_ci			params_physical_width(params));
11362306a36Sopenharmony_ci		return -EINVAL;
11462306a36Sopenharmony_ci	}
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci	snd_soc_component_update_bits(component, AIU_MEM_I2S_CONTROL,
11762306a36Sopenharmony_ci				      AIU_MEM_I2S_CONTROL_MODE_16BIT,
11862306a36Sopenharmony_ci				      val);
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci	/* Setup the irq periodicity */
12162306a36Sopenharmony_ci	val = params_period_bytes(params) / fifo->fifo_block;
12262306a36Sopenharmony_ci	val = FIELD_PREP(AIU_MEM_I2S_MASKS_IRQ_BLOCK, val);
12362306a36Sopenharmony_ci	snd_soc_component_update_bits(component, AIU_MEM_I2S_MASKS,
12462306a36Sopenharmony_ci				      AIU_MEM_I2S_MASKS_IRQ_BLOCK, val);
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	/*
12762306a36Sopenharmony_ci	 * Most (all?) supported SoCs have this bit set by default. The vendor
12862306a36Sopenharmony_ci	 * driver however sets it manually (depending on the version either
12962306a36Sopenharmony_ci	 * while un-setting AIU_I2S_MISC_HOLD_EN or right before that). Follow
13062306a36Sopenharmony_ci	 * the same approach for consistency with the vendor driver.
13162306a36Sopenharmony_ci	 */
13262306a36Sopenharmony_ci	snd_soc_component_update_bits(component, AIU_I2S_MISC,
13362306a36Sopenharmony_ci				      AIU_I2S_MISC_FORCE_LEFT_RIGHT,
13462306a36Sopenharmony_ci				      AIU_I2S_MISC_FORCE_LEFT_RIGHT);
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_ci	snd_soc_component_update_bits(component, AIU_I2S_MISC,
13762306a36Sopenharmony_ci				      AIU_I2S_MISC_HOLD_EN, 0);
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_ci	return 0;
14062306a36Sopenharmony_ci}
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ciconst struct snd_soc_dai_ops aiu_fifo_i2s_dai_ops = {
14362306a36Sopenharmony_ci	.pcm_new	= aiu_fifo_pcm_new,
14462306a36Sopenharmony_ci	.probe		= aiu_fifo_i2s_dai_probe,
14562306a36Sopenharmony_ci	.remove		= aiu_fifo_dai_remove,
14662306a36Sopenharmony_ci	.trigger	= aiu_fifo_i2s_trigger,
14762306a36Sopenharmony_ci	.prepare	= aiu_fifo_i2s_prepare,
14862306a36Sopenharmony_ci	.hw_params	= aiu_fifo_i2s_hw_params,
14962306a36Sopenharmony_ci	.startup	= aiu_fifo_startup,
15062306a36Sopenharmony_ci	.shutdown	= aiu_fifo_shutdown,
15162306a36Sopenharmony_ci};
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ciint aiu_fifo_i2s_dai_probe(struct snd_soc_dai *dai)
15462306a36Sopenharmony_ci{
15562306a36Sopenharmony_ci	struct snd_soc_component *component = dai->component;
15662306a36Sopenharmony_ci	struct aiu *aiu = snd_soc_component_get_drvdata(component);
15762306a36Sopenharmony_ci	struct aiu_fifo *fifo;
15862306a36Sopenharmony_ci	int ret;
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci	ret = aiu_fifo_dai_probe(dai);
16162306a36Sopenharmony_ci	if (ret)
16262306a36Sopenharmony_ci		return ret;
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci	fifo = snd_soc_dai_dma_data_get_playback(dai);
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_ci	fifo->pcm = &fifo_i2s_pcm;
16762306a36Sopenharmony_ci	fifo->mem_offset = AIU_MEM_I2S_START;
16862306a36Sopenharmony_ci	fifo->fifo_block = AIU_FIFO_I2S_BLOCK;
16962306a36Sopenharmony_ci	fifo->pclk = aiu->i2s.clks[PCLK].clk;
17062306a36Sopenharmony_ci	fifo->irq = aiu->i2s.irq;
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci	return 0;
17362306a36Sopenharmony_ci}
174