162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci// 362306a36Sopenharmony_ci// Copyright (c) 2020 BayLibre, SAS. 462306a36Sopenharmony_ci// Author: Jerome Brunet <jbrunet@baylibre.com> 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/bitfield.h> 762306a36Sopenharmony_ci#include <linux/clk.h> 862306a36Sopenharmony_ci#include <sound/pcm_params.h> 962306a36Sopenharmony_ci#include <sound/soc.h> 1062306a36Sopenharmony_ci#include <sound/soc-dai.h> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include "aiu.h" 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#define AIU_I2S_SOURCE_DESC_MODE_8CH BIT(0) 1562306a36Sopenharmony_ci#define AIU_I2S_SOURCE_DESC_MODE_24BIT BIT(5) 1662306a36Sopenharmony_ci#define AIU_I2S_SOURCE_DESC_MODE_32BIT BIT(9) 1762306a36Sopenharmony_ci#define AIU_I2S_SOURCE_DESC_MODE_SPLIT BIT(11) 1862306a36Sopenharmony_ci#define AIU_RST_SOFT_I2S_FAST BIT(0) 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci#define AIU_I2S_DAC_CFG_MSB_FIRST BIT(2) 2162306a36Sopenharmony_ci#define AIU_CLK_CTRL_I2S_DIV_EN BIT(0) 2262306a36Sopenharmony_ci#define AIU_CLK_CTRL_I2S_DIV GENMASK(3, 2) 2362306a36Sopenharmony_ci#define AIU_CLK_CTRL_AOCLK_INVERT BIT(6) 2462306a36Sopenharmony_ci#define AIU_CLK_CTRL_LRCLK_INVERT BIT(7) 2562306a36Sopenharmony_ci#define AIU_CLK_CTRL_LRCLK_SKEW GENMASK(9, 8) 2662306a36Sopenharmony_ci#define AIU_CLK_CTRL_MORE_HDMI_AMCLK BIT(6) 2762306a36Sopenharmony_ci#define AIU_CLK_CTRL_MORE_I2S_DIV GENMASK(5, 0) 2862306a36Sopenharmony_ci#define AIU_CODEC_DAC_LRCLK_CTRL_DIV GENMASK(11, 0) 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_cistatic void aiu_encoder_i2s_divider_enable(struct snd_soc_component *component, 3162306a36Sopenharmony_ci bool enable) 3262306a36Sopenharmony_ci{ 3362306a36Sopenharmony_ci snd_soc_component_update_bits(component, AIU_CLK_CTRL, 3462306a36Sopenharmony_ci AIU_CLK_CTRL_I2S_DIV_EN, 3562306a36Sopenharmony_ci enable ? AIU_CLK_CTRL_I2S_DIV_EN : 0); 3662306a36Sopenharmony_ci} 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_cistatic int aiu_encoder_i2s_setup_desc(struct snd_soc_component *component, 3962306a36Sopenharmony_ci struct snd_pcm_hw_params *params) 4062306a36Sopenharmony_ci{ 4162306a36Sopenharmony_ci /* Always operate in split (classic interleaved) mode */ 4262306a36Sopenharmony_ci unsigned int desc = AIU_I2S_SOURCE_DESC_MODE_SPLIT; 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci /* Reset required to update the pipeline */ 4562306a36Sopenharmony_ci snd_soc_component_write(component, AIU_RST_SOFT, AIU_RST_SOFT_I2S_FAST); 4662306a36Sopenharmony_ci snd_soc_component_read(component, AIU_I2S_SYNC); 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci switch (params_physical_width(params)) { 4962306a36Sopenharmony_ci case 16: /* Nothing to do */ 5062306a36Sopenharmony_ci break; 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci case 32: 5362306a36Sopenharmony_ci desc |= (AIU_I2S_SOURCE_DESC_MODE_24BIT | 5462306a36Sopenharmony_ci AIU_I2S_SOURCE_DESC_MODE_32BIT); 5562306a36Sopenharmony_ci break; 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci default: 5862306a36Sopenharmony_ci return -EINVAL; 5962306a36Sopenharmony_ci } 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci switch (params_channels(params)) { 6262306a36Sopenharmony_ci case 2: /* Nothing to do */ 6362306a36Sopenharmony_ci break; 6462306a36Sopenharmony_ci case 8: 6562306a36Sopenharmony_ci desc |= AIU_I2S_SOURCE_DESC_MODE_8CH; 6662306a36Sopenharmony_ci break; 6762306a36Sopenharmony_ci default: 6862306a36Sopenharmony_ci return -EINVAL; 6962306a36Sopenharmony_ci } 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci snd_soc_component_update_bits(component, AIU_I2S_SOURCE_DESC, 7262306a36Sopenharmony_ci AIU_I2S_SOURCE_DESC_MODE_8CH | 7362306a36Sopenharmony_ci AIU_I2S_SOURCE_DESC_MODE_24BIT | 7462306a36Sopenharmony_ci AIU_I2S_SOURCE_DESC_MODE_32BIT | 7562306a36Sopenharmony_ci AIU_I2S_SOURCE_DESC_MODE_SPLIT, 7662306a36Sopenharmony_ci desc); 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci return 0; 7962306a36Sopenharmony_ci} 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_cistatic int aiu_encoder_i2s_set_legacy_div(struct snd_soc_component *component, 8262306a36Sopenharmony_ci struct snd_pcm_hw_params *params, 8362306a36Sopenharmony_ci unsigned int bs) 8462306a36Sopenharmony_ci{ 8562306a36Sopenharmony_ci switch (bs) { 8662306a36Sopenharmony_ci case 1: 8762306a36Sopenharmony_ci case 2: 8862306a36Sopenharmony_ci case 4: 8962306a36Sopenharmony_ci case 8: 9062306a36Sopenharmony_ci /* These are the only valid legacy dividers */ 9162306a36Sopenharmony_ci break; 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci default: 9462306a36Sopenharmony_ci dev_err(component->dev, "Unsupported i2s divider: %u\n", bs); 9562306a36Sopenharmony_ci return -EINVAL; 9662306a36Sopenharmony_ci } 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci snd_soc_component_update_bits(component, AIU_CLK_CTRL, 9962306a36Sopenharmony_ci AIU_CLK_CTRL_I2S_DIV, 10062306a36Sopenharmony_ci FIELD_PREP(AIU_CLK_CTRL_I2S_DIV, 10162306a36Sopenharmony_ci __ffs(bs))); 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci snd_soc_component_update_bits(component, AIU_CLK_CTRL_MORE, 10462306a36Sopenharmony_ci AIU_CLK_CTRL_MORE_I2S_DIV, 10562306a36Sopenharmony_ci FIELD_PREP(AIU_CLK_CTRL_MORE_I2S_DIV, 10662306a36Sopenharmony_ci 0)); 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci return 0; 10962306a36Sopenharmony_ci} 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_cistatic int aiu_encoder_i2s_set_more_div(struct snd_soc_component *component, 11262306a36Sopenharmony_ci struct snd_pcm_hw_params *params, 11362306a36Sopenharmony_ci unsigned int bs) 11462306a36Sopenharmony_ci{ 11562306a36Sopenharmony_ci /* 11662306a36Sopenharmony_ci * NOTE: this HW is odd. 11762306a36Sopenharmony_ci * In most configuration, the i2s divider is 'mclk / blck'. 11862306a36Sopenharmony_ci * However, in 16 bits - 8ch mode, this factor needs to be 11962306a36Sopenharmony_ci * increased by 50% to get the correct output rate. 12062306a36Sopenharmony_ci * No idea why ! 12162306a36Sopenharmony_ci */ 12262306a36Sopenharmony_ci if (params_width(params) == 16 && params_channels(params) == 8) { 12362306a36Sopenharmony_ci if (bs % 2) { 12462306a36Sopenharmony_ci dev_err(component->dev, 12562306a36Sopenharmony_ci "Cannot increase i2s divider by 50%%\n"); 12662306a36Sopenharmony_ci return -EINVAL; 12762306a36Sopenharmony_ci } 12862306a36Sopenharmony_ci bs += bs / 2; 12962306a36Sopenharmony_ci } 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci /* Use CLK_MORE for mclk to bclk divider */ 13262306a36Sopenharmony_ci snd_soc_component_update_bits(component, AIU_CLK_CTRL, 13362306a36Sopenharmony_ci AIU_CLK_CTRL_I2S_DIV, 13462306a36Sopenharmony_ci FIELD_PREP(AIU_CLK_CTRL_I2S_DIV, 0)); 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_ci snd_soc_component_update_bits(component, AIU_CLK_CTRL_MORE, 13762306a36Sopenharmony_ci AIU_CLK_CTRL_MORE_I2S_DIV, 13862306a36Sopenharmony_ci FIELD_PREP(AIU_CLK_CTRL_MORE_I2S_DIV, 13962306a36Sopenharmony_ci bs - 1)); 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci return 0; 14262306a36Sopenharmony_ci} 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_cistatic int aiu_encoder_i2s_set_clocks(struct snd_soc_component *component, 14562306a36Sopenharmony_ci struct snd_pcm_hw_params *params) 14662306a36Sopenharmony_ci{ 14762306a36Sopenharmony_ci struct aiu *aiu = snd_soc_component_get_drvdata(component); 14862306a36Sopenharmony_ci unsigned int srate = params_rate(params); 14962306a36Sopenharmony_ci unsigned int fs, bs; 15062306a36Sopenharmony_ci int ret; 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci /* Get the oversampling factor */ 15362306a36Sopenharmony_ci fs = DIV_ROUND_CLOSEST(clk_get_rate(aiu->i2s.clks[MCLK].clk), srate); 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci if (fs % 64) 15662306a36Sopenharmony_ci return -EINVAL; 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci /* Send data MSB first */ 15962306a36Sopenharmony_ci snd_soc_component_update_bits(component, AIU_I2S_DAC_CFG, 16062306a36Sopenharmony_ci AIU_I2S_DAC_CFG_MSB_FIRST, 16162306a36Sopenharmony_ci AIU_I2S_DAC_CFG_MSB_FIRST); 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci /* Set bclk to lrlck ratio */ 16462306a36Sopenharmony_ci snd_soc_component_update_bits(component, AIU_CODEC_DAC_LRCLK_CTRL, 16562306a36Sopenharmony_ci AIU_CODEC_DAC_LRCLK_CTRL_DIV, 16662306a36Sopenharmony_ci FIELD_PREP(AIU_CODEC_DAC_LRCLK_CTRL_DIV, 16762306a36Sopenharmony_ci 64 - 1)); 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci bs = fs / 64; 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci if (aiu->platform->has_clk_ctrl_more_i2s_div) 17262306a36Sopenharmony_ci ret = aiu_encoder_i2s_set_more_div(component, params, bs); 17362306a36Sopenharmony_ci else 17462306a36Sopenharmony_ci ret = aiu_encoder_i2s_set_legacy_div(component, params, bs); 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci if (ret) 17762306a36Sopenharmony_ci return ret; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci /* Make sure amclk is used for HDMI i2s as well */ 18062306a36Sopenharmony_ci snd_soc_component_update_bits(component, AIU_CLK_CTRL_MORE, 18162306a36Sopenharmony_ci AIU_CLK_CTRL_MORE_HDMI_AMCLK, 18262306a36Sopenharmony_ci AIU_CLK_CTRL_MORE_HDMI_AMCLK); 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_ci return 0; 18562306a36Sopenharmony_ci} 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_cistatic int aiu_encoder_i2s_hw_params(struct snd_pcm_substream *substream, 18862306a36Sopenharmony_ci struct snd_pcm_hw_params *params, 18962306a36Sopenharmony_ci struct snd_soc_dai *dai) 19062306a36Sopenharmony_ci{ 19162306a36Sopenharmony_ci struct snd_soc_component *component = dai->component; 19262306a36Sopenharmony_ci int ret; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci /* Disable the clock while changing the settings */ 19562306a36Sopenharmony_ci aiu_encoder_i2s_divider_enable(component, false); 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci ret = aiu_encoder_i2s_setup_desc(component, params); 19862306a36Sopenharmony_ci if (ret) { 19962306a36Sopenharmony_ci dev_err(dai->dev, "setting i2s desc failed\n"); 20062306a36Sopenharmony_ci return ret; 20162306a36Sopenharmony_ci } 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_ci ret = aiu_encoder_i2s_set_clocks(component, params); 20462306a36Sopenharmony_ci if (ret) { 20562306a36Sopenharmony_ci dev_err(dai->dev, "setting i2s clocks failed\n"); 20662306a36Sopenharmony_ci return ret; 20762306a36Sopenharmony_ci } 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci aiu_encoder_i2s_divider_enable(component, true); 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_ci return 0; 21262306a36Sopenharmony_ci} 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_cistatic int aiu_encoder_i2s_hw_free(struct snd_pcm_substream *substream, 21562306a36Sopenharmony_ci struct snd_soc_dai *dai) 21662306a36Sopenharmony_ci{ 21762306a36Sopenharmony_ci struct snd_soc_component *component = dai->component; 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_ci aiu_encoder_i2s_divider_enable(component, false); 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_ci return 0; 22262306a36Sopenharmony_ci} 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_cistatic int aiu_encoder_i2s_set_fmt(struct snd_soc_dai *dai, unsigned int fmt) 22562306a36Sopenharmony_ci{ 22662306a36Sopenharmony_ci struct snd_soc_component *component = dai->component; 22762306a36Sopenharmony_ci unsigned int inv = fmt & SND_SOC_DAIFMT_INV_MASK; 22862306a36Sopenharmony_ci unsigned int val = 0; 22962306a36Sopenharmony_ci unsigned int skew; 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_ci /* Only CPU Master / Codec Slave supported ATM */ 23262306a36Sopenharmony_ci if ((fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) != SND_SOC_DAIFMT_BP_FP) 23362306a36Sopenharmony_ci return -EINVAL; 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_ci if (inv == SND_SOC_DAIFMT_NB_IF || 23662306a36Sopenharmony_ci inv == SND_SOC_DAIFMT_IB_IF) 23762306a36Sopenharmony_ci val |= AIU_CLK_CTRL_LRCLK_INVERT; 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_ci if (inv == SND_SOC_DAIFMT_IB_NF || 24062306a36Sopenharmony_ci inv == SND_SOC_DAIFMT_IB_IF) 24162306a36Sopenharmony_ci val |= AIU_CLK_CTRL_AOCLK_INVERT; 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci /* Signal skew */ 24462306a36Sopenharmony_ci switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) { 24562306a36Sopenharmony_ci case SND_SOC_DAIFMT_I2S: 24662306a36Sopenharmony_ci /* Invert sample clock for i2s */ 24762306a36Sopenharmony_ci val ^= AIU_CLK_CTRL_LRCLK_INVERT; 24862306a36Sopenharmony_ci skew = 1; 24962306a36Sopenharmony_ci break; 25062306a36Sopenharmony_ci case SND_SOC_DAIFMT_LEFT_J: 25162306a36Sopenharmony_ci skew = 0; 25262306a36Sopenharmony_ci break; 25362306a36Sopenharmony_ci default: 25462306a36Sopenharmony_ci return -EINVAL; 25562306a36Sopenharmony_ci } 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_ci val |= FIELD_PREP(AIU_CLK_CTRL_LRCLK_SKEW, skew); 25862306a36Sopenharmony_ci snd_soc_component_update_bits(component, AIU_CLK_CTRL, 25962306a36Sopenharmony_ci AIU_CLK_CTRL_LRCLK_INVERT | 26062306a36Sopenharmony_ci AIU_CLK_CTRL_AOCLK_INVERT | 26162306a36Sopenharmony_ci AIU_CLK_CTRL_LRCLK_SKEW, 26262306a36Sopenharmony_ci val); 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci return 0; 26562306a36Sopenharmony_ci} 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_cistatic int aiu_encoder_i2s_set_sysclk(struct snd_soc_dai *dai, int clk_id, 26862306a36Sopenharmony_ci unsigned int freq, int dir) 26962306a36Sopenharmony_ci{ 27062306a36Sopenharmony_ci struct aiu *aiu = snd_soc_component_get_drvdata(dai->component); 27162306a36Sopenharmony_ci int ret; 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_ci if (WARN_ON(clk_id != 0)) 27462306a36Sopenharmony_ci return -EINVAL; 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_ci if (dir == SND_SOC_CLOCK_IN) 27762306a36Sopenharmony_ci return 0; 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_ci ret = clk_set_rate(aiu->i2s.clks[MCLK].clk, freq); 28062306a36Sopenharmony_ci if (ret) 28162306a36Sopenharmony_ci dev_err(dai->dev, "Failed to set sysclk to %uHz", freq); 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_ci return ret; 28462306a36Sopenharmony_ci} 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_cistatic const unsigned int hw_channels[] = {2, 8}; 28762306a36Sopenharmony_cistatic const struct snd_pcm_hw_constraint_list hw_channel_constraints = { 28862306a36Sopenharmony_ci .list = hw_channels, 28962306a36Sopenharmony_ci .count = ARRAY_SIZE(hw_channels), 29062306a36Sopenharmony_ci .mask = 0, 29162306a36Sopenharmony_ci}; 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_cistatic int aiu_encoder_i2s_startup(struct snd_pcm_substream *substream, 29462306a36Sopenharmony_ci struct snd_soc_dai *dai) 29562306a36Sopenharmony_ci{ 29662306a36Sopenharmony_ci struct aiu *aiu = snd_soc_component_get_drvdata(dai->component); 29762306a36Sopenharmony_ci int ret; 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci /* Make sure the encoder gets either 2 or 8 channels */ 30062306a36Sopenharmony_ci ret = snd_pcm_hw_constraint_list(substream->runtime, 0, 30162306a36Sopenharmony_ci SNDRV_PCM_HW_PARAM_CHANNELS, 30262306a36Sopenharmony_ci &hw_channel_constraints); 30362306a36Sopenharmony_ci if (ret) { 30462306a36Sopenharmony_ci dev_err(dai->dev, "adding channels constraints failed\n"); 30562306a36Sopenharmony_ci return ret; 30662306a36Sopenharmony_ci } 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_ci ret = clk_bulk_prepare_enable(aiu->i2s.clk_num, aiu->i2s.clks); 30962306a36Sopenharmony_ci if (ret) 31062306a36Sopenharmony_ci dev_err(dai->dev, "failed to enable i2s clocks\n"); 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_ci return ret; 31362306a36Sopenharmony_ci} 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_cistatic void aiu_encoder_i2s_shutdown(struct snd_pcm_substream *substream, 31662306a36Sopenharmony_ci struct snd_soc_dai *dai) 31762306a36Sopenharmony_ci{ 31862306a36Sopenharmony_ci struct aiu *aiu = snd_soc_component_get_drvdata(dai->component); 31962306a36Sopenharmony_ci 32062306a36Sopenharmony_ci clk_bulk_disable_unprepare(aiu->i2s.clk_num, aiu->i2s.clks); 32162306a36Sopenharmony_ci} 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_ciconst struct snd_soc_dai_ops aiu_encoder_i2s_dai_ops = { 32462306a36Sopenharmony_ci .hw_params = aiu_encoder_i2s_hw_params, 32562306a36Sopenharmony_ci .hw_free = aiu_encoder_i2s_hw_free, 32662306a36Sopenharmony_ci .set_fmt = aiu_encoder_i2s_set_fmt, 32762306a36Sopenharmony_ci .set_sysclk = aiu_encoder_i2s_set_sysclk, 32862306a36Sopenharmony_ci .startup = aiu_encoder_i2s_startup, 32962306a36Sopenharmony_ci .shutdown = aiu_encoder_i2s_shutdown, 33062306a36Sopenharmony_ci}; 33162306a36Sopenharmony_ci 332