162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * cnl-sst-dsp.c - CNL SST library generic function
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2016-17, Intel Corporation.
662306a36Sopenharmony_ci * Author: Guneshwor Singh <guneshwor.o.singh@intel.com>
762306a36Sopenharmony_ci *
862306a36Sopenharmony_ci * Modified from:
962306a36Sopenharmony_ci *	SKL SST library generic function
1062306a36Sopenharmony_ci *	Copyright (C) 2014-15, Intel Corporation.
1162306a36Sopenharmony_ci * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1262306a36Sopenharmony_ci *
1362306a36Sopenharmony_ci * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1462306a36Sopenharmony_ci */
1562306a36Sopenharmony_ci#include <linux/device.h>
1662306a36Sopenharmony_ci#include "../common/sst-dsp.h"
1762306a36Sopenharmony_ci#include "../common/sst-ipc.h"
1862306a36Sopenharmony_ci#include "../common/sst-dsp-priv.h"
1962306a36Sopenharmony_ci#include "cnl-sst-dsp.h"
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci/* various timeout values */
2262306a36Sopenharmony_ci#define CNL_DSP_PU_TO		50
2362306a36Sopenharmony_ci#define CNL_DSP_PD_TO		50
2462306a36Sopenharmony_ci#define CNL_DSP_RESET_TO	50
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_cistatic int
2762306a36Sopenharmony_cicnl_dsp_core_set_reset_state(struct sst_dsp *ctx, unsigned int core_mask)
2862306a36Sopenharmony_ci{
2962306a36Sopenharmony_ci	/* update bits */
3062306a36Sopenharmony_ci	sst_dsp_shim_update_bits_unlocked(ctx,
3162306a36Sopenharmony_ci			CNL_ADSP_REG_ADSPCS, CNL_ADSPCS_CRST(core_mask),
3262306a36Sopenharmony_ci			CNL_ADSPCS_CRST(core_mask));
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci	/* poll with timeout to check if operation successful */
3562306a36Sopenharmony_ci	return sst_dsp_register_poll(ctx,
3662306a36Sopenharmony_ci			CNL_ADSP_REG_ADSPCS,
3762306a36Sopenharmony_ci			CNL_ADSPCS_CRST(core_mask),
3862306a36Sopenharmony_ci			CNL_ADSPCS_CRST(core_mask),
3962306a36Sopenharmony_ci			CNL_DSP_RESET_TO,
4062306a36Sopenharmony_ci			"Set reset");
4162306a36Sopenharmony_ci}
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_cistatic int
4462306a36Sopenharmony_cicnl_dsp_core_unset_reset_state(struct sst_dsp *ctx, unsigned int core_mask)
4562306a36Sopenharmony_ci{
4662306a36Sopenharmony_ci	/* update bits */
4762306a36Sopenharmony_ci	sst_dsp_shim_update_bits_unlocked(ctx, CNL_ADSP_REG_ADSPCS,
4862306a36Sopenharmony_ci					CNL_ADSPCS_CRST(core_mask), 0);
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci	/* poll with timeout to check if operation successful */
5162306a36Sopenharmony_ci	return sst_dsp_register_poll(ctx,
5262306a36Sopenharmony_ci			CNL_ADSP_REG_ADSPCS,
5362306a36Sopenharmony_ci			CNL_ADSPCS_CRST(core_mask),
5462306a36Sopenharmony_ci			0,
5562306a36Sopenharmony_ci			CNL_DSP_RESET_TO,
5662306a36Sopenharmony_ci			"Unset reset");
5762306a36Sopenharmony_ci}
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_cistatic bool is_cnl_dsp_core_enable(struct sst_dsp *ctx, unsigned int core_mask)
6062306a36Sopenharmony_ci{
6162306a36Sopenharmony_ci	int val;
6262306a36Sopenharmony_ci	bool is_enable;
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci	val = sst_dsp_shim_read_unlocked(ctx, CNL_ADSP_REG_ADSPCS);
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ci	is_enable = (val & CNL_ADSPCS_CPA(core_mask)) &&
6762306a36Sopenharmony_ci			(val & CNL_ADSPCS_SPA(core_mask)) &&
6862306a36Sopenharmony_ci			!(val & CNL_ADSPCS_CRST(core_mask)) &&
6962306a36Sopenharmony_ci			!(val & CNL_ADSPCS_CSTALL(core_mask));
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci	dev_dbg(ctx->dev, "DSP core(s) enabled? %d: core_mask %#x\n",
7262306a36Sopenharmony_ci		is_enable, core_mask);
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ci	return is_enable;
7562306a36Sopenharmony_ci}
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_cistatic int cnl_dsp_reset_core(struct sst_dsp *ctx, unsigned int core_mask)
7862306a36Sopenharmony_ci{
7962306a36Sopenharmony_ci	/* stall core */
8062306a36Sopenharmony_ci	sst_dsp_shim_update_bits_unlocked(ctx, CNL_ADSP_REG_ADSPCS,
8162306a36Sopenharmony_ci			CNL_ADSPCS_CSTALL(core_mask),
8262306a36Sopenharmony_ci			CNL_ADSPCS_CSTALL(core_mask));
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci	/* set reset state */
8562306a36Sopenharmony_ci	return cnl_dsp_core_set_reset_state(ctx, core_mask);
8662306a36Sopenharmony_ci}
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_cistatic int cnl_dsp_start_core(struct sst_dsp *ctx, unsigned int core_mask)
8962306a36Sopenharmony_ci{
9062306a36Sopenharmony_ci	int ret;
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci	/* unset reset state */
9362306a36Sopenharmony_ci	ret = cnl_dsp_core_unset_reset_state(ctx, core_mask);
9462306a36Sopenharmony_ci	if (ret < 0)
9562306a36Sopenharmony_ci		return ret;
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci	/* run core */
9862306a36Sopenharmony_ci	sst_dsp_shim_update_bits_unlocked(ctx, CNL_ADSP_REG_ADSPCS,
9962306a36Sopenharmony_ci				CNL_ADSPCS_CSTALL(core_mask), 0);
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_ci	if (!is_cnl_dsp_core_enable(ctx, core_mask)) {
10262306a36Sopenharmony_ci		cnl_dsp_reset_core(ctx, core_mask);
10362306a36Sopenharmony_ci		dev_err(ctx->dev, "DSP core mask %#x enable failed\n",
10462306a36Sopenharmony_ci			core_mask);
10562306a36Sopenharmony_ci		ret = -EIO;
10662306a36Sopenharmony_ci	}
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci	return ret;
10962306a36Sopenharmony_ci}
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_cistatic int cnl_dsp_core_power_up(struct sst_dsp *ctx, unsigned int core_mask)
11262306a36Sopenharmony_ci{
11362306a36Sopenharmony_ci	/* update bits */
11462306a36Sopenharmony_ci	sst_dsp_shim_update_bits_unlocked(ctx, CNL_ADSP_REG_ADSPCS,
11562306a36Sopenharmony_ci					  CNL_ADSPCS_SPA(core_mask),
11662306a36Sopenharmony_ci					  CNL_ADSPCS_SPA(core_mask));
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_ci	/* poll with timeout to check if operation successful */
11962306a36Sopenharmony_ci	return sst_dsp_register_poll(ctx, CNL_ADSP_REG_ADSPCS,
12062306a36Sopenharmony_ci				    CNL_ADSPCS_CPA(core_mask),
12162306a36Sopenharmony_ci				    CNL_ADSPCS_CPA(core_mask),
12262306a36Sopenharmony_ci				    CNL_DSP_PU_TO,
12362306a36Sopenharmony_ci				    "Power up");
12462306a36Sopenharmony_ci}
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_cistatic int cnl_dsp_core_power_down(struct sst_dsp *ctx, unsigned int core_mask)
12762306a36Sopenharmony_ci{
12862306a36Sopenharmony_ci	/* update bits */
12962306a36Sopenharmony_ci	sst_dsp_shim_update_bits_unlocked(ctx, CNL_ADSP_REG_ADSPCS,
13062306a36Sopenharmony_ci					CNL_ADSPCS_SPA(core_mask), 0);
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ci	/* poll with timeout to check if operation successful */
13362306a36Sopenharmony_ci	return sst_dsp_register_poll(ctx,
13462306a36Sopenharmony_ci			CNL_ADSP_REG_ADSPCS,
13562306a36Sopenharmony_ci			CNL_ADSPCS_CPA(core_mask),
13662306a36Sopenharmony_ci			0,
13762306a36Sopenharmony_ci			CNL_DSP_PD_TO,
13862306a36Sopenharmony_ci			"Power down");
13962306a36Sopenharmony_ci}
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ciint cnl_dsp_enable_core(struct sst_dsp *ctx, unsigned int core_mask)
14262306a36Sopenharmony_ci{
14362306a36Sopenharmony_ci	int ret;
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_ci	/* power up */
14662306a36Sopenharmony_ci	ret = cnl_dsp_core_power_up(ctx, core_mask);
14762306a36Sopenharmony_ci	if (ret < 0) {
14862306a36Sopenharmony_ci		dev_dbg(ctx->dev, "DSP core mask %#x power up failed",
14962306a36Sopenharmony_ci			core_mask);
15062306a36Sopenharmony_ci		return ret;
15162306a36Sopenharmony_ci	}
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ci	return cnl_dsp_start_core(ctx, core_mask);
15462306a36Sopenharmony_ci}
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ciint cnl_dsp_disable_core(struct sst_dsp *ctx, unsigned int core_mask)
15762306a36Sopenharmony_ci{
15862306a36Sopenharmony_ci	int ret;
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci	ret = cnl_dsp_reset_core(ctx, core_mask);
16162306a36Sopenharmony_ci	if (ret < 0) {
16262306a36Sopenharmony_ci		dev_err(ctx->dev, "DSP core mask %#x reset failed\n",
16362306a36Sopenharmony_ci			core_mask);
16462306a36Sopenharmony_ci		return ret;
16562306a36Sopenharmony_ci	}
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci	/* power down core*/
16862306a36Sopenharmony_ci	ret = cnl_dsp_core_power_down(ctx, core_mask);
16962306a36Sopenharmony_ci	if (ret < 0) {
17062306a36Sopenharmony_ci		dev_err(ctx->dev, "DSP core mask %#x power down failed\n",
17162306a36Sopenharmony_ci			core_mask);
17262306a36Sopenharmony_ci		return ret;
17362306a36Sopenharmony_ci	}
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci	if (is_cnl_dsp_core_enable(ctx, core_mask)) {
17662306a36Sopenharmony_ci		dev_err(ctx->dev, "DSP core mask %#x disable failed\n",
17762306a36Sopenharmony_ci			core_mask);
17862306a36Sopenharmony_ci		ret = -EIO;
17962306a36Sopenharmony_ci	}
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_ci	return ret;
18262306a36Sopenharmony_ci}
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ciirqreturn_t cnl_dsp_sst_interrupt(int irq, void *dev_id)
18562306a36Sopenharmony_ci{
18662306a36Sopenharmony_ci	struct sst_dsp *ctx = dev_id;
18762306a36Sopenharmony_ci	u32 val;
18862306a36Sopenharmony_ci	irqreturn_t ret = IRQ_NONE;
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_ci	spin_lock(&ctx->spinlock);
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci	val = sst_dsp_shim_read_unlocked(ctx, CNL_ADSP_REG_ADSPIS);
19362306a36Sopenharmony_ci	ctx->intr_status = val;
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci	if (val == 0xffffffff) {
19662306a36Sopenharmony_ci		spin_unlock(&ctx->spinlock);
19762306a36Sopenharmony_ci		return IRQ_NONE;
19862306a36Sopenharmony_ci	}
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ci	if (val & CNL_ADSPIS_IPC) {
20162306a36Sopenharmony_ci		cnl_ipc_int_disable(ctx);
20262306a36Sopenharmony_ci		ret = IRQ_WAKE_THREAD;
20362306a36Sopenharmony_ci	}
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_ci	spin_unlock(&ctx->spinlock);
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_ci	return ret;
20862306a36Sopenharmony_ci}
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_civoid cnl_dsp_free(struct sst_dsp *dsp)
21162306a36Sopenharmony_ci{
21262306a36Sopenharmony_ci	cnl_ipc_int_disable(dsp);
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_ci	free_irq(dsp->irq, dsp);
21562306a36Sopenharmony_ci	cnl_ipc_op_int_disable(dsp);
21662306a36Sopenharmony_ci	cnl_dsp_disable_core(dsp, SKL_DSP_CORE0_MASK);
21762306a36Sopenharmony_ci}
21862306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(cnl_dsp_free);
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_civoid cnl_ipc_int_enable(struct sst_dsp *ctx)
22162306a36Sopenharmony_ci{
22262306a36Sopenharmony_ci	sst_dsp_shim_update_bits(ctx, CNL_ADSP_REG_ADSPIC,
22362306a36Sopenharmony_ci				 CNL_ADSPIC_IPC, CNL_ADSPIC_IPC);
22462306a36Sopenharmony_ci}
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_civoid cnl_ipc_int_disable(struct sst_dsp *ctx)
22762306a36Sopenharmony_ci{
22862306a36Sopenharmony_ci	sst_dsp_shim_update_bits_unlocked(ctx, CNL_ADSP_REG_ADSPIC,
22962306a36Sopenharmony_ci					  CNL_ADSPIC_IPC, 0);
23062306a36Sopenharmony_ci}
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_civoid cnl_ipc_op_int_enable(struct sst_dsp *ctx)
23362306a36Sopenharmony_ci{
23462306a36Sopenharmony_ci	/* enable IPC DONE interrupt */
23562306a36Sopenharmony_ci	sst_dsp_shim_update_bits(ctx, CNL_ADSP_REG_HIPCCTL,
23662306a36Sopenharmony_ci				 CNL_ADSP_REG_HIPCCTL_DONE,
23762306a36Sopenharmony_ci				 CNL_ADSP_REG_HIPCCTL_DONE);
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_ci	/* enable IPC BUSY interrupt */
24062306a36Sopenharmony_ci	sst_dsp_shim_update_bits(ctx, CNL_ADSP_REG_HIPCCTL,
24162306a36Sopenharmony_ci				 CNL_ADSP_REG_HIPCCTL_BUSY,
24262306a36Sopenharmony_ci				 CNL_ADSP_REG_HIPCCTL_BUSY);
24362306a36Sopenharmony_ci}
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_civoid cnl_ipc_op_int_disable(struct sst_dsp *ctx)
24662306a36Sopenharmony_ci{
24762306a36Sopenharmony_ci	/* disable IPC DONE interrupt */
24862306a36Sopenharmony_ci	sst_dsp_shim_update_bits(ctx, CNL_ADSP_REG_HIPCCTL,
24962306a36Sopenharmony_ci				 CNL_ADSP_REG_HIPCCTL_DONE, 0);
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_ci	/* disable IPC BUSY interrupt */
25262306a36Sopenharmony_ci	sst_dsp_shim_update_bits(ctx, CNL_ADSP_REG_HIPCCTL,
25362306a36Sopenharmony_ci				 CNL_ADSP_REG_HIPCCTL_BUSY, 0);
25462306a36Sopenharmony_ci}
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_cibool cnl_ipc_int_status(struct sst_dsp *ctx)
25762306a36Sopenharmony_ci{
25862306a36Sopenharmony_ci	return sst_dsp_shim_read_unlocked(ctx, CNL_ADSP_REG_ADSPIS) &
25962306a36Sopenharmony_ci							CNL_ADSPIS_IPC;
26062306a36Sopenharmony_ci}
26162306a36Sopenharmony_ci
26262306a36Sopenharmony_civoid cnl_ipc_free(struct sst_generic_ipc *ipc)
26362306a36Sopenharmony_ci{
26462306a36Sopenharmony_ci	cnl_ipc_op_int_disable(ipc->dsp);
26562306a36Sopenharmony_ci	sst_ipc_fini(ipc);
26662306a36Sopenharmony_ci}
267