162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci// 362306a36Sopenharmony_ci// Copyright(c) 2020 Intel Corporation. All rights reserved. 462306a36Sopenharmony_ci// 562306a36Sopenharmony_ci// Author: Cezary Rojewski <cezary.rojewski@intel.com> 662306a36Sopenharmony_ci// 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/devcoredump.h> 962306a36Sopenharmony_ci#include <linux/dma-mapping.h> 1062306a36Sopenharmony_ci#include <linux/firmware.h> 1162306a36Sopenharmony_ci#include <linux/pci.h> 1262306a36Sopenharmony_ci#include <linux/pxa2xx_ssp.h> 1362306a36Sopenharmony_ci#include "core.h" 1462306a36Sopenharmony_ci#include "messages.h" 1562306a36Sopenharmony_ci#include "registers.h" 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_cistatic bool catpt_dma_filter(struct dma_chan *chan, void *param) 1862306a36Sopenharmony_ci{ 1962306a36Sopenharmony_ci return param == chan->device->dev; 2062306a36Sopenharmony_ci} 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci/* 2362306a36Sopenharmony_ci * Either engine 0 or 1 can be used for image loading. 2462306a36Sopenharmony_ci * Align with Windows driver equivalent and stick to engine 1. 2562306a36Sopenharmony_ci */ 2662306a36Sopenharmony_ci#define CATPT_DMA_DEVID 1 2762306a36Sopenharmony_ci#define CATPT_DMA_DSP_ADDR_MASK GENMASK(31, 20) 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_cistruct dma_chan *catpt_dma_request_config_chan(struct catpt_dev *cdev) 3062306a36Sopenharmony_ci{ 3162306a36Sopenharmony_ci struct dma_slave_config config; 3262306a36Sopenharmony_ci struct dma_chan *chan; 3362306a36Sopenharmony_ci dma_cap_mask_t mask; 3462306a36Sopenharmony_ci int ret; 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci dma_cap_zero(mask); 3762306a36Sopenharmony_ci dma_cap_set(DMA_MEMCPY, mask); 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci chan = dma_request_channel(mask, catpt_dma_filter, cdev->dev); 4062306a36Sopenharmony_ci if (!chan) { 4162306a36Sopenharmony_ci dev_err(cdev->dev, "request channel failed\n"); 4262306a36Sopenharmony_ci return ERR_PTR(-ENODEV); 4362306a36Sopenharmony_ci } 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci memset(&config, 0, sizeof(config)); 4662306a36Sopenharmony_ci config.direction = DMA_MEM_TO_DEV; 4762306a36Sopenharmony_ci config.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES; 4862306a36Sopenharmony_ci config.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES; 4962306a36Sopenharmony_ci config.src_maxburst = 16; 5062306a36Sopenharmony_ci config.dst_maxburst = 16; 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci ret = dmaengine_slave_config(chan, &config); 5362306a36Sopenharmony_ci if (ret) { 5462306a36Sopenharmony_ci dev_err(cdev->dev, "slave config failed: %d\n", ret); 5562306a36Sopenharmony_ci dma_release_channel(chan); 5662306a36Sopenharmony_ci return ERR_PTR(ret); 5762306a36Sopenharmony_ci } 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci return chan; 6062306a36Sopenharmony_ci} 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_cistatic int catpt_dma_memcpy(struct catpt_dev *cdev, struct dma_chan *chan, 6362306a36Sopenharmony_ci dma_addr_t dst_addr, dma_addr_t src_addr, 6462306a36Sopenharmony_ci size_t size) 6562306a36Sopenharmony_ci{ 6662306a36Sopenharmony_ci struct dma_async_tx_descriptor *desc; 6762306a36Sopenharmony_ci enum dma_status status; 6862306a36Sopenharmony_ci int ret; 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci desc = dmaengine_prep_dma_memcpy(chan, dst_addr, src_addr, size, 7162306a36Sopenharmony_ci DMA_CTRL_ACK); 7262306a36Sopenharmony_ci if (!desc) { 7362306a36Sopenharmony_ci dev_err(cdev->dev, "prep dma memcpy failed\n"); 7462306a36Sopenharmony_ci return -EIO; 7562306a36Sopenharmony_ci } 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci /* enable demand mode for dma channel */ 7862306a36Sopenharmony_ci catpt_updatel_shim(cdev, HMDC, 7962306a36Sopenharmony_ci CATPT_HMDC_HDDA(CATPT_DMA_DEVID, chan->chan_id), 8062306a36Sopenharmony_ci CATPT_HMDC_HDDA(CATPT_DMA_DEVID, chan->chan_id)); 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci ret = dma_submit_error(dmaengine_submit(desc)); 8362306a36Sopenharmony_ci if (ret) { 8462306a36Sopenharmony_ci dev_err(cdev->dev, "submit tx failed: %d\n", ret); 8562306a36Sopenharmony_ci goto clear_hdda; 8662306a36Sopenharmony_ci } 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci status = dma_wait_for_async_tx(desc); 8962306a36Sopenharmony_ci ret = (status == DMA_COMPLETE) ? 0 : -EPROTO; 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ciclear_hdda: 9262306a36Sopenharmony_ci /* regardless of status, disable access to HOST memory in demand mode */ 9362306a36Sopenharmony_ci catpt_updatel_shim(cdev, HMDC, 9462306a36Sopenharmony_ci CATPT_HMDC_HDDA(CATPT_DMA_DEVID, chan->chan_id), 0); 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci return ret; 9762306a36Sopenharmony_ci} 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ciint catpt_dma_memcpy_todsp(struct catpt_dev *cdev, struct dma_chan *chan, 10062306a36Sopenharmony_ci dma_addr_t dst_addr, dma_addr_t src_addr, 10162306a36Sopenharmony_ci size_t size) 10262306a36Sopenharmony_ci{ 10362306a36Sopenharmony_ci return catpt_dma_memcpy(cdev, chan, dst_addr | CATPT_DMA_DSP_ADDR_MASK, 10462306a36Sopenharmony_ci src_addr, size); 10562306a36Sopenharmony_ci} 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ciint catpt_dma_memcpy_fromdsp(struct catpt_dev *cdev, struct dma_chan *chan, 10862306a36Sopenharmony_ci dma_addr_t dst_addr, dma_addr_t src_addr, 10962306a36Sopenharmony_ci size_t size) 11062306a36Sopenharmony_ci{ 11162306a36Sopenharmony_ci return catpt_dma_memcpy(cdev, chan, dst_addr, 11262306a36Sopenharmony_ci src_addr | CATPT_DMA_DSP_ADDR_MASK, size); 11362306a36Sopenharmony_ci} 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ciint catpt_dmac_probe(struct catpt_dev *cdev) 11662306a36Sopenharmony_ci{ 11762306a36Sopenharmony_ci struct dw_dma_chip *dmac; 11862306a36Sopenharmony_ci int ret; 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci dmac = devm_kzalloc(cdev->dev, sizeof(*dmac), GFP_KERNEL); 12162306a36Sopenharmony_ci if (!dmac) 12262306a36Sopenharmony_ci return -ENOMEM; 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_ci dmac->regs = cdev->lpe_ba + cdev->spec->host_dma_offset[CATPT_DMA_DEVID]; 12562306a36Sopenharmony_ci dmac->dev = cdev->dev; 12662306a36Sopenharmony_ci dmac->irq = cdev->irq; 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci ret = dma_coerce_mask_and_coherent(cdev->dev, DMA_BIT_MASK(31)); 12962306a36Sopenharmony_ci if (ret) 13062306a36Sopenharmony_ci return ret; 13162306a36Sopenharmony_ci /* 13262306a36Sopenharmony_ci * Caller is responsible for putting device in D0 to allow 13362306a36Sopenharmony_ci * for I/O and memory access before probing DW. 13462306a36Sopenharmony_ci */ 13562306a36Sopenharmony_ci ret = dw_dma_probe(dmac); 13662306a36Sopenharmony_ci if (ret) 13762306a36Sopenharmony_ci return ret; 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci cdev->dmac = dmac; 14062306a36Sopenharmony_ci return 0; 14162306a36Sopenharmony_ci} 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_civoid catpt_dmac_remove(struct catpt_dev *cdev) 14462306a36Sopenharmony_ci{ 14562306a36Sopenharmony_ci /* 14662306a36Sopenharmony_ci * As do_dma_remove() juggles with pm_runtime_get_xxx() and 14762306a36Sopenharmony_ci * pm_runtime_put_xxx() while both ADSP and DW 'devices' are part of 14862306a36Sopenharmony_ci * the same module, caller makes sure pm_runtime_disable() is invoked 14962306a36Sopenharmony_ci * before removing DW to prevent postmortem resume and suspend. 15062306a36Sopenharmony_ci */ 15162306a36Sopenharmony_ci dw_dma_remove(cdev->dmac); 15262306a36Sopenharmony_ci} 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_cistatic void catpt_dsp_set_srampge(struct catpt_dev *cdev, struct resource *sram, 15562306a36Sopenharmony_ci unsigned long mask, unsigned long new) 15662306a36Sopenharmony_ci{ 15762306a36Sopenharmony_ci unsigned long old; 15862306a36Sopenharmony_ci u32 off = sram->start; 15962306a36Sopenharmony_ci u32 b = __ffs(mask); 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_ci old = catpt_readl_pci(cdev, VDRTCTL0) & mask; 16262306a36Sopenharmony_ci dev_dbg(cdev->dev, "SRAMPGE [0x%08lx] 0x%08lx -> 0x%08lx", 16362306a36Sopenharmony_ci mask, old, new); 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_ci if (old == new) 16662306a36Sopenharmony_ci return; 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci catpt_updatel_pci(cdev, VDRTCTL0, mask, new); 16962306a36Sopenharmony_ci /* wait for SRAM power gating to propagate */ 17062306a36Sopenharmony_ci udelay(60); 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci /* 17362306a36Sopenharmony_ci * Dummy read as the very first access after block enable 17462306a36Sopenharmony_ci * to prevent byte loss in future operations. 17562306a36Sopenharmony_ci */ 17662306a36Sopenharmony_ci for_each_clear_bit_from(b, &new, fls_long(mask)) { 17762306a36Sopenharmony_ci u8 buf[4]; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci /* newly enabled: new bit=0 while old bit=1 */ 18062306a36Sopenharmony_ci if (test_bit(b, &old)) { 18162306a36Sopenharmony_ci dev_dbg(cdev->dev, "sanitize block %ld: off 0x%08x\n", 18262306a36Sopenharmony_ci b - __ffs(mask), off); 18362306a36Sopenharmony_ci memcpy_fromio(buf, cdev->lpe_ba + off, sizeof(buf)); 18462306a36Sopenharmony_ci } 18562306a36Sopenharmony_ci off += CATPT_MEMBLOCK_SIZE; 18662306a36Sopenharmony_ci } 18762306a36Sopenharmony_ci} 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_civoid catpt_dsp_update_srampge(struct catpt_dev *cdev, struct resource *sram, 19062306a36Sopenharmony_ci unsigned long mask) 19162306a36Sopenharmony_ci{ 19262306a36Sopenharmony_ci struct resource *res; 19362306a36Sopenharmony_ci unsigned long new = 0; 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_ci /* flag all busy blocks */ 19662306a36Sopenharmony_ci for (res = sram->child; res; res = res->sibling) { 19762306a36Sopenharmony_ci u32 h, l; 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci h = (res->end - sram->start) / CATPT_MEMBLOCK_SIZE; 20062306a36Sopenharmony_ci l = (res->start - sram->start) / CATPT_MEMBLOCK_SIZE; 20162306a36Sopenharmony_ci new |= GENMASK(h, l); 20262306a36Sopenharmony_ci } 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_ci /* offset value given mask's start and invert it as ON=b0 */ 20562306a36Sopenharmony_ci new = ~(new << __ffs(mask)) & mask; 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci /* disable core clock gating */ 20862306a36Sopenharmony_ci catpt_updatel_pci(cdev, VDRTCTL2, CATPT_VDRTCTL2_DCLCGE, 0); 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci catpt_dsp_set_srampge(cdev, sram, mask, new); 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_ci /* enable core clock gating */ 21362306a36Sopenharmony_ci catpt_updatel_pci(cdev, VDRTCTL2, CATPT_VDRTCTL2_DCLCGE, 21462306a36Sopenharmony_ci CATPT_VDRTCTL2_DCLCGE); 21562306a36Sopenharmony_ci} 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ciint catpt_dsp_stall(struct catpt_dev *cdev, bool stall) 21862306a36Sopenharmony_ci{ 21962306a36Sopenharmony_ci u32 reg, val; 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_ci val = stall ? CATPT_CS_STALL : 0; 22262306a36Sopenharmony_ci catpt_updatel_shim(cdev, CS1, CATPT_CS_STALL, val); 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_ci return catpt_readl_poll_shim(cdev, CS1, 22562306a36Sopenharmony_ci reg, (reg & CATPT_CS_STALL) == val, 22662306a36Sopenharmony_ci 500, 10000); 22762306a36Sopenharmony_ci} 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_cistatic int catpt_dsp_reset(struct catpt_dev *cdev, bool reset) 23062306a36Sopenharmony_ci{ 23162306a36Sopenharmony_ci u32 reg, val; 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ci val = reset ? CATPT_CS_RST : 0; 23462306a36Sopenharmony_ci catpt_updatel_shim(cdev, CS1, CATPT_CS_RST, val); 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_ci return catpt_readl_poll_shim(cdev, CS1, 23762306a36Sopenharmony_ci reg, (reg & CATPT_CS_RST) == val, 23862306a36Sopenharmony_ci 500, 10000); 23962306a36Sopenharmony_ci} 24062306a36Sopenharmony_ci 24162306a36Sopenharmony_civoid lpt_dsp_pll_shutdown(struct catpt_dev *cdev, bool enable) 24262306a36Sopenharmony_ci{ 24362306a36Sopenharmony_ci u32 val; 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_ci val = enable ? LPT_VDRTCTL0_APLLSE : 0; 24662306a36Sopenharmony_ci catpt_updatel_pci(cdev, VDRTCTL0, LPT_VDRTCTL0_APLLSE, val); 24762306a36Sopenharmony_ci} 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_civoid wpt_dsp_pll_shutdown(struct catpt_dev *cdev, bool enable) 25062306a36Sopenharmony_ci{ 25162306a36Sopenharmony_ci u32 val; 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_ci val = enable ? WPT_VDRTCTL2_APLLSE : 0; 25462306a36Sopenharmony_ci catpt_updatel_pci(cdev, VDRTCTL2, WPT_VDRTCTL2_APLLSE, val); 25562306a36Sopenharmony_ci} 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_cistatic int catpt_dsp_select_lpclock(struct catpt_dev *cdev, bool lp, bool waiti) 25862306a36Sopenharmony_ci{ 25962306a36Sopenharmony_ci u32 mask, reg, val; 26062306a36Sopenharmony_ci int ret; 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_ci mutex_lock(&cdev->clk_mutex); 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci val = lp ? CATPT_CS_LPCS : 0; 26562306a36Sopenharmony_ci reg = catpt_readl_shim(cdev, CS1) & CATPT_CS_LPCS; 26662306a36Sopenharmony_ci dev_dbg(cdev->dev, "LPCS [0x%08lx] 0x%08x -> 0x%08x", 26762306a36Sopenharmony_ci CATPT_CS_LPCS, reg, val); 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_ci if (reg == val) { 27062306a36Sopenharmony_ci mutex_unlock(&cdev->clk_mutex); 27162306a36Sopenharmony_ci return 0; 27262306a36Sopenharmony_ci } 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_ci if (waiti) { 27562306a36Sopenharmony_ci /* wait for DSP to signal WAIT state */ 27662306a36Sopenharmony_ci ret = catpt_readl_poll_shim(cdev, ISD, 27762306a36Sopenharmony_ci reg, (reg & CATPT_ISD_DCPWM), 27862306a36Sopenharmony_ci 500, 10000); 27962306a36Sopenharmony_ci if (ret) { 28062306a36Sopenharmony_ci dev_warn(cdev->dev, "await WAITI timeout\n"); 28162306a36Sopenharmony_ci /* no signal - only high clock selection allowed */ 28262306a36Sopenharmony_ci if (lp) { 28362306a36Sopenharmony_ci mutex_unlock(&cdev->clk_mutex); 28462306a36Sopenharmony_ci return 0; 28562306a36Sopenharmony_ci } 28662306a36Sopenharmony_ci } 28762306a36Sopenharmony_ci } 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_ci ret = catpt_readl_poll_shim(cdev, CLKCTL, 29062306a36Sopenharmony_ci reg, !(reg & CATPT_CLKCTL_CFCIP), 29162306a36Sopenharmony_ci 500, 10000); 29262306a36Sopenharmony_ci if (ret) 29362306a36Sopenharmony_ci dev_warn(cdev->dev, "clock change still in progress\n"); 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_ci /* default to DSP core & audio fabric high clock */ 29662306a36Sopenharmony_ci val |= CATPT_CS_DCS_HIGH; 29762306a36Sopenharmony_ci mask = CATPT_CS_LPCS | CATPT_CS_DCS; 29862306a36Sopenharmony_ci catpt_updatel_shim(cdev, CS1, mask, val); 29962306a36Sopenharmony_ci 30062306a36Sopenharmony_ci ret = catpt_readl_poll_shim(cdev, CLKCTL, 30162306a36Sopenharmony_ci reg, !(reg & CATPT_CLKCTL_CFCIP), 30262306a36Sopenharmony_ci 500, 10000); 30362306a36Sopenharmony_ci if (ret) 30462306a36Sopenharmony_ci dev_warn(cdev->dev, "clock change still in progress\n"); 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_ci /* update PLL accordingly */ 30762306a36Sopenharmony_ci cdev->spec->pll_shutdown(cdev, lp); 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_ci mutex_unlock(&cdev->clk_mutex); 31062306a36Sopenharmony_ci return 0; 31162306a36Sopenharmony_ci} 31262306a36Sopenharmony_ci 31362306a36Sopenharmony_ciint catpt_dsp_update_lpclock(struct catpt_dev *cdev) 31462306a36Sopenharmony_ci{ 31562306a36Sopenharmony_ci struct catpt_stream_runtime *stream; 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_ci list_for_each_entry(stream, &cdev->stream_list, node) 31862306a36Sopenharmony_ci if (stream->prepared) 31962306a36Sopenharmony_ci return catpt_dsp_select_lpclock(cdev, false, true); 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_ci return catpt_dsp_select_lpclock(cdev, true, true); 32262306a36Sopenharmony_ci} 32362306a36Sopenharmony_ci 32462306a36Sopenharmony_ci/* bring registers to their defaults as HW won't reset itself */ 32562306a36Sopenharmony_cistatic void catpt_dsp_set_regs_defaults(struct catpt_dev *cdev) 32662306a36Sopenharmony_ci{ 32762306a36Sopenharmony_ci int i; 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_ci catpt_writel_shim(cdev, CS1, CATPT_CS_DEFAULT); 33062306a36Sopenharmony_ci catpt_writel_shim(cdev, ISC, CATPT_ISC_DEFAULT); 33162306a36Sopenharmony_ci catpt_writel_shim(cdev, ISD, CATPT_ISD_DEFAULT); 33262306a36Sopenharmony_ci catpt_writel_shim(cdev, IMC, CATPT_IMC_DEFAULT); 33362306a36Sopenharmony_ci catpt_writel_shim(cdev, IMD, CATPT_IMD_DEFAULT); 33462306a36Sopenharmony_ci catpt_writel_shim(cdev, IPCC, CATPT_IPCC_DEFAULT); 33562306a36Sopenharmony_ci catpt_writel_shim(cdev, IPCD, CATPT_IPCD_DEFAULT); 33662306a36Sopenharmony_ci catpt_writel_shim(cdev, CLKCTL, CATPT_CLKCTL_DEFAULT); 33762306a36Sopenharmony_ci catpt_writel_shim(cdev, CS2, CATPT_CS2_DEFAULT); 33862306a36Sopenharmony_ci catpt_writel_shim(cdev, LTRC, CATPT_LTRC_DEFAULT); 33962306a36Sopenharmony_ci catpt_writel_shim(cdev, HMDC, CATPT_HMDC_DEFAULT); 34062306a36Sopenharmony_ci 34162306a36Sopenharmony_ci for (i = 0; i < CATPT_SSP_COUNT; i++) { 34262306a36Sopenharmony_ci catpt_writel_ssp(cdev, i, SSCR0, CATPT_SSC0_DEFAULT); 34362306a36Sopenharmony_ci catpt_writel_ssp(cdev, i, SSCR1, CATPT_SSC1_DEFAULT); 34462306a36Sopenharmony_ci catpt_writel_ssp(cdev, i, SSSR, CATPT_SSS_DEFAULT); 34562306a36Sopenharmony_ci catpt_writel_ssp(cdev, i, SSITR, CATPT_SSIT_DEFAULT); 34662306a36Sopenharmony_ci catpt_writel_ssp(cdev, i, SSDR, CATPT_SSD_DEFAULT); 34762306a36Sopenharmony_ci catpt_writel_ssp(cdev, i, SSTO, CATPT_SSTO_DEFAULT); 34862306a36Sopenharmony_ci catpt_writel_ssp(cdev, i, SSPSP, CATPT_SSPSP_DEFAULT); 34962306a36Sopenharmony_ci catpt_writel_ssp(cdev, i, SSTSA, CATPT_SSTSA_DEFAULT); 35062306a36Sopenharmony_ci catpt_writel_ssp(cdev, i, SSRSA, CATPT_SSRSA_DEFAULT); 35162306a36Sopenharmony_ci catpt_writel_ssp(cdev, i, SSTSS, CATPT_SSTSS_DEFAULT); 35262306a36Sopenharmony_ci catpt_writel_ssp(cdev, i, SSCR2, CATPT_SSCR2_DEFAULT); 35362306a36Sopenharmony_ci catpt_writel_ssp(cdev, i, SSPSP2, CATPT_SSPSP2_DEFAULT); 35462306a36Sopenharmony_ci } 35562306a36Sopenharmony_ci} 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_ciint catpt_dsp_power_down(struct catpt_dev *cdev) 35862306a36Sopenharmony_ci{ 35962306a36Sopenharmony_ci u32 mask, val; 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_ci /* disable core clock gating */ 36262306a36Sopenharmony_ci catpt_updatel_pci(cdev, VDRTCTL2, CATPT_VDRTCTL2_DCLCGE, 0); 36362306a36Sopenharmony_ci 36462306a36Sopenharmony_ci catpt_dsp_reset(cdev, true); 36562306a36Sopenharmony_ci /* set 24Mhz clock for both SSPs */ 36662306a36Sopenharmony_ci catpt_updatel_shim(cdev, CS1, CATPT_CS_SBCS(0) | CATPT_CS_SBCS(1), 36762306a36Sopenharmony_ci CATPT_CS_SBCS(0) | CATPT_CS_SBCS(1)); 36862306a36Sopenharmony_ci catpt_dsp_select_lpclock(cdev, true, false); 36962306a36Sopenharmony_ci /* disable MCLK */ 37062306a36Sopenharmony_ci catpt_updatel_shim(cdev, CLKCTL, CATPT_CLKCTL_SMOS, 0); 37162306a36Sopenharmony_ci 37262306a36Sopenharmony_ci catpt_dsp_set_regs_defaults(cdev); 37362306a36Sopenharmony_ci 37462306a36Sopenharmony_ci /* switch clock gating */ 37562306a36Sopenharmony_ci mask = CATPT_VDRTCTL2_CGEALL & (~CATPT_VDRTCTL2_DCLCGE); 37662306a36Sopenharmony_ci val = mask & (~CATPT_VDRTCTL2_DTCGE); 37762306a36Sopenharmony_ci catpt_updatel_pci(cdev, VDRTCTL2, mask, val); 37862306a36Sopenharmony_ci /* enable DTCGE separatelly */ 37962306a36Sopenharmony_ci catpt_updatel_pci(cdev, VDRTCTL2, CATPT_VDRTCTL2_DTCGE, 38062306a36Sopenharmony_ci CATPT_VDRTCTL2_DTCGE); 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_ci /* SRAM power gating all */ 38362306a36Sopenharmony_ci catpt_dsp_set_srampge(cdev, &cdev->dram, cdev->spec->dram_mask, 38462306a36Sopenharmony_ci cdev->spec->dram_mask); 38562306a36Sopenharmony_ci catpt_dsp_set_srampge(cdev, &cdev->iram, cdev->spec->iram_mask, 38662306a36Sopenharmony_ci cdev->spec->iram_mask); 38762306a36Sopenharmony_ci mask = cdev->spec->d3srampgd_bit | cdev->spec->d3pgd_bit; 38862306a36Sopenharmony_ci catpt_updatel_pci(cdev, VDRTCTL0, mask, cdev->spec->d3pgd_bit); 38962306a36Sopenharmony_ci 39062306a36Sopenharmony_ci catpt_updatel_pci(cdev, PMCS, PCI_PM_CTRL_STATE_MASK, PCI_D3hot); 39162306a36Sopenharmony_ci /* give hw time to drop off */ 39262306a36Sopenharmony_ci udelay(50); 39362306a36Sopenharmony_ci 39462306a36Sopenharmony_ci /* enable core clock gating */ 39562306a36Sopenharmony_ci catpt_updatel_pci(cdev, VDRTCTL2, CATPT_VDRTCTL2_DCLCGE, 39662306a36Sopenharmony_ci CATPT_VDRTCTL2_DCLCGE); 39762306a36Sopenharmony_ci udelay(50); 39862306a36Sopenharmony_ci 39962306a36Sopenharmony_ci return 0; 40062306a36Sopenharmony_ci} 40162306a36Sopenharmony_ci 40262306a36Sopenharmony_ciint catpt_dsp_power_up(struct catpt_dev *cdev) 40362306a36Sopenharmony_ci{ 40462306a36Sopenharmony_ci u32 mask, val; 40562306a36Sopenharmony_ci 40662306a36Sopenharmony_ci /* disable core clock gating */ 40762306a36Sopenharmony_ci catpt_updatel_pci(cdev, VDRTCTL2, CATPT_VDRTCTL2_DCLCGE, 0); 40862306a36Sopenharmony_ci 40962306a36Sopenharmony_ci /* switch clock gating */ 41062306a36Sopenharmony_ci mask = CATPT_VDRTCTL2_CGEALL & (~CATPT_VDRTCTL2_DCLCGE); 41162306a36Sopenharmony_ci val = mask & (~CATPT_VDRTCTL2_DTCGE); 41262306a36Sopenharmony_ci catpt_updatel_pci(cdev, VDRTCTL2, mask, val); 41362306a36Sopenharmony_ci 41462306a36Sopenharmony_ci catpt_updatel_pci(cdev, PMCS, PCI_PM_CTRL_STATE_MASK, PCI_D0); 41562306a36Sopenharmony_ci 41662306a36Sopenharmony_ci /* SRAM power gating none */ 41762306a36Sopenharmony_ci mask = cdev->spec->d3srampgd_bit | cdev->spec->d3pgd_bit; 41862306a36Sopenharmony_ci catpt_updatel_pci(cdev, VDRTCTL0, mask, mask); 41962306a36Sopenharmony_ci catpt_dsp_set_srampge(cdev, &cdev->dram, cdev->spec->dram_mask, 0); 42062306a36Sopenharmony_ci catpt_dsp_set_srampge(cdev, &cdev->iram, cdev->spec->iram_mask, 0); 42162306a36Sopenharmony_ci 42262306a36Sopenharmony_ci catpt_dsp_set_regs_defaults(cdev); 42362306a36Sopenharmony_ci 42462306a36Sopenharmony_ci /* restore MCLK */ 42562306a36Sopenharmony_ci catpt_updatel_shim(cdev, CLKCTL, CATPT_CLKCTL_SMOS, CATPT_CLKCTL_SMOS); 42662306a36Sopenharmony_ci catpt_dsp_select_lpclock(cdev, false, false); 42762306a36Sopenharmony_ci /* set 24Mhz clock for both SSPs */ 42862306a36Sopenharmony_ci catpt_updatel_shim(cdev, CS1, CATPT_CS_SBCS(0) | CATPT_CS_SBCS(1), 42962306a36Sopenharmony_ci CATPT_CS_SBCS(0) | CATPT_CS_SBCS(1)); 43062306a36Sopenharmony_ci catpt_dsp_reset(cdev, false); 43162306a36Sopenharmony_ci 43262306a36Sopenharmony_ci /* enable core clock gating */ 43362306a36Sopenharmony_ci catpt_updatel_pci(cdev, VDRTCTL2, CATPT_VDRTCTL2_DCLCGE, 43462306a36Sopenharmony_ci CATPT_VDRTCTL2_DCLCGE); 43562306a36Sopenharmony_ci 43662306a36Sopenharmony_ci /* generate int deassert msg to fix inversed int logic */ 43762306a36Sopenharmony_ci catpt_updatel_shim(cdev, IMC, CATPT_IMC_IPCDB | CATPT_IMC_IPCCD, 0); 43862306a36Sopenharmony_ci 43962306a36Sopenharmony_ci return 0; 44062306a36Sopenharmony_ci} 44162306a36Sopenharmony_ci 44262306a36Sopenharmony_ci#define CATPT_DUMP_MAGIC 0xcd42 44362306a36Sopenharmony_ci#define CATPT_DUMP_SECTION_ID_FILE 0x00 44462306a36Sopenharmony_ci#define CATPT_DUMP_SECTION_ID_IRAM 0x01 44562306a36Sopenharmony_ci#define CATPT_DUMP_SECTION_ID_DRAM 0x02 44662306a36Sopenharmony_ci#define CATPT_DUMP_SECTION_ID_REGS 0x03 44762306a36Sopenharmony_ci#define CATPT_DUMP_HASH_SIZE 20 44862306a36Sopenharmony_ci 44962306a36Sopenharmony_cistruct catpt_dump_section_hdr { 45062306a36Sopenharmony_ci u16 magic; 45162306a36Sopenharmony_ci u8 core_id; 45262306a36Sopenharmony_ci u8 section_id; 45362306a36Sopenharmony_ci u32 size; 45462306a36Sopenharmony_ci}; 45562306a36Sopenharmony_ci 45662306a36Sopenharmony_ciint catpt_coredump(struct catpt_dev *cdev) 45762306a36Sopenharmony_ci{ 45862306a36Sopenharmony_ci struct catpt_dump_section_hdr *hdr; 45962306a36Sopenharmony_ci size_t dump_size, regs_size; 46062306a36Sopenharmony_ci u8 *dump, *pos; 46162306a36Sopenharmony_ci const char *eof; 46262306a36Sopenharmony_ci char *info; 46362306a36Sopenharmony_ci int i; 46462306a36Sopenharmony_ci 46562306a36Sopenharmony_ci regs_size = CATPT_SHIM_REGS_SIZE; 46662306a36Sopenharmony_ci regs_size += CATPT_DMA_COUNT * CATPT_DMA_REGS_SIZE; 46762306a36Sopenharmony_ci regs_size += CATPT_SSP_COUNT * CATPT_SSP_REGS_SIZE; 46862306a36Sopenharmony_ci dump_size = resource_size(&cdev->dram); 46962306a36Sopenharmony_ci dump_size += resource_size(&cdev->iram); 47062306a36Sopenharmony_ci dump_size += regs_size; 47162306a36Sopenharmony_ci /* account for header of each section and hash chunk */ 47262306a36Sopenharmony_ci dump_size += 4 * sizeof(*hdr) + CATPT_DUMP_HASH_SIZE; 47362306a36Sopenharmony_ci 47462306a36Sopenharmony_ci dump = vzalloc(dump_size); 47562306a36Sopenharmony_ci if (!dump) 47662306a36Sopenharmony_ci return -ENOMEM; 47762306a36Sopenharmony_ci 47862306a36Sopenharmony_ci pos = dump; 47962306a36Sopenharmony_ci 48062306a36Sopenharmony_ci hdr = (struct catpt_dump_section_hdr *)pos; 48162306a36Sopenharmony_ci hdr->magic = CATPT_DUMP_MAGIC; 48262306a36Sopenharmony_ci hdr->core_id = cdev->spec->core_id; 48362306a36Sopenharmony_ci hdr->section_id = CATPT_DUMP_SECTION_ID_FILE; 48462306a36Sopenharmony_ci hdr->size = dump_size - sizeof(*hdr); 48562306a36Sopenharmony_ci pos += sizeof(*hdr); 48662306a36Sopenharmony_ci 48762306a36Sopenharmony_ci info = cdev->ipc.config.fw_info; 48862306a36Sopenharmony_ci eof = info + FW_INFO_SIZE_MAX; 48962306a36Sopenharmony_ci /* navigate to fifth info segment (fw hash) */ 49062306a36Sopenharmony_ci for (i = 0; i < 4 && info < eof; i++, info++) { 49162306a36Sopenharmony_ci /* info segments are separated by space each */ 49262306a36Sopenharmony_ci info = strnchr(info, eof - info, ' '); 49362306a36Sopenharmony_ci if (!info) 49462306a36Sopenharmony_ci break; 49562306a36Sopenharmony_ci } 49662306a36Sopenharmony_ci 49762306a36Sopenharmony_ci if (i == 4 && info) 49862306a36Sopenharmony_ci memcpy(pos, info, min_t(u32, eof - info, CATPT_DUMP_HASH_SIZE)); 49962306a36Sopenharmony_ci pos += CATPT_DUMP_HASH_SIZE; 50062306a36Sopenharmony_ci 50162306a36Sopenharmony_ci hdr = (struct catpt_dump_section_hdr *)pos; 50262306a36Sopenharmony_ci hdr->magic = CATPT_DUMP_MAGIC; 50362306a36Sopenharmony_ci hdr->core_id = cdev->spec->core_id; 50462306a36Sopenharmony_ci hdr->section_id = CATPT_DUMP_SECTION_ID_IRAM; 50562306a36Sopenharmony_ci hdr->size = resource_size(&cdev->iram); 50662306a36Sopenharmony_ci pos += sizeof(*hdr); 50762306a36Sopenharmony_ci 50862306a36Sopenharmony_ci memcpy_fromio(pos, cdev->lpe_ba + cdev->iram.start, hdr->size); 50962306a36Sopenharmony_ci pos += hdr->size; 51062306a36Sopenharmony_ci 51162306a36Sopenharmony_ci hdr = (struct catpt_dump_section_hdr *)pos; 51262306a36Sopenharmony_ci hdr->magic = CATPT_DUMP_MAGIC; 51362306a36Sopenharmony_ci hdr->core_id = cdev->spec->core_id; 51462306a36Sopenharmony_ci hdr->section_id = CATPT_DUMP_SECTION_ID_DRAM; 51562306a36Sopenharmony_ci hdr->size = resource_size(&cdev->dram); 51662306a36Sopenharmony_ci pos += sizeof(*hdr); 51762306a36Sopenharmony_ci 51862306a36Sopenharmony_ci memcpy_fromio(pos, cdev->lpe_ba + cdev->dram.start, hdr->size); 51962306a36Sopenharmony_ci pos += hdr->size; 52062306a36Sopenharmony_ci 52162306a36Sopenharmony_ci hdr = (struct catpt_dump_section_hdr *)pos; 52262306a36Sopenharmony_ci hdr->magic = CATPT_DUMP_MAGIC; 52362306a36Sopenharmony_ci hdr->core_id = cdev->spec->core_id; 52462306a36Sopenharmony_ci hdr->section_id = CATPT_DUMP_SECTION_ID_REGS; 52562306a36Sopenharmony_ci hdr->size = regs_size; 52662306a36Sopenharmony_ci pos += sizeof(*hdr); 52762306a36Sopenharmony_ci 52862306a36Sopenharmony_ci memcpy_fromio(pos, catpt_shim_addr(cdev), CATPT_SHIM_REGS_SIZE); 52962306a36Sopenharmony_ci pos += CATPT_SHIM_REGS_SIZE; 53062306a36Sopenharmony_ci 53162306a36Sopenharmony_ci for (i = 0; i < CATPT_SSP_COUNT; i++) { 53262306a36Sopenharmony_ci memcpy_fromio(pos, catpt_ssp_addr(cdev, i), 53362306a36Sopenharmony_ci CATPT_SSP_REGS_SIZE); 53462306a36Sopenharmony_ci pos += CATPT_SSP_REGS_SIZE; 53562306a36Sopenharmony_ci } 53662306a36Sopenharmony_ci for (i = 0; i < CATPT_DMA_COUNT; i++) { 53762306a36Sopenharmony_ci memcpy_fromio(pos, catpt_dma_addr(cdev, i), 53862306a36Sopenharmony_ci CATPT_DMA_REGS_SIZE); 53962306a36Sopenharmony_ci pos += CATPT_DMA_REGS_SIZE; 54062306a36Sopenharmony_ci } 54162306a36Sopenharmony_ci 54262306a36Sopenharmony_ci dev_coredumpv(cdev->dev, dump, dump_size, GFP_KERNEL); 54362306a36Sopenharmony_ci 54462306a36Sopenharmony_ci return 0; 54562306a36Sopenharmony_ci} 546