162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci// Copyright 2019 NXP 362306a36Sopenharmony_ci 462306a36Sopenharmony_ci#include <linux/bitrev.h> 562306a36Sopenharmony_ci#include <linux/clk.h> 662306a36Sopenharmony_ci#include <linux/firmware.h> 762306a36Sopenharmony_ci#include <linux/interrupt.h> 862306a36Sopenharmony_ci#include <linux/module.h> 962306a36Sopenharmony_ci#include <linux/of_platform.h> 1062306a36Sopenharmony_ci#include <linux/pm_runtime.h> 1162306a36Sopenharmony_ci#include <linux/regmap.h> 1262306a36Sopenharmony_ci#include <linux/reset.h> 1362306a36Sopenharmony_ci#include <sound/dmaengine_pcm.h> 1462306a36Sopenharmony_ci#include <sound/pcm_iec958.h> 1562306a36Sopenharmony_ci#include <sound/pcm_params.h> 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#include "fsl_xcvr.h" 1862306a36Sopenharmony_ci#include "imx-pcm.h" 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci#define FSL_XCVR_CAPDS_SIZE 256 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_cistruct fsl_xcvr_soc_data { 2362306a36Sopenharmony_ci const char *fw_name; 2462306a36Sopenharmony_ci bool spdif_only; 2562306a36Sopenharmony_ci bool use_edma; 2662306a36Sopenharmony_ci}; 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_cistruct fsl_xcvr { 2962306a36Sopenharmony_ci const struct fsl_xcvr_soc_data *soc_data; 3062306a36Sopenharmony_ci struct platform_device *pdev; 3162306a36Sopenharmony_ci struct regmap *regmap; 3262306a36Sopenharmony_ci struct clk *ipg_clk; 3362306a36Sopenharmony_ci struct clk *pll_ipg_clk; 3462306a36Sopenharmony_ci struct clk *phy_clk; 3562306a36Sopenharmony_ci struct clk *spba_clk; 3662306a36Sopenharmony_ci struct reset_control *reset; 3762306a36Sopenharmony_ci u8 streams; 3862306a36Sopenharmony_ci u32 mode; 3962306a36Sopenharmony_ci u32 arc_mode; 4062306a36Sopenharmony_ci void __iomem *ram_addr; 4162306a36Sopenharmony_ci struct snd_dmaengine_dai_dma_data dma_prms_rx; 4262306a36Sopenharmony_ci struct snd_dmaengine_dai_dma_data dma_prms_tx; 4362306a36Sopenharmony_ci struct snd_aes_iec958 rx_iec958; 4462306a36Sopenharmony_ci struct snd_aes_iec958 tx_iec958; 4562306a36Sopenharmony_ci u8 cap_ds[FSL_XCVR_CAPDS_SIZE]; 4662306a36Sopenharmony_ci}; 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_cistatic const struct fsl_xcvr_pll_conf { 4962306a36Sopenharmony_ci u8 mfi; /* min=0x18, max=0x38 */ 5062306a36Sopenharmony_ci u32 mfn; /* signed int, 2's compl., min=0x3FFF0000, max=0x00010000 */ 5162306a36Sopenharmony_ci u32 mfd; /* unsigned int */ 5262306a36Sopenharmony_ci u32 fout; /* Fout = Fref*(MFI + MFN/MFD), Fref is 24MHz */ 5362306a36Sopenharmony_ci} fsl_xcvr_pll_cfg[] = { 5462306a36Sopenharmony_ci { .mfi = 54, .mfn = 1, .mfd = 6, .fout = 1300000000, }, /* 1.3 GHz */ 5562306a36Sopenharmony_ci { .mfi = 32, .mfn = 96, .mfd = 125, .fout = 786432000, }, /* 8000 Hz */ 5662306a36Sopenharmony_ci { .mfi = 30, .mfn = 66, .mfd = 625, .fout = 722534400, }, /* 11025 Hz */ 5762306a36Sopenharmony_ci { .mfi = 29, .mfn = 1, .mfd = 6, .fout = 700000000, }, /* 700 MHz */ 5862306a36Sopenharmony_ci}; 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci/* 6162306a36Sopenharmony_ci * HDMI2.1 spec defines 6- and 12-channels layout for one bit audio 6262306a36Sopenharmony_ci * stream. Todo: to check how this case can be considered below 6362306a36Sopenharmony_ci */ 6462306a36Sopenharmony_cistatic const u32 fsl_xcvr_earc_channels[] = { 1, 2, 8, 16, 32, }; 6562306a36Sopenharmony_cistatic const struct snd_pcm_hw_constraint_list fsl_xcvr_earc_channels_constr = { 6662306a36Sopenharmony_ci .count = ARRAY_SIZE(fsl_xcvr_earc_channels), 6762306a36Sopenharmony_ci .list = fsl_xcvr_earc_channels, 6862306a36Sopenharmony_ci}; 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_cistatic const u32 fsl_xcvr_earc_rates[] = { 7162306a36Sopenharmony_ci 32000, 44100, 48000, 64000, 88200, 96000, 7262306a36Sopenharmony_ci 128000, 176400, 192000, 256000, 352800, 384000, 7362306a36Sopenharmony_ci 512000, 705600, 768000, 1024000, 1411200, 1536000, 7462306a36Sopenharmony_ci}; 7562306a36Sopenharmony_cistatic const struct snd_pcm_hw_constraint_list fsl_xcvr_earc_rates_constr = { 7662306a36Sopenharmony_ci .count = ARRAY_SIZE(fsl_xcvr_earc_rates), 7762306a36Sopenharmony_ci .list = fsl_xcvr_earc_rates, 7862306a36Sopenharmony_ci}; 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_cistatic const u32 fsl_xcvr_spdif_channels[] = { 2, }; 8162306a36Sopenharmony_cistatic const struct snd_pcm_hw_constraint_list fsl_xcvr_spdif_channels_constr = { 8262306a36Sopenharmony_ci .count = ARRAY_SIZE(fsl_xcvr_spdif_channels), 8362306a36Sopenharmony_ci .list = fsl_xcvr_spdif_channels, 8462306a36Sopenharmony_ci}; 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_cistatic const u32 fsl_xcvr_spdif_rates[] = { 8762306a36Sopenharmony_ci 32000, 44100, 48000, 88200, 96000, 176400, 192000, 8862306a36Sopenharmony_ci}; 8962306a36Sopenharmony_cistatic const struct snd_pcm_hw_constraint_list fsl_xcvr_spdif_rates_constr = { 9062306a36Sopenharmony_ci .count = ARRAY_SIZE(fsl_xcvr_spdif_rates), 9162306a36Sopenharmony_ci .list = fsl_xcvr_spdif_rates, 9262306a36Sopenharmony_ci}; 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_cistatic int fsl_xcvr_arc_mode_put(struct snd_kcontrol *kcontrol, 9562306a36Sopenharmony_ci struct snd_ctl_elem_value *ucontrol) 9662306a36Sopenharmony_ci{ 9762306a36Sopenharmony_ci struct snd_soc_dai *dai = snd_kcontrol_chip(kcontrol); 9862306a36Sopenharmony_ci struct fsl_xcvr *xcvr = snd_soc_dai_get_drvdata(dai); 9962306a36Sopenharmony_ci struct soc_enum *e = (struct soc_enum *)kcontrol->private_value; 10062306a36Sopenharmony_ci unsigned int *item = ucontrol->value.enumerated.item; 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_ci xcvr->arc_mode = snd_soc_enum_item_to_val(e, item[0]); 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci return 0; 10562306a36Sopenharmony_ci} 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_cistatic int fsl_xcvr_arc_mode_get(struct snd_kcontrol *kcontrol, 10862306a36Sopenharmony_ci struct snd_ctl_elem_value *ucontrol) 10962306a36Sopenharmony_ci{ 11062306a36Sopenharmony_ci struct snd_soc_dai *dai = snd_kcontrol_chip(kcontrol); 11162306a36Sopenharmony_ci struct fsl_xcvr *xcvr = snd_soc_dai_get_drvdata(dai); 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci ucontrol->value.enumerated.item[0] = xcvr->arc_mode; 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci return 0; 11662306a36Sopenharmony_ci} 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_cistatic const u32 fsl_xcvr_phy_arc_cfg[] = { 11962306a36Sopenharmony_ci FSL_XCVR_PHY_CTRL_ARC_MODE_SE_EN, FSL_XCVR_PHY_CTRL_ARC_MODE_CM_EN, 12062306a36Sopenharmony_ci}; 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_cistatic const char * const fsl_xcvr_arc_mode[] = { "Single Ended", "Common", }; 12362306a36Sopenharmony_cistatic const struct soc_enum fsl_xcvr_arc_mode_enum = 12462306a36Sopenharmony_ci SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(fsl_xcvr_arc_mode), fsl_xcvr_arc_mode); 12562306a36Sopenharmony_cistatic struct snd_kcontrol_new fsl_xcvr_arc_mode_kctl = 12662306a36Sopenharmony_ci SOC_ENUM_EXT("ARC Mode", fsl_xcvr_arc_mode_enum, 12762306a36Sopenharmony_ci fsl_xcvr_arc_mode_get, fsl_xcvr_arc_mode_put); 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci/* Capabilities data structure, bytes */ 13062306a36Sopenharmony_cistatic int fsl_xcvr_type_capds_bytes_info(struct snd_kcontrol *kcontrol, 13162306a36Sopenharmony_ci struct snd_ctl_elem_info *uinfo) 13262306a36Sopenharmony_ci{ 13362306a36Sopenharmony_ci uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES; 13462306a36Sopenharmony_ci uinfo->count = FSL_XCVR_CAPDS_SIZE; 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_ci return 0; 13762306a36Sopenharmony_ci} 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_cistatic int fsl_xcvr_capds_get(struct snd_kcontrol *kcontrol, 14062306a36Sopenharmony_ci struct snd_ctl_elem_value *ucontrol) 14162306a36Sopenharmony_ci{ 14262306a36Sopenharmony_ci struct snd_soc_dai *dai = snd_kcontrol_chip(kcontrol); 14362306a36Sopenharmony_ci struct fsl_xcvr *xcvr = snd_soc_dai_get_drvdata(dai); 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci memcpy(ucontrol->value.bytes.data, xcvr->cap_ds, FSL_XCVR_CAPDS_SIZE); 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci return 0; 14862306a36Sopenharmony_ci} 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_cistatic int fsl_xcvr_capds_put(struct snd_kcontrol *kcontrol, 15162306a36Sopenharmony_ci struct snd_ctl_elem_value *ucontrol) 15262306a36Sopenharmony_ci{ 15362306a36Sopenharmony_ci struct snd_soc_dai *dai = snd_kcontrol_chip(kcontrol); 15462306a36Sopenharmony_ci struct fsl_xcvr *xcvr = snd_soc_dai_get_drvdata(dai); 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_ci memcpy(xcvr->cap_ds, ucontrol->value.bytes.data, FSL_XCVR_CAPDS_SIZE); 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci return 0; 15962306a36Sopenharmony_ci} 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_cistatic struct snd_kcontrol_new fsl_xcvr_earc_capds_kctl = { 16262306a36Sopenharmony_ci .iface = SNDRV_CTL_ELEM_IFACE_PCM, 16362306a36Sopenharmony_ci .name = "Capabilities Data Structure", 16462306a36Sopenharmony_ci .access = SNDRV_CTL_ELEM_ACCESS_READWRITE, 16562306a36Sopenharmony_ci .info = fsl_xcvr_type_capds_bytes_info, 16662306a36Sopenharmony_ci .get = fsl_xcvr_capds_get, 16762306a36Sopenharmony_ci .put = fsl_xcvr_capds_put, 16862306a36Sopenharmony_ci}; 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_cistatic int fsl_xcvr_activate_ctl(struct snd_soc_dai *dai, const char *name, 17162306a36Sopenharmony_ci bool active) 17262306a36Sopenharmony_ci{ 17362306a36Sopenharmony_ci struct snd_soc_card *card = dai->component->card; 17462306a36Sopenharmony_ci struct snd_kcontrol *kctl; 17562306a36Sopenharmony_ci bool enabled; 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci lockdep_assert_held(&card->snd_card->controls_rwsem); 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci kctl = snd_soc_card_get_kcontrol_locked(card, name); 18062306a36Sopenharmony_ci if (kctl == NULL) 18162306a36Sopenharmony_ci return -ENOENT; 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci enabled = ((kctl->vd[0].access & SNDRV_CTL_ELEM_ACCESS_WRITE) != 0); 18462306a36Sopenharmony_ci if (active == enabled) 18562306a36Sopenharmony_ci return 0; /* nothing to do */ 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci if (active) 18862306a36Sopenharmony_ci kctl->vd[0].access |= SNDRV_CTL_ELEM_ACCESS_WRITE; 18962306a36Sopenharmony_ci else 19062306a36Sopenharmony_ci kctl->vd[0].access &= ~SNDRV_CTL_ELEM_ACCESS_WRITE; 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci snd_ctl_notify(card->snd_card, SNDRV_CTL_EVENT_MASK_INFO, &kctl->id); 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci return 1; 19562306a36Sopenharmony_ci} 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_cistatic int fsl_xcvr_mode_put(struct snd_kcontrol *kcontrol, 19862306a36Sopenharmony_ci struct snd_ctl_elem_value *ucontrol) 19962306a36Sopenharmony_ci{ 20062306a36Sopenharmony_ci struct snd_soc_dai *dai = snd_kcontrol_chip(kcontrol); 20162306a36Sopenharmony_ci struct fsl_xcvr *xcvr = snd_soc_dai_get_drvdata(dai); 20262306a36Sopenharmony_ci struct soc_enum *e = (struct soc_enum *)kcontrol->private_value; 20362306a36Sopenharmony_ci unsigned int *item = ucontrol->value.enumerated.item; 20462306a36Sopenharmony_ci struct snd_soc_card *card = dai->component->card; 20562306a36Sopenharmony_ci struct snd_soc_pcm_runtime *rtd; 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci xcvr->mode = snd_soc_enum_item_to_val(e, item[0]); 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci fsl_xcvr_activate_ctl(dai, fsl_xcvr_arc_mode_kctl.name, 21062306a36Sopenharmony_ci (xcvr->mode == FSL_XCVR_MODE_ARC)); 21162306a36Sopenharmony_ci fsl_xcvr_activate_ctl(dai, fsl_xcvr_earc_capds_kctl.name, 21262306a36Sopenharmony_ci (xcvr->mode == FSL_XCVR_MODE_EARC)); 21362306a36Sopenharmony_ci /* Allow playback for SPDIF only */ 21462306a36Sopenharmony_ci rtd = snd_soc_get_pcm_runtime(card, card->dai_link); 21562306a36Sopenharmony_ci rtd->pcm->streams[SNDRV_PCM_STREAM_PLAYBACK].substream_count = 21662306a36Sopenharmony_ci (xcvr->mode == FSL_XCVR_MODE_SPDIF ? 1 : 0); 21762306a36Sopenharmony_ci return 0; 21862306a36Sopenharmony_ci} 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_cistatic int fsl_xcvr_mode_get(struct snd_kcontrol *kcontrol, 22162306a36Sopenharmony_ci struct snd_ctl_elem_value *ucontrol) 22262306a36Sopenharmony_ci{ 22362306a36Sopenharmony_ci struct snd_soc_dai *dai = snd_kcontrol_chip(kcontrol); 22462306a36Sopenharmony_ci struct fsl_xcvr *xcvr = snd_soc_dai_get_drvdata(dai); 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_ci ucontrol->value.enumerated.item[0] = xcvr->mode; 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_ci return 0; 22962306a36Sopenharmony_ci} 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_cistatic const char * const fsl_xcvr_mode[] = { "SPDIF", "ARC RX", "eARC", }; 23262306a36Sopenharmony_cistatic const struct soc_enum fsl_xcvr_mode_enum = 23362306a36Sopenharmony_ci SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(fsl_xcvr_mode), fsl_xcvr_mode); 23462306a36Sopenharmony_cistatic struct snd_kcontrol_new fsl_xcvr_mode_kctl = 23562306a36Sopenharmony_ci SOC_ENUM_EXT("XCVR Mode", fsl_xcvr_mode_enum, 23662306a36Sopenharmony_ci fsl_xcvr_mode_get, fsl_xcvr_mode_put); 23762306a36Sopenharmony_ci 23862306a36Sopenharmony_ci/** phy: true => phy, false => pll */ 23962306a36Sopenharmony_cistatic int fsl_xcvr_ai_write(struct fsl_xcvr *xcvr, u8 reg, u32 data, bool phy) 24062306a36Sopenharmony_ci{ 24162306a36Sopenharmony_ci struct device *dev = &xcvr->pdev->dev; 24262306a36Sopenharmony_ci u32 val, idx, tidx; 24362306a36Sopenharmony_ci int ret; 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_ci idx = BIT(phy ? 26 : 24); 24662306a36Sopenharmony_ci tidx = BIT(phy ? 27 : 25); 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_ci regmap_write(xcvr->regmap, FSL_XCVR_PHY_AI_CTRL_CLR, 0xFF); 24962306a36Sopenharmony_ci regmap_write(xcvr->regmap, FSL_XCVR_PHY_AI_CTRL_SET, reg); 25062306a36Sopenharmony_ci regmap_write(xcvr->regmap, FSL_XCVR_PHY_AI_WDATA, data); 25162306a36Sopenharmony_ci regmap_write(xcvr->regmap, FSL_XCVR_PHY_AI_CTRL_TOG, idx); 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_ci ret = regmap_read_poll_timeout(xcvr->regmap, FSL_XCVR_PHY_AI_CTRL, val, 25462306a36Sopenharmony_ci (val & idx) == ((val & tidx) >> 1), 25562306a36Sopenharmony_ci 10, 10000); 25662306a36Sopenharmony_ci if (ret) 25762306a36Sopenharmony_ci dev_err(dev, "AI timeout: failed to set %s reg 0x%02x=0x%08x\n", 25862306a36Sopenharmony_ci phy ? "PHY" : "PLL", reg, data); 25962306a36Sopenharmony_ci return ret; 26062306a36Sopenharmony_ci} 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_cistatic int fsl_xcvr_en_phy_pll(struct fsl_xcvr *xcvr, u32 freq, bool tx) 26362306a36Sopenharmony_ci{ 26462306a36Sopenharmony_ci struct device *dev = &xcvr->pdev->dev; 26562306a36Sopenharmony_ci u32 i, div = 0, log2; 26662306a36Sopenharmony_ci int ret; 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_ci if (xcvr->soc_data->spdif_only) 26962306a36Sopenharmony_ci return 0; 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(fsl_xcvr_pll_cfg); i++) { 27262306a36Sopenharmony_ci if (fsl_xcvr_pll_cfg[i].fout % freq == 0) { 27362306a36Sopenharmony_ci div = fsl_xcvr_pll_cfg[i].fout / freq; 27462306a36Sopenharmony_ci break; 27562306a36Sopenharmony_ci } 27662306a36Sopenharmony_ci } 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci if (!div || i >= ARRAY_SIZE(fsl_xcvr_pll_cfg)) 27962306a36Sopenharmony_ci return -EINVAL; 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_ci log2 = ilog2(div); 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_ci /* Release AI interface from reset */ 28462306a36Sopenharmony_ci ret = regmap_write(xcvr->regmap, FSL_XCVR_PHY_AI_CTRL_SET, 28562306a36Sopenharmony_ci FSL_XCVR_PHY_AI_CTRL_AI_RESETN); 28662306a36Sopenharmony_ci if (ret < 0) { 28762306a36Sopenharmony_ci dev_err(dev, "Error while setting IER0: %d\n", ret); 28862306a36Sopenharmony_ci return ret; 28962306a36Sopenharmony_ci } 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci /* PLL: BANDGAP_SET: EN_VBG (enable bandgap) */ 29262306a36Sopenharmony_ci fsl_xcvr_ai_write(xcvr, FSL_XCVR_PLL_BANDGAP_SET, 29362306a36Sopenharmony_ci FSL_XCVR_PLL_BANDGAP_EN_VBG, 0); 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_ci /* PLL: CTRL0: DIV_INTEGER */ 29662306a36Sopenharmony_ci fsl_xcvr_ai_write(xcvr, FSL_XCVR_PLL_CTRL0, fsl_xcvr_pll_cfg[i].mfi, 0); 29762306a36Sopenharmony_ci /* PLL: NUMERATOR: MFN */ 29862306a36Sopenharmony_ci fsl_xcvr_ai_write(xcvr, FSL_XCVR_PLL_NUM, fsl_xcvr_pll_cfg[i].mfn, 0); 29962306a36Sopenharmony_ci /* PLL: DENOMINATOR: MFD */ 30062306a36Sopenharmony_ci fsl_xcvr_ai_write(xcvr, FSL_XCVR_PLL_DEN, fsl_xcvr_pll_cfg[i].mfd, 0); 30162306a36Sopenharmony_ci /* PLL: CTRL0_SET: HOLD_RING_OFF, POWER_UP */ 30262306a36Sopenharmony_ci fsl_xcvr_ai_write(xcvr, FSL_XCVR_PLL_CTRL0_SET, 30362306a36Sopenharmony_ci FSL_XCVR_PLL_CTRL0_HROFF | FSL_XCVR_PLL_CTRL0_PWP, 0); 30462306a36Sopenharmony_ci udelay(25); 30562306a36Sopenharmony_ci /* PLL: CTRL0: Clear Hold Ring Off */ 30662306a36Sopenharmony_ci fsl_xcvr_ai_write(xcvr, FSL_XCVR_PLL_CTRL0_CLR, 30762306a36Sopenharmony_ci FSL_XCVR_PLL_CTRL0_HROFF, 0); 30862306a36Sopenharmony_ci udelay(100); 30962306a36Sopenharmony_ci if (tx) { /* TX is enabled for SPDIF only */ 31062306a36Sopenharmony_ci /* PLL: POSTDIV: PDIV0 */ 31162306a36Sopenharmony_ci fsl_xcvr_ai_write(xcvr, FSL_XCVR_PLL_PDIV, 31262306a36Sopenharmony_ci FSL_XCVR_PLL_PDIVx(log2, 0), 0); 31362306a36Sopenharmony_ci /* PLL: CTRL_SET: CLKMUX0_EN */ 31462306a36Sopenharmony_ci fsl_xcvr_ai_write(xcvr, FSL_XCVR_PLL_CTRL0_SET, 31562306a36Sopenharmony_ci FSL_XCVR_PLL_CTRL0_CM0_EN, 0); 31662306a36Sopenharmony_ci } else if (xcvr->mode == FSL_XCVR_MODE_EARC) { /* eARC RX */ 31762306a36Sopenharmony_ci /* PLL: POSTDIV: PDIV1 */ 31862306a36Sopenharmony_ci fsl_xcvr_ai_write(xcvr, FSL_XCVR_PLL_PDIV, 31962306a36Sopenharmony_ci FSL_XCVR_PLL_PDIVx(log2, 1), 0); 32062306a36Sopenharmony_ci /* PLL: CTRL_SET: CLKMUX1_EN */ 32162306a36Sopenharmony_ci fsl_xcvr_ai_write(xcvr, FSL_XCVR_PLL_CTRL0_SET, 32262306a36Sopenharmony_ci FSL_XCVR_PLL_CTRL0_CM1_EN, 0); 32362306a36Sopenharmony_ci } else { /* SPDIF / ARC RX */ 32462306a36Sopenharmony_ci /* PLL: POSTDIV: PDIV2 */ 32562306a36Sopenharmony_ci fsl_xcvr_ai_write(xcvr, FSL_XCVR_PLL_PDIV, 32662306a36Sopenharmony_ci FSL_XCVR_PLL_PDIVx(log2, 2), 0); 32762306a36Sopenharmony_ci /* PLL: CTRL_SET: CLKMUX2_EN */ 32862306a36Sopenharmony_ci fsl_xcvr_ai_write(xcvr, FSL_XCVR_PLL_CTRL0_SET, 32962306a36Sopenharmony_ci FSL_XCVR_PLL_CTRL0_CM2_EN, 0); 33062306a36Sopenharmony_ci } 33162306a36Sopenharmony_ci 33262306a36Sopenharmony_ci if (xcvr->mode == FSL_XCVR_MODE_EARC) { /* eARC mode */ 33362306a36Sopenharmony_ci /* PHY: CTRL_SET: TX_DIFF_OE, PHY_EN */ 33462306a36Sopenharmony_ci fsl_xcvr_ai_write(xcvr, FSL_XCVR_PHY_CTRL_SET, 33562306a36Sopenharmony_ci FSL_XCVR_PHY_CTRL_TSDIFF_OE | 33662306a36Sopenharmony_ci FSL_XCVR_PHY_CTRL_PHY_EN, 1); 33762306a36Sopenharmony_ci /* PHY: CTRL2_SET: EARC_TX_MODE */ 33862306a36Sopenharmony_ci fsl_xcvr_ai_write(xcvr, FSL_XCVR_PHY_CTRL2_SET, 33962306a36Sopenharmony_ci FSL_XCVR_PHY_CTRL2_EARC_TXMS, 1); 34062306a36Sopenharmony_ci } else if (!tx) { /* SPDIF / ARC RX mode */ 34162306a36Sopenharmony_ci if (xcvr->mode == FSL_XCVR_MODE_SPDIF) 34262306a36Sopenharmony_ci /* PHY: CTRL_SET: SPDIF_EN */ 34362306a36Sopenharmony_ci fsl_xcvr_ai_write(xcvr, FSL_XCVR_PHY_CTRL_SET, 34462306a36Sopenharmony_ci FSL_XCVR_PHY_CTRL_SPDIF_EN, 1); 34562306a36Sopenharmony_ci else /* PHY: CTRL_SET: ARC RX setup */ 34662306a36Sopenharmony_ci fsl_xcvr_ai_write(xcvr, FSL_XCVR_PHY_CTRL_SET, 34762306a36Sopenharmony_ci FSL_XCVR_PHY_CTRL_PHY_EN | 34862306a36Sopenharmony_ci FSL_XCVR_PHY_CTRL_RX_CM_EN | 34962306a36Sopenharmony_ci fsl_xcvr_phy_arc_cfg[xcvr->arc_mode], 1); 35062306a36Sopenharmony_ci } 35162306a36Sopenharmony_ci 35262306a36Sopenharmony_ci dev_dbg(dev, "PLL Fexp: %u, Fout: %u, mfi: %u, mfn: %u, mfd: %d, div: %u, pdiv0: %u\n", 35362306a36Sopenharmony_ci freq, fsl_xcvr_pll_cfg[i].fout, fsl_xcvr_pll_cfg[i].mfi, 35462306a36Sopenharmony_ci fsl_xcvr_pll_cfg[i].mfn, fsl_xcvr_pll_cfg[i].mfd, div, log2); 35562306a36Sopenharmony_ci return 0; 35662306a36Sopenharmony_ci} 35762306a36Sopenharmony_ci 35862306a36Sopenharmony_cistatic int fsl_xcvr_en_aud_pll(struct fsl_xcvr *xcvr, u32 freq) 35962306a36Sopenharmony_ci{ 36062306a36Sopenharmony_ci struct device *dev = &xcvr->pdev->dev; 36162306a36Sopenharmony_ci int ret; 36262306a36Sopenharmony_ci 36362306a36Sopenharmony_ci freq = xcvr->soc_data->spdif_only ? freq / 5 : freq; 36462306a36Sopenharmony_ci clk_disable_unprepare(xcvr->phy_clk); 36562306a36Sopenharmony_ci ret = clk_set_rate(xcvr->phy_clk, freq); 36662306a36Sopenharmony_ci if (ret < 0) { 36762306a36Sopenharmony_ci dev_err(dev, "Error while setting AUD PLL rate: %d\n", ret); 36862306a36Sopenharmony_ci return ret; 36962306a36Sopenharmony_ci } 37062306a36Sopenharmony_ci ret = clk_prepare_enable(xcvr->phy_clk); 37162306a36Sopenharmony_ci if (ret) { 37262306a36Sopenharmony_ci dev_err(dev, "failed to start PHY clock: %d\n", ret); 37362306a36Sopenharmony_ci return ret; 37462306a36Sopenharmony_ci } 37562306a36Sopenharmony_ci 37662306a36Sopenharmony_ci if (xcvr->soc_data->spdif_only) 37762306a36Sopenharmony_ci return 0; 37862306a36Sopenharmony_ci /* Release AI interface from reset */ 37962306a36Sopenharmony_ci ret = regmap_write(xcvr->regmap, FSL_XCVR_PHY_AI_CTRL_SET, 38062306a36Sopenharmony_ci FSL_XCVR_PHY_AI_CTRL_AI_RESETN); 38162306a36Sopenharmony_ci if (ret < 0) { 38262306a36Sopenharmony_ci dev_err(dev, "Error while setting IER0: %d\n", ret); 38362306a36Sopenharmony_ci return ret; 38462306a36Sopenharmony_ci } 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_ci if (xcvr->mode == FSL_XCVR_MODE_EARC) { /* eARC mode */ 38762306a36Sopenharmony_ci /* PHY: CTRL_SET: TX_DIFF_OE, PHY_EN */ 38862306a36Sopenharmony_ci fsl_xcvr_ai_write(xcvr, FSL_XCVR_PHY_CTRL_SET, 38962306a36Sopenharmony_ci FSL_XCVR_PHY_CTRL_TSDIFF_OE | 39062306a36Sopenharmony_ci FSL_XCVR_PHY_CTRL_PHY_EN, 1); 39162306a36Sopenharmony_ci /* PHY: CTRL2_SET: EARC_TX_MODE */ 39262306a36Sopenharmony_ci fsl_xcvr_ai_write(xcvr, FSL_XCVR_PHY_CTRL2_SET, 39362306a36Sopenharmony_ci FSL_XCVR_PHY_CTRL2_EARC_TXMS, 1); 39462306a36Sopenharmony_ci } else { /* SPDIF mode */ 39562306a36Sopenharmony_ci /* PHY: CTRL_SET: TX_CLK_AUD_SS | SPDIF_EN */ 39662306a36Sopenharmony_ci fsl_xcvr_ai_write(xcvr, FSL_XCVR_PHY_CTRL_SET, 39762306a36Sopenharmony_ci FSL_XCVR_PHY_CTRL_TX_CLK_AUD_SS | 39862306a36Sopenharmony_ci FSL_XCVR_PHY_CTRL_SPDIF_EN, 1); 39962306a36Sopenharmony_ci } 40062306a36Sopenharmony_ci 40162306a36Sopenharmony_ci dev_dbg(dev, "PLL Fexp: %u\n", freq); 40262306a36Sopenharmony_ci 40362306a36Sopenharmony_ci return 0; 40462306a36Sopenharmony_ci} 40562306a36Sopenharmony_ci 40662306a36Sopenharmony_ci#define FSL_XCVR_SPDIF_RX_FREQ 175000000 40762306a36Sopenharmony_cistatic int fsl_xcvr_prepare(struct snd_pcm_substream *substream, 40862306a36Sopenharmony_ci struct snd_soc_dai *dai) 40962306a36Sopenharmony_ci{ 41062306a36Sopenharmony_ci struct fsl_xcvr *xcvr = snd_soc_dai_get_drvdata(dai); 41162306a36Sopenharmony_ci bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK; 41262306a36Sopenharmony_ci u32 m_ctl = 0, v_ctl = 0; 41362306a36Sopenharmony_ci u32 r = substream->runtime->rate, ch = substream->runtime->channels; 41462306a36Sopenharmony_ci u32 fout = 32 * r * ch * 10; 41562306a36Sopenharmony_ci int ret = 0; 41662306a36Sopenharmony_ci 41762306a36Sopenharmony_ci switch (xcvr->mode) { 41862306a36Sopenharmony_ci case FSL_XCVR_MODE_SPDIF: 41962306a36Sopenharmony_ci if (xcvr->soc_data->spdif_only && tx) { 42062306a36Sopenharmony_ci ret = regmap_update_bits(xcvr->regmap, FSL_XCVR_TX_DPTH_CTRL_SET, 42162306a36Sopenharmony_ci FSL_XCVR_TX_DPTH_CTRL_BYPASS_FEM, 42262306a36Sopenharmony_ci FSL_XCVR_TX_DPTH_CTRL_BYPASS_FEM); 42362306a36Sopenharmony_ci if (ret < 0) { 42462306a36Sopenharmony_ci dev_err(dai->dev, "Failed to set bypass fem: %d\n", ret); 42562306a36Sopenharmony_ci return ret; 42662306a36Sopenharmony_ci } 42762306a36Sopenharmony_ci } 42862306a36Sopenharmony_ci fallthrough; 42962306a36Sopenharmony_ci case FSL_XCVR_MODE_ARC: 43062306a36Sopenharmony_ci if (tx) { 43162306a36Sopenharmony_ci ret = fsl_xcvr_en_aud_pll(xcvr, fout); 43262306a36Sopenharmony_ci if (ret < 0) { 43362306a36Sopenharmony_ci dev_err(dai->dev, "Failed to set TX freq %u: %d\n", 43462306a36Sopenharmony_ci fout, ret); 43562306a36Sopenharmony_ci return ret; 43662306a36Sopenharmony_ci } 43762306a36Sopenharmony_ci 43862306a36Sopenharmony_ci ret = regmap_write(xcvr->regmap, FSL_XCVR_TX_DPTH_CTRL_SET, 43962306a36Sopenharmony_ci FSL_XCVR_TX_DPTH_CTRL_FRM_FMT); 44062306a36Sopenharmony_ci if (ret < 0) { 44162306a36Sopenharmony_ci dev_err(dai->dev, "Failed to set TX_DPTH: %d\n", ret); 44262306a36Sopenharmony_ci return ret; 44362306a36Sopenharmony_ci } 44462306a36Sopenharmony_ci 44562306a36Sopenharmony_ci /** 44662306a36Sopenharmony_ci * set SPDIF MODE - this flag is used to gate 44762306a36Sopenharmony_ci * SPDIF output, useless for SPDIF RX 44862306a36Sopenharmony_ci */ 44962306a36Sopenharmony_ci m_ctl |= FSL_XCVR_EXT_CTRL_SPDIF_MODE; 45062306a36Sopenharmony_ci v_ctl |= FSL_XCVR_EXT_CTRL_SPDIF_MODE; 45162306a36Sopenharmony_ci } else { 45262306a36Sopenharmony_ci /** 45362306a36Sopenharmony_ci * Clear RX FIFO, flip RX FIFO bits, 45462306a36Sopenharmony_ci * disable eARC related HW mode detects 45562306a36Sopenharmony_ci */ 45662306a36Sopenharmony_ci ret = regmap_write(xcvr->regmap, FSL_XCVR_RX_DPTH_CTRL_SET, 45762306a36Sopenharmony_ci FSL_XCVR_RX_DPTH_CTRL_STORE_FMT | 45862306a36Sopenharmony_ci FSL_XCVR_RX_DPTH_CTRL_CLR_RX_FIFO | 45962306a36Sopenharmony_ci FSL_XCVR_RX_DPTH_CTRL_COMP | 46062306a36Sopenharmony_ci FSL_XCVR_RX_DPTH_CTRL_LAYB_CTRL); 46162306a36Sopenharmony_ci if (ret < 0) { 46262306a36Sopenharmony_ci dev_err(dai->dev, "Failed to set RX_DPTH: %d\n", ret); 46362306a36Sopenharmony_ci return ret; 46462306a36Sopenharmony_ci } 46562306a36Sopenharmony_ci 46662306a36Sopenharmony_ci ret = fsl_xcvr_en_phy_pll(xcvr, FSL_XCVR_SPDIF_RX_FREQ, tx); 46762306a36Sopenharmony_ci if (ret < 0) { 46862306a36Sopenharmony_ci dev_err(dai->dev, "Failed to set RX freq %u: %d\n", 46962306a36Sopenharmony_ci FSL_XCVR_SPDIF_RX_FREQ, ret); 47062306a36Sopenharmony_ci return ret; 47162306a36Sopenharmony_ci } 47262306a36Sopenharmony_ci } 47362306a36Sopenharmony_ci break; 47462306a36Sopenharmony_ci case FSL_XCVR_MODE_EARC: 47562306a36Sopenharmony_ci if (!tx) { 47662306a36Sopenharmony_ci /** Clear RX FIFO, flip RX FIFO bits */ 47762306a36Sopenharmony_ci ret = regmap_write(xcvr->regmap, FSL_XCVR_RX_DPTH_CTRL_SET, 47862306a36Sopenharmony_ci FSL_XCVR_RX_DPTH_CTRL_STORE_FMT | 47962306a36Sopenharmony_ci FSL_XCVR_RX_DPTH_CTRL_CLR_RX_FIFO); 48062306a36Sopenharmony_ci if (ret < 0) { 48162306a36Sopenharmony_ci dev_err(dai->dev, "Failed to set RX_DPTH: %d\n", ret); 48262306a36Sopenharmony_ci return ret; 48362306a36Sopenharmony_ci } 48462306a36Sopenharmony_ci 48562306a36Sopenharmony_ci /** Enable eARC related HW mode detects */ 48662306a36Sopenharmony_ci ret = regmap_write(xcvr->regmap, FSL_XCVR_RX_DPTH_CTRL_CLR, 48762306a36Sopenharmony_ci FSL_XCVR_RX_DPTH_CTRL_COMP | 48862306a36Sopenharmony_ci FSL_XCVR_RX_DPTH_CTRL_LAYB_CTRL); 48962306a36Sopenharmony_ci if (ret < 0) { 49062306a36Sopenharmony_ci dev_err(dai->dev, "Failed to clr TX_DPTH: %d\n", ret); 49162306a36Sopenharmony_ci return ret; 49262306a36Sopenharmony_ci } 49362306a36Sopenharmony_ci } 49462306a36Sopenharmony_ci 49562306a36Sopenharmony_ci /* clear CMDC RESET */ 49662306a36Sopenharmony_ci m_ctl |= FSL_XCVR_EXT_CTRL_CMDC_RESET(tx); 49762306a36Sopenharmony_ci /* set TX_RX_MODE */ 49862306a36Sopenharmony_ci m_ctl |= FSL_XCVR_EXT_CTRL_TX_RX_MODE; 49962306a36Sopenharmony_ci v_ctl |= (tx ? FSL_XCVR_EXT_CTRL_TX_RX_MODE : 0); 50062306a36Sopenharmony_ci break; 50162306a36Sopenharmony_ci } 50262306a36Sopenharmony_ci 50362306a36Sopenharmony_ci ret = regmap_update_bits(xcvr->regmap, FSL_XCVR_EXT_IER0, 50462306a36Sopenharmony_ci FSL_XCVR_IRQ_EARC_ALL, FSL_XCVR_IRQ_EARC_ALL); 50562306a36Sopenharmony_ci if (ret < 0) { 50662306a36Sopenharmony_ci dev_err(dai->dev, "Error while setting IER0: %d\n", ret); 50762306a36Sopenharmony_ci return ret; 50862306a36Sopenharmony_ci } 50962306a36Sopenharmony_ci 51062306a36Sopenharmony_ci /* set DPATH RESET */ 51162306a36Sopenharmony_ci m_ctl |= FSL_XCVR_EXT_CTRL_DPTH_RESET(tx); 51262306a36Sopenharmony_ci v_ctl |= FSL_XCVR_EXT_CTRL_DPTH_RESET(tx); 51362306a36Sopenharmony_ci ret = regmap_update_bits(xcvr->regmap, FSL_XCVR_EXT_CTRL, m_ctl, v_ctl); 51462306a36Sopenharmony_ci if (ret < 0) { 51562306a36Sopenharmony_ci dev_err(dai->dev, "Error while setting EXT_CTRL: %d\n", ret); 51662306a36Sopenharmony_ci return ret; 51762306a36Sopenharmony_ci } 51862306a36Sopenharmony_ci 51962306a36Sopenharmony_ci return 0; 52062306a36Sopenharmony_ci} 52162306a36Sopenharmony_ci 52262306a36Sopenharmony_cistatic int fsl_xcvr_constr(const struct snd_pcm_substream *substream, 52362306a36Sopenharmony_ci const struct snd_pcm_hw_constraint_list *channels, 52462306a36Sopenharmony_ci const struct snd_pcm_hw_constraint_list *rates) 52562306a36Sopenharmony_ci{ 52662306a36Sopenharmony_ci struct snd_pcm_runtime *rt = substream->runtime; 52762306a36Sopenharmony_ci int ret; 52862306a36Sopenharmony_ci 52962306a36Sopenharmony_ci ret = snd_pcm_hw_constraint_list(rt, 0, SNDRV_PCM_HW_PARAM_CHANNELS, 53062306a36Sopenharmony_ci channels); 53162306a36Sopenharmony_ci if (ret < 0) 53262306a36Sopenharmony_ci return ret; 53362306a36Sopenharmony_ci 53462306a36Sopenharmony_ci ret = snd_pcm_hw_constraint_list(rt, 0, SNDRV_PCM_HW_PARAM_RATE, 53562306a36Sopenharmony_ci rates); 53662306a36Sopenharmony_ci if (ret < 0) 53762306a36Sopenharmony_ci return ret; 53862306a36Sopenharmony_ci 53962306a36Sopenharmony_ci return 0; 54062306a36Sopenharmony_ci} 54162306a36Sopenharmony_ci 54262306a36Sopenharmony_cistatic int fsl_xcvr_startup(struct snd_pcm_substream *substream, 54362306a36Sopenharmony_ci struct snd_soc_dai *dai) 54462306a36Sopenharmony_ci{ 54562306a36Sopenharmony_ci struct fsl_xcvr *xcvr = snd_soc_dai_get_drvdata(dai); 54662306a36Sopenharmony_ci bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK; 54762306a36Sopenharmony_ci int ret = 0; 54862306a36Sopenharmony_ci 54962306a36Sopenharmony_ci if (xcvr->streams & BIT(substream->stream)) { 55062306a36Sopenharmony_ci dev_err(dai->dev, "%sX busy\n", tx ? "T" : "R"); 55162306a36Sopenharmony_ci return -EBUSY; 55262306a36Sopenharmony_ci } 55362306a36Sopenharmony_ci 55462306a36Sopenharmony_ci /* 55562306a36Sopenharmony_ci * EDMA controller needs period size to be a multiple of 55662306a36Sopenharmony_ci * tx/rx maxburst 55762306a36Sopenharmony_ci */ 55862306a36Sopenharmony_ci if (xcvr->soc_data->use_edma) 55962306a36Sopenharmony_ci snd_pcm_hw_constraint_step(substream->runtime, 0, 56062306a36Sopenharmony_ci SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 56162306a36Sopenharmony_ci tx ? xcvr->dma_prms_tx.maxburst : 56262306a36Sopenharmony_ci xcvr->dma_prms_rx.maxburst); 56362306a36Sopenharmony_ci 56462306a36Sopenharmony_ci switch (xcvr->mode) { 56562306a36Sopenharmony_ci case FSL_XCVR_MODE_SPDIF: 56662306a36Sopenharmony_ci case FSL_XCVR_MODE_ARC: 56762306a36Sopenharmony_ci ret = fsl_xcvr_constr(substream, &fsl_xcvr_spdif_channels_constr, 56862306a36Sopenharmony_ci &fsl_xcvr_spdif_rates_constr); 56962306a36Sopenharmony_ci break; 57062306a36Sopenharmony_ci case FSL_XCVR_MODE_EARC: 57162306a36Sopenharmony_ci ret = fsl_xcvr_constr(substream, &fsl_xcvr_earc_channels_constr, 57262306a36Sopenharmony_ci &fsl_xcvr_earc_rates_constr); 57362306a36Sopenharmony_ci break; 57462306a36Sopenharmony_ci } 57562306a36Sopenharmony_ci if (ret < 0) 57662306a36Sopenharmony_ci return ret; 57762306a36Sopenharmony_ci 57862306a36Sopenharmony_ci xcvr->streams |= BIT(substream->stream); 57962306a36Sopenharmony_ci 58062306a36Sopenharmony_ci if (!xcvr->soc_data->spdif_only) { 58162306a36Sopenharmony_ci struct snd_soc_card *card = dai->component->card; 58262306a36Sopenharmony_ci 58362306a36Sopenharmony_ci /* Disable XCVR controls if there is stream started */ 58462306a36Sopenharmony_ci down_read(&card->snd_card->controls_rwsem); 58562306a36Sopenharmony_ci fsl_xcvr_activate_ctl(dai, fsl_xcvr_mode_kctl.name, false); 58662306a36Sopenharmony_ci fsl_xcvr_activate_ctl(dai, fsl_xcvr_arc_mode_kctl.name, false); 58762306a36Sopenharmony_ci fsl_xcvr_activate_ctl(dai, fsl_xcvr_earc_capds_kctl.name, false); 58862306a36Sopenharmony_ci up_read(&card->snd_card->controls_rwsem); 58962306a36Sopenharmony_ci } 59062306a36Sopenharmony_ci 59162306a36Sopenharmony_ci return 0; 59262306a36Sopenharmony_ci} 59362306a36Sopenharmony_ci 59462306a36Sopenharmony_cistatic void fsl_xcvr_shutdown(struct snd_pcm_substream *substream, 59562306a36Sopenharmony_ci struct snd_soc_dai *dai) 59662306a36Sopenharmony_ci{ 59762306a36Sopenharmony_ci struct fsl_xcvr *xcvr = snd_soc_dai_get_drvdata(dai); 59862306a36Sopenharmony_ci bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK; 59962306a36Sopenharmony_ci u32 mask = 0, val = 0; 60062306a36Sopenharmony_ci int ret; 60162306a36Sopenharmony_ci 60262306a36Sopenharmony_ci xcvr->streams &= ~BIT(substream->stream); 60362306a36Sopenharmony_ci 60462306a36Sopenharmony_ci /* Enable XCVR controls if there is no stream started */ 60562306a36Sopenharmony_ci if (!xcvr->streams) { 60662306a36Sopenharmony_ci if (!xcvr->soc_data->spdif_only) { 60762306a36Sopenharmony_ci struct snd_soc_card *card = dai->component->card; 60862306a36Sopenharmony_ci 60962306a36Sopenharmony_ci down_read(&card->snd_card->controls_rwsem); 61062306a36Sopenharmony_ci fsl_xcvr_activate_ctl(dai, fsl_xcvr_mode_kctl.name, true); 61162306a36Sopenharmony_ci fsl_xcvr_activate_ctl(dai, fsl_xcvr_arc_mode_kctl.name, 61262306a36Sopenharmony_ci (xcvr->mode == FSL_XCVR_MODE_ARC)); 61362306a36Sopenharmony_ci fsl_xcvr_activate_ctl(dai, fsl_xcvr_earc_capds_kctl.name, 61462306a36Sopenharmony_ci (xcvr->mode == FSL_XCVR_MODE_EARC)); 61562306a36Sopenharmony_ci up_read(&card->snd_card->controls_rwsem); 61662306a36Sopenharmony_ci } 61762306a36Sopenharmony_ci ret = regmap_update_bits(xcvr->regmap, FSL_XCVR_EXT_IER0, 61862306a36Sopenharmony_ci FSL_XCVR_IRQ_EARC_ALL, 0); 61962306a36Sopenharmony_ci if (ret < 0) { 62062306a36Sopenharmony_ci dev_err(dai->dev, "Failed to set IER0: %d\n", ret); 62162306a36Sopenharmony_ci return; 62262306a36Sopenharmony_ci } 62362306a36Sopenharmony_ci 62462306a36Sopenharmony_ci /* clear SPDIF MODE */ 62562306a36Sopenharmony_ci if (xcvr->mode == FSL_XCVR_MODE_SPDIF) 62662306a36Sopenharmony_ci mask |= FSL_XCVR_EXT_CTRL_SPDIF_MODE; 62762306a36Sopenharmony_ci } 62862306a36Sopenharmony_ci 62962306a36Sopenharmony_ci if (xcvr->mode == FSL_XCVR_MODE_EARC) { 63062306a36Sopenharmony_ci /* set CMDC RESET */ 63162306a36Sopenharmony_ci mask |= FSL_XCVR_EXT_CTRL_CMDC_RESET(tx); 63262306a36Sopenharmony_ci val |= FSL_XCVR_EXT_CTRL_CMDC_RESET(tx); 63362306a36Sopenharmony_ci } 63462306a36Sopenharmony_ci 63562306a36Sopenharmony_ci ret = regmap_update_bits(xcvr->regmap, FSL_XCVR_EXT_CTRL, mask, val); 63662306a36Sopenharmony_ci if (ret < 0) { 63762306a36Sopenharmony_ci dev_err(dai->dev, "Err setting DPATH RESET: %d\n", ret); 63862306a36Sopenharmony_ci return; 63962306a36Sopenharmony_ci } 64062306a36Sopenharmony_ci} 64162306a36Sopenharmony_ci 64262306a36Sopenharmony_cistatic int fsl_xcvr_trigger(struct snd_pcm_substream *substream, int cmd, 64362306a36Sopenharmony_ci struct snd_soc_dai *dai) 64462306a36Sopenharmony_ci{ 64562306a36Sopenharmony_ci struct fsl_xcvr *xcvr = snd_soc_dai_get_drvdata(dai); 64662306a36Sopenharmony_ci bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK; 64762306a36Sopenharmony_ci int ret; 64862306a36Sopenharmony_ci 64962306a36Sopenharmony_ci switch (cmd) { 65062306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_START: 65162306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_RESUME: 65262306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_PAUSE_RELEASE: 65362306a36Sopenharmony_ci if (tx) { 65462306a36Sopenharmony_ci switch (xcvr->mode) { 65562306a36Sopenharmony_ci case FSL_XCVR_MODE_EARC: 65662306a36Sopenharmony_ci /* set isr_cmdc_tx_en, w1c */ 65762306a36Sopenharmony_ci ret = regmap_write(xcvr->regmap, 65862306a36Sopenharmony_ci FSL_XCVR_ISR_SET, 65962306a36Sopenharmony_ci FSL_XCVR_ISR_CMDC_TX_EN); 66062306a36Sopenharmony_ci if (ret < 0) { 66162306a36Sopenharmony_ci dev_err(dai->dev, "err updating isr %d\n", ret); 66262306a36Sopenharmony_ci return ret; 66362306a36Sopenharmony_ci } 66462306a36Sopenharmony_ci fallthrough; 66562306a36Sopenharmony_ci case FSL_XCVR_MODE_SPDIF: 66662306a36Sopenharmony_ci ret = regmap_write(xcvr->regmap, 66762306a36Sopenharmony_ci FSL_XCVR_TX_DPTH_CTRL_SET, 66862306a36Sopenharmony_ci FSL_XCVR_TX_DPTH_CTRL_STRT_DATA_TX); 66962306a36Sopenharmony_ci if (ret < 0) { 67062306a36Sopenharmony_ci dev_err(dai->dev, "Failed to start DATA_TX: %d\n", ret); 67162306a36Sopenharmony_ci return ret; 67262306a36Sopenharmony_ci } 67362306a36Sopenharmony_ci break; 67462306a36Sopenharmony_ci } 67562306a36Sopenharmony_ci } 67662306a36Sopenharmony_ci 67762306a36Sopenharmony_ci /* enable DMA RD/WR */ 67862306a36Sopenharmony_ci ret = regmap_update_bits(xcvr->regmap, FSL_XCVR_EXT_CTRL, 67962306a36Sopenharmony_ci FSL_XCVR_EXT_CTRL_DMA_DIS(tx), 0); 68062306a36Sopenharmony_ci if (ret < 0) { 68162306a36Sopenharmony_ci dev_err(dai->dev, "Failed to enable DMA: %d\n", ret); 68262306a36Sopenharmony_ci return ret; 68362306a36Sopenharmony_ci } 68462306a36Sopenharmony_ci 68562306a36Sopenharmony_ci /* clear DPATH RESET */ 68662306a36Sopenharmony_ci ret = regmap_update_bits(xcvr->regmap, FSL_XCVR_EXT_CTRL, 68762306a36Sopenharmony_ci FSL_XCVR_EXT_CTRL_DPTH_RESET(tx), 68862306a36Sopenharmony_ci 0); 68962306a36Sopenharmony_ci if (ret < 0) { 69062306a36Sopenharmony_ci dev_err(dai->dev, "Failed to clear DPATH RESET: %d\n", ret); 69162306a36Sopenharmony_ci return ret; 69262306a36Sopenharmony_ci } 69362306a36Sopenharmony_ci 69462306a36Sopenharmony_ci break; 69562306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_STOP: 69662306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_SUSPEND: 69762306a36Sopenharmony_ci case SNDRV_PCM_TRIGGER_PAUSE_PUSH: 69862306a36Sopenharmony_ci /* disable DMA RD/WR */ 69962306a36Sopenharmony_ci ret = regmap_update_bits(xcvr->regmap, FSL_XCVR_EXT_CTRL, 70062306a36Sopenharmony_ci FSL_XCVR_EXT_CTRL_DMA_DIS(tx), 70162306a36Sopenharmony_ci FSL_XCVR_EXT_CTRL_DMA_DIS(tx)); 70262306a36Sopenharmony_ci if (ret < 0) { 70362306a36Sopenharmony_ci dev_err(dai->dev, "Failed to disable DMA: %d\n", ret); 70462306a36Sopenharmony_ci return ret; 70562306a36Sopenharmony_ci } 70662306a36Sopenharmony_ci 70762306a36Sopenharmony_ci if (tx) { 70862306a36Sopenharmony_ci switch (xcvr->mode) { 70962306a36Sopenharmony_ci case FSL_XCVR_MODE_SPDIF: 71062306a36Sopenharmony_ci ret = regmap_write(xcvr->regmap, 71162306a36Sopenharmony_ci FSL_XCVR_TX_DPTH_CTRL_CLR, 71262306a36Sopenharmony_ci FSL_XCVR_TX_DPTH_CTRL_STRT_DATA_TX); 71362306a36Sopenharmony_ci if (ret < 0) { 71462306a36Sopenharmony_ci dev_err(dai->dev, "Failed to stop DATA_TX: %d\n", ret); 71562306a36Sopenharmony_ci return ret; 71662306a36Sopenharmony_ci } 71762306a36Sopenharmony_ci if (xcvr->soc_data->spdif_only) 71862306a36Sopenharmony_ci break; 71962306a36Sopenharmony_ci else 72062306a36Sopenharmony_ci fallthrough; 72162306a36Sopenharmony_ci case FSL_XCVR_MODE_EARC: 72262306a36Sopenharmony_ci /* clear ISR_CMDC_TX_EN, W1C */ 72362306a36Sopenharmony_ci ret = regmap_write(xcvr->regmap, 72462306a36Sopenharmony_ci FSL_XCVR_ISR_CLR, 72562306a36Sopenharmony_ci FSL_XCVR_ISR_CMDC_TX_EN); 72662306a36Sopenharmony_ci if (ret < 0) { 72762306a36Sopenharmony_ci dev_err(dai->dev, 72862306a36Sopenharmony_ci "Err updating ISR %d\n", ret); 72962306a36Sopenharmony_ci return ret; 73062306a36Sopenharmony_ci } 73162306a36Sopenharmony_ci break; 73262306a36Sopenharmony_ci } 73362306a36Sopenharmony_ci } 73462306a36Sopenharmony_ci break; 73562306a36Sopenharmony_ci default: 73662306a36Sopenharmony_ci return -EINVAL; 73762306a36Sopenharmony_ci } 73862306a36Sopenharmony_ci 73962306a36Sopenharmony_ci return 0; 74062306a36Sopenharmony_ci} 74162306a36Sopenharmony_ci 74262306a36Sopenharmony_cistatic int fsl_xcvr_load_firmware(struct fsl_xcvr *xcvr) 74362306a36Sopenharmony_ci{ 74462306a36Sopenharmony_ci struct device *dev = &xcvr->pdev->dev; 74562306a36Sopenharmony_ci const struct firmware *fw; 74662306a36Sopenharmony_ci int ret = 0, rem, off, out, page = 0, size = FSL_XCVR_REG_OFFSET; 74762306a36Sopenharmony_ci u32 mask, val; 74862306a36Sopenharmony_ci 74962306a36Sopenharmony_ci ret = request_firmware(&fw, xcvr->soc_data->fw_name, dev); 75062306a36Sopenharmony_ci if (ret) { 75162306a36Sopenharmony_ci dev_err(dev, "failed to request firmware.\n"); 75262306a36Sopenharmony_ci return ret; 75362306a36Sopenharmony_ci } 75462306a36Sopenharmony_ci 75562306a36Sopenharmony_ci rem = fw->size; 75662306a36Sopenharmony_ci 75762306a36Sopenharmony_ci /* RAM is 20KiB = 16KiB code + 4KiB data => max 10 pages 2KiB each */ 75862306a36Sopenharmony_ci if (rem > 16384) { 75962306a36Sopenharmony_ci dev_err(dev, "FW size %d is bigger than 16KiB.\n", rem); 76062306a36Sopenharmony_ci release_firmware(fw); 76162306a36Sopenharmony_ci return -ENOMEM; 76262306a36Sopenharmony_ci } 76362306a36Sopenharmony_ci 76462306a36Sopenharmony_ci for (page = 0; page < 10; page++) { 76562306a36Sopenharmony_ci ret = regmap_update_bits(xcvr->regmap, FSL_XCVR_EXT_CTRL, 76662306a36Sopenharmony_ci FSL_XCVR_EXT_CTRL_PAGE_MASK, 76762306a36Sopenharmony_ci FSL_XCVR_EXT_CTRL_PAGE(page)); 76862306a36Sopenharmony_ci if (ret < 0) { 76962306a36Sopenharmony_ci dev_err(dev, "FW: failed to set page %d, err=%d\n", 77062306a36Sopenharmony_ci page, ret); 77162306a36Sopenharmony_ci goto err_firmware; 77262306a36Sopenharmony_ci } 77362306a36Sopenharmony_ci 77462306a36Sopenharmony_ci off = page * size; 77562306a36Sopenharmony_ci out = min(rem, size); 77662306a36Sopenharmony_ci /* IPG clock is assumed to be running, otherwise it will hang */ 77762306a36Sopenharmony_ci if (out > 0) { 77862306a36Sopenharmony_ci /* write firmware into code memory */ 77962306a36Sopenharmony_ci memcpy_toio(xcvr->ram_addr, fw->data + off, out); 78062306a36Sopenharmony_ci rem -= out; 78162306a36Sopenharmony_ci if (rem == 0) { 78262306a36Sopenharmony_ci /* last part of firmware written */ 78362306a36Sopenharmony_ci /* clean remaining part of code memory page */ 78462306a36Sopenharmony_ci memset_io(xcvr->ram_addr + out, 0, size - out); 78562306a36Sopenharmony_ci } 78662306a36Sopenharmony_ci } else { 78762306a36Sopenharmony_ci /* clean current page, including data memory */ 78862306a36Sopenharmony_ci memset_io(xcvr->ram_addr, 0, size); 78962306a36Sopenharmony_ci } 79062306a36Sopenharmony_ci } 79162306a36Sopenharmony_ci 79262306a36Sopenharmony_cierr_firmware: 79362306a36Sopenharmony_ci release_firmware(fw); 79462306a36Sopenharmony_ci if (ret < 0) 79562306a36Sopenharmony_ci return ret; 79662306a36Sopenharmony_ci 79762306a36Sopenharmony_ci /* configure watermarks */ 79862306a36Sopenharmony_ci mask = FSL_XCVR_EXT_CTRL_RX_FWM_MASK | FSL_XCVR_EXT_CTRL_TX_FWM_MASK; 79962306a36Sopenharmony_ci val = FSL_XCVR_EXT_CTRL_RX_FWM(FSL_XCVR_FIFO_WMK_RX); 80062306a36Sopenharmony_ci val |= FSL_XCVR_EXT_CTRL_TX_FWM(FSL_XCVR_FIFO_WMK_TX); 80162306a36Sopenharmony_ci /* disable DMA RD/WR */ 80262306a36Sopenharmony_ci mask |= FSL_XCVR_EXT_CTRL_DMA_RD_DIS | FSL_XCVR_EXT_CTRL_DMA_WR_DIS; 80362306a36Sopenharmony_ci val |= FSL_XCVR_EXT_CTRL_DMA_RD_DIS | FSL_XCVR_EXT_CTRL_DMA_WR_DIS; 80462306a36Sopenharmony_ci /* Data RAM is 4KiB, last two pages: 8 and 9. Select page 8. */ 80562306a36Sopenharmony_ci mask |= FSL_XCVR_EXT_CTRL_PAGE_MASK; 80662306a36Sopenharmony_ci val |= FSL_XCVR_EXT_CTRL_PAGE(8); 80762306a36Sopenharmony_ci 80862306a36Sopenharmony_ci ret = regmap_update_bits(xcvr->regmap, FSL_XCVR_EXT_CTRL, mask, val); 80962306a36Sopenharmony_ci if (ret < 0) { 81062306a36Sopenharmony_ci dev_err(dev, "Failed to set watermarks: %d\n", ret); 81162306a36Sopenharmony_ci return ret; 81262306a36Sopenharmony_ci } 81362306a36Sopenharmony_ci 81462306a36Sopenharmony_ci /* Store Capabilities Data Structure into Data RAM */ 81562306a36Sopenharmony_ci memcpy_toio(xcvr->ram_addr + FSL_XCVR_CAP_DATA_STR, xcvr->cap_ds, 81662306a36Sopenharmony_ci FSL_XCVR_CAPDS_SIZE); 81762306a36Sopenharmony_ci return 0; 81862306a36Sopenharmony_ci} 81962306a36Sopenharmony_ci 82062306a36Sopenharmony_cistatic int fsl_xcvr_type_iec958_info(struct snd_kcontrol *kcontrol, 82162306a36Sopenharmony_ci struct snd_ctl_elem_info *uinfo) 82262306a36Sopenharmony_ci{ 82362306a36Sopenharmony_ci uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958; 82462306a36Sopenharmony_ci uinfo->count = 1; 82562306a36Sopenharmony_ci 82662306a36Sopenharmony_ci return 0; 82762306a36Sopenharmony_ci} 82862306a36Sopenharmony_ci 82962306a36Sopenharmony_cistatic int fsl_xcvr_type_iec958_bytes_info(struct snd_kcontrol *kcontrol, 83062306a36Sopenharmony_ci struct snd_ctl_elem_info *uinfo) 83162306a36Sopenharmony_ci{ 83262306a36Sopenharmony_ci uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES; 83362306a36Sopenharmony_ci uinfo->count = sizeof_field(struct snd_aes_iec958, status); 83462306a36Sopenharmony_ci 83562306a36Sopenharmony_ci return 0; 83662306a36Sopenharmony_ci} 83762306a36Sopenharmony_ci 83862306a36Sopenharmony_cistatic int fsl_xcvr_rx_cs_get(struct snd_kcontrol *kcontrol, 83962306a36Sopenharmony_ci struct snd_ctl_elem_value *ucontrol) 84062306a36Sopenharmony_ci{ 84162306a36Sopenharmony_ci struct snd_soc_dai *dai = snd_kcontrol_chip(kcontrol); 84262306a36Sopenharmony_ci struct fsl_xcvr *xcvr = snd_soc_dai_get_drvdata(dai); 84362306a36Sopenharmony_ci 84462306a36Sopenharmony_ci memcpy(ucontrol->value.iec958.status, xcvr->rx_iec958.status, 24); 84562306a36Sopenharmony_ci 84662306a36Sopenharmony_ci return 0; 84762306a36Sopenharmony_ci} 84862306a36Sopenharmony_ci 84962306a36Sopenharmony_cistatic int fsl_xcvr_tx_cs_get(struct snd_kcontrol *kcontrol, 85062306a36Sopenharmony_ci struct snd_ctl_elem_value *ucontrol) 85162306a36Sopenharmony_ci{ 85262306a36Sopenharmony_ci struct snd_soc_dai *dai = snd_kcontrol_chip(kcontrol); 85362306a36Sopenharmony_ci struct fsl_xcvr *xcvr = snd_soc_dai_get_drvdata(dai); 85462306a36Sopenharmony_ci 85562306a36Sopenharmony_ci memcpy(ucontrol->value.iec958.status, xcvr->tx_iec958.status, 24); 85662306a36Sopenharmony_ci 85762306a36Sopenharmony_ci return 0; 85862306a36Sopenharmony_ci} 85962306a36Sopenharmony_ci 86062306a36Sopenharmony_cistatic int fsl_xcvr_tx_cs_put(struct snd_kcontrol *kcontrol, 86162306a36Sopenharmony_ci struct snd_ctl_elem_value *ucontrol) 86262306a36Sopenharmony_ci{ 86362306a36Sopenharmony_ci struct snd_soc_dai *dai = snd_kcontrol_chip(kcontrol); 86462306a36Sopenharmony_ci struct fsl_xcvr *xcvr = snd_soc_dai_get_drvdata(dai); 86562306a36Sopenharmony_ci 86662306a36Sopenharmony_ci memcpy(xcvr->tx_iec958.status, ucontrol->value.iec958.status, 24); 86762306a36Sopenharmony_ci 86862306a36Sopenharmony_ci return 0; 86962306a36Sopenharmony_ci} 87062306a36Sopenharmony_ci 87162306a36Sopenharmony_cistatic struct snd_kcontrol_new fsl_xcvr_rx_ctls[] = { 87262306a36Sopenharmony_ci /* Channel status controller */ 87362306a36Sopenharmony_ci { 87462306a36Sopenharmony_ci .iface = SNDRV_CTL_ELEM_IFACE_PCM, 87562306a36Sopenharmony_ci .name = SNDRV_CTL_NAME_IEC958("", CAPTURE, DEFAULT), 87662306a36Sopenharmony_ci .access = SNDRV_CTL_ELEM_ACCESS_READ, 87762306a36Sopenharmony_ci .info = fsl_xcvr_type_iec958_info, 87862306a36Sopenharmony_ci .get = fsl_xcvr_rx_cs_get, 87962306a36Sopenharmony_ci }, 88062306a36Sopenharmony_ci /* Capture channel status, bytes */ 88162306a36Sopenharmony_ci { 88262306a36Sopenharmony_ci .iface = SNDRV_CTL_ELEM_IFACE_PCM, 88362306a36Sopenharmony_ci .name = "Capture Channel Status", 88462306a36Sopenharmony_ci .access = SNDRV_CTL_ELEM_ACCESS_READ, 88562306a36Sopenharmony_ci .info = fsl_xcvr_type_iec958_bytes_info, 88662306a36Sopenharmony_ci .get = fsl_xcvr_rx_cs_get, 88762306a36Sopenharmony_ci }, 88862306a36Sopenharmony_ci}; 88962306a36Sopenharmony_ci 89062306a36Sopenharmony_cistatic struct snd_kcontrol_new fsl_xcvr_tx_ctls[] = { 89162306a36Sopenharmony_ci /* Channel status controller */ 89262306a36Sopenharmony_ci { 89362306a36Sopenharmony_ci .iface = SNDRV_CTL_ELEM_IFACE_PCM, 89462306a36Sopenharmony_ci .name = SNDRV_CTL_NAME_IEC958("", PLAYBACK, DEFAULT), 89562306a36Sopenharmony_ci .access = SNDRV_CTL_ELEM_ACCESS_READWRITE, 89662306a36Sopenharmony_ci .info = fsl_xcvr_type_iec958_info, 89762306a36Sopenharmony_ci .get = fsl_xcvr_tx_cs_get, 89862306a36Sopenharmony_ci .put = fsl_xcvr_tx_cs_put, 89962306a36Sopenharmony_ci }, 90062306a36Sopenharmony_ci /* Playback channel status, bytes */ 90162306a36Sopenharmony_ci { 90262306a36Sopenharmony_ci .iface = SNDRV_CTL_ELEM_IFACE_PCM, 90362306a36Sopenharmony_ci .name = "Playback Channel Status", 90462306a36Sopenharmony_ci .access = SNDRV_CTL_ELEM_ACCESS_READWRITE, 90562306a36Sopenharmony_ci .info = fsl_xcvr_type_iec958_bytes_info, 90662306a36Sopenharmony_ci .get = fsl_xcvr_tx_cs_get, 90762306a36Sopenharmony_ci .put = fsl_xcvr_tx_cs_put, 90862306a36Sopenharmony_ci }, 90962306a36Sopenharmony_ci}; 91062306a36Sopenharmony_ci 91162306a36Sopenharmony_cistatic int fsl_xcvr_dai_probe(struct snd_soc_dai *dai) 91262306a36Sopenharmony_ci{ 91362306a36Sopenharmony_ci struct fsl_xcvr *xcvr = snd_soc_dai_get_drvdata(dai); 91462306a36Sopenharmony_ci 91562306a36Sopenharmony_ci snd_soc_dai_init_dma_data(dai, &xcvr->dma_prms_tx, &xcvr->dma_prms_rx); 91662306a36Sopenharmony_ci 91762306a36Sopenharmony_ci if (xcvr->soc_data->spdif_only) 91862306a36Sopenharmony_ci xcvr->mode = FSL_XCVR_MODE_SPDIF; 91962306a36Sopenharmony_ci else { 92062306a36Sopenharmony_ci snd_soc_add_dai_controls(dai, &fsl_xcvr_mode_kctl, 1); 92162306a36Sopenharmony_ci snd_soc_add_dai_controls(dai, &fsl_xcvr_arc_mode_kctl, 1); 92262306a36Sopenharmony_ci snd_soc_add_dai_controls(dai, &fsl_xcvr_earc_capds_kctl, 1); 92362306a36Sopenharmony_ci } 92462306a36Sopenharmony_ci snd_soc_add_dai_controls(dai, fsl_xcvr_tx_ctls, 92562306a36Sopenharmony_ci ARRAY_SIZE(fsl_xcvr_tx_ctls)); 92662306a36Sopenharmony_ci snd_soc_add_dai_controls(dai, fsl_xcvr_rx_ctls, 92762306a36Sopenharmony_ci ARRAY_SIZE(fsl_xcvr_rx_ctls)); 92862306a36Sopenharmony_ci return 0; 92962306a36Sopenharmony_ci} 93062306a36Sopenharmony_ci 93162306a36Sopenharmony_cistatic const struct snd_soc_dai_ops fsl_xcvr_dai_ops = { 93262306a36Sopenharmony_ci .probe = fsl_xcvr_dai_probe, 93362306a36Sopenharmony_ci .prepare = fsl_xcvr_prepare, 93462306a36Sopenharmony_ci .startup = fsl_xcvr_startup, 93562306a36Sopenharmony_ci .shutdown = fsl_xcvr_shutdown, 93662306a36Sopenharmony_ci .trigger = fsl_xcvr_trigger, 93762306a36Sopenharmony_ci}; 93862306a36Sopenharmony_ci 93962306a36Sopenharmony_cistatic struct snd_soc_dai_driver fsl_xcvr_dai = { 94062306a36Sopenharmony_ci .ops = &fsl_xcvr_dai_ops, 94162306a36Sopenharmony_ci .playback = { 94262306a36Sopenharmony_ci .stream_name = "CPU-Playback", 94362306a36Sopenharmony_ci .channels_min = 1, 94462306a36Sopenharmony_ci .channels_max = 32, 94562306a36Sopenharmony_ci .rate_min = 32000, 94662306a36Sopenharmony_ci .rate_max = 1536000, 94762306a36Sopenharmony_ci .rates = SNDRV_PCM_RATE_KNOT, 94862306a36Sopenharmony_ci .formats = SNDRV_PCM_FMTBIT_IEC958_SUBFRAME_LE, 94962306a36Sopenharmony_ci }, 95062306a36Sopenharmony_ci .capture = { 95162306a36Sopenharmony_ci .stream_name = "CPU-Capture", 95262306a36Sopenharmony_ci .channels_min = 1, 95362306a36Sopenharmony_ci .channels_max = 32, 95462306a36Sopenharmony_ci .rate_min = 32000, 95562306a36Sopenharmony_ci .rate_max = 1536000, 95662306a36Sopenharmony_ci .rates = SNDRV_PCM_RATE_KNOT, 95762306a36Sopenharmony_ci .formats = SNDRV_PCM_FMTBIT_IEC958_SUBFRAME_LE, 95862306a36Sopenharmony_ci }, 95962306a36Sopenharmony_ci}; 96062306a36Sopenharmony_ci 96162306a36Sopenharmony_cistatic const struct snd_soc_component_driver fsl_xcvr_comp = { 96262306a36Sopenharmony_ci .name = "fsl-xcvr-dai", 96362306a36Sopenharmony_ci .legacy_dai_naming = 1, 96462306a36Sopenharmony_ci}; 96562306a36Sopenharmony_ci 96662306a36Sopenharmony_cistatic const struct reg_default fsl_xcvr_reg_defaults[] = { 96762306a36Sopenharmony_ci { FSL_XCVR_VERSION, 0x00000000 }, 96862306a36Sopenharmony_ci { FSL_XCVR_EXT_CTRL, 0xF8204040 }, 96962306a36Sopenharmony_ci { FSL_XCVR_EXT_STATUS, 0x00000000 }, 97062306a36Sopenharmony_ci { FSL_XCVR_EXT_IER0, 0x00000000 }, 97162306a36Sopenharmony_ci { FSL_XCVR_EXT_IER1, 0x00000000 }, 97262306a36Sopenharmony_ci { FSL_XCVR_EXT_ISR, 0x00000000 }, 97362306a36Sopenharmony_ci { FSL_XCVR_EXT_ISR_SET, 0x00000000 }, 97462306a36Sopenharmony_ci { FSL_XCVR_EXT_ISR_CLR, 0x00000000 }, 97562306a36Sopenharmony_ci { FSL_XCVR_EXT_ISR_TOG, 0x00000000 }, 97662306a36Sopenharmony_ci { FSL_XCVR_IER, 0x00000000 }, 97762306a36Sopenharmony_ci { FSL_XCVR_ISR, 0x00000000 }, 97862306a36Sopenharmony_ci { FSL_XCVR_ISR_SET, 0x00000000 }, 97962306a36Sopenharmony_ci { FSL_XCVR_ISR_CLR, 0x00000000 }, 98062306a36Sopenharmony_ci { FSL_XCVR_ISR_TOG, 0x00000000 }, 98162306a36Sopenharmony_ci { FSL_XCVR_CLK_CTRL, 0x0000018F }, 98262306a36Sopenharmony_ci { FSL_XCVR_RX_DPTH_CTRL, 0x00040CC1 }, 98362306a36Sopenharmony_ci { FSL_XCVR_RX_DPTH_CTRL_SET, 0x00040CC1 }, 98462306a36Sopenharmony_ci { FSL_XCVR_RX_DPTH_CTRL_CLR, 0x00040CC1 }, 98562306a36Sopenharmony_ci { FSL_XCVR_RX_DPTH_CTRL_TOG, 0x00040CC1 }, 98662306a36Sopenharmony_ci { FSL_XCVR_RX_DPTH_CNTR_CTRL, 0x00000000 }, 98762306a36Sopenharmony_ci { FSL_XCVR_RX_DPTH_CNTR_CTRL_SET, 0x00000000 }, 98862306a36Sopenharmony_ci { FSL_XCVR_RX_DPTH_CNTR_CTRL_CLR, 0x00000000 }, 98962306a36Sopenharmony_ci { FSL_XCVR_RX_DPTH_CNTR_CTRL_TOG, 0x00000000 }, 99062306a36Sopenharmony_ci { FSL_XCVR_RX_DPTH_TSCR, 0x00000000 }, 99162306a36Sopenharmony_ci { FSL_XCVR_RX_DPTH_BCR, 0x00000000 }, 99262306a36Sopenharmony_ci { FSL_XCVR_RX_DPTH_BCTR, 0x00000000 }, 99362306a36Sopenharmony_ci { FSL_XCVR_RX_DPTH_BCRR, 0x00000000 }, 99462306a36Sopenharmony_ci { FSL_XCVR_TX_DPTH_CTRL, 0x00000000 }, 99562306a36Sopenharmony_ci { FSL_XCVR_TX_DPTH_CTRL_SET, 0x00000000 }, 99662306a36Sopenharmony_ci { FSL_XCVR_TX_DPTH_CTRL_CLR, 0x00000000 }, 99762306a36Sopenharmony_ci { FSL_XCVR_TX_DPTH_CTRL_TOG, 0x00000000 }, 99862306a36Sopenharmony_ci { FSL_XCVR_TX_CS_DATA_0, 0x00000000 }, 99962306a36Sopenharmony_ci { FSL_XCVR_TX_CS_DATA_1, 0x00000000 }, 100062306a36Sopenharmony_ci { FSL_XCVR_TX_CS_DATA_2, 0x00000000 }, 100162306a36Sopenharmony_ci { FSL_XCVR_TX_CS_DATA_3, 0x00000000 }, 100262306a36Sopenharmony_ci { FSL_XCVR_TX_CS_DATA_4, 0x00000000 }, 100362306a36Sopenharmony_ci { FSL_XCVR_TX_CS_DATA_5, 0x00000000 }, 100462306a36Sopenharmony_ci { FSL_XCVR_TX_DPTH_CNTR_CTRL, 0x00000000 }, 100562306a36Sopenharmony_ci { FSL_XCVR_TX_DPTH_CNTR_CTRL_SET, 0x00000000 }, 100662306a36Sopenharmony_ci { FSL_XCVR_TX_DPTH_CNTR_CTRL_CLR, 0x00000000 }, 100762306a36Sopenharmony_ci { FSL_XCVR_TX_DPTH_CNTR_CTRL_TOG, 0x00000000 }, 100862306a36Sopenharmony_ci { FSL_XCVR_TX_DPTH_TSCR, 0x00000000 }, 100962306a36Sopenharmony_ci { FSL_XCVR_TX_DPTH_BCR, 0x00000000 }, 101062306a36Sopenharmony_ci { FSL_XCVR_TX_DPTH_BCTR, 0x00000000 }, 101162306a36Sopenharmony_ci { FSL_XCVR_TX_DPTH_BCRR, 0x00000000 }, 101262306a36Sopenharmony_ci { FSL_XCVR_DEBUG_REG_0, 0x00000000 }, 101362306a36Sopenharmony_ci { FSL_XCVR_DEBUG_REG_1, 0x00000000 }, 101462306a36Sopenharmony_ci}; 101562306a36Sopenharmony_ci 101662306a36Sopenharmony_cistatic bool fsl_xcvr_readable_reg(struct device *dev, unsigned int reg) 101762306a36Sopenharmony_ci{ 101862306a36Sopenharmony_ci struct fsl_xcvr *xcvr = dev_get_drvdata(dev); 101962306a36Sopenharmony_ci 102062306a36Sopenharmony_ci if (xcvr->soc_data->spdif_only) 102162306a36Sopenharmony_ci if ((reg >= FSL_XCVR_IER && reg <= FSL_XCVR_PHY_AI_RDATA) || 102262306a36Sopenharmony_ci reg > FSL_XCVR_TX_DPTH_BCRR) 102362306a36Sopenharmony_ci return false; 102462306a36Sopenharmony_ci switch (reg) { 102562306a36Sopenharmony_ci case FSL_XCVR_VERSION: 102662306a36Sopenharmony_ci case FSL_XCVR_EXT_CTRL: 102762306a36Sopenharmony_ci case FSL_XCVR_EXT_STATUS: 102862306a36Sopenharmony_ci case FSL_XCVR_EXT_IER0: 102962306a36Sopenharmony_ci case FSL_XCVR_EXT_IER1: 103062306a36Sopenharmony_ci case FSL_XCVR_EXT_ISR: 103162306a36Sopenharmony_ci case FSL_XCVR_EXT_ISR_SET: 103262306a36Sopenharmony_ci case FSL_XCVR_EXT_ISR_CLR: 103362306a36Sopenharmony_ci case FSL_XCVR_EXT_ISR_TOG: 103462306a36Sopenharmony_ci case FSL_XCVR_IER: 103562306a36Sopenharmony_ci case FSL_XCVR_ISR: 103662306a36Sopenharmony_ci case FSL_XCVR_ISR_SET: 103762306a36Sopenharmony_ci case FSL_XCVR_ISR_CLR: 103862306a36Sopenharmony_ci case FSL_XCVR_ISR_TOG: 103962306a36Sopenharmony_ci case FSL_XCVR_PHY_AI_CTRL: 104062306a36Sopenharmony_ci case FSL_XCVR_PHY_AI_CTRL_SET: 104162306a36Sopenharmony_ci case FSL_XCVR_PHY_AI_CTRL_CLR: 104262306a36Sopenharmony_ci case FSL_XCVR_PHY_AI_CTRL_TOG: 104362306a36Sopenharmony_ci case FSL_XCVR_PHY_AI_RDATA: 104462306a36Sopenharmony_ci case FSL_XCVR_CLK_CTRL: 104562306a36Sopenharmony_ci case FSL_XCVR_RX_DPTH_CTRL: 104662306a36Sopenharmony_ci case FSL_XCVR_RX_DPTH_CTRL_SET: 104762306a36Sopenharmony_ci case FSL_XCVR_RX_DPTH_CTRL_CLR: 104862306a36Sopenharmony_ci case FSL_XCVR_RX_DPTH_CTRL_TOG: 104962306a36Sopenharmony_ci case FSL_XCVR_RX_CS_DATA_0: 105062306a36Sopenharmony_ci case FSL_XCVR_RX_CS_DATA_1: 105162306a36Sopenharmony_ci case FSL_XCVR_RX_CS_DATA_2: 105262306a36Sopenharmony_ci case FSL_XCVR_RX_CS_DATA_3: 105362306a36Sopenharmony_ci case FSL_XCVR_RX_CS_DATA_4: 105462306a36Sopenharmony_ci case FSL_XCVR_RX_CS_DATA_5: 105562306a36Sopenharmony_ci case FSL_XCVR_RX_DPTH_CNTR_CTRL: 105662306a36Sopenharmony_ci case FSL_XCVR_RX_DPTH_CNTR_CTRL_SET: 105762306a36Sopenharmony_ci case FSL_XCVR_RX_DPTH_CNTR_CTRL_CLR: 105862306a36Sopenharmony_ci case FSL_XCVR_RX_DPTH_CNTR_CTRL_TOG: 105962306a36Sopenharmony_ci case FSL_XCVR_RX_DPTH_TSCR: 106062306a36Sopenharmony_ci case FSL_XCVR_RX_DPTH_BCR: 106162306a36Sopenharmony_ci case FSL_XCVR_RX_DPTH_BCTR: 106262306a36Sopenharmony_ci case FSL_XCVR_RX_DPTH_BCRR: 106362306a36Sopenharmony_ci case FSL_XCVR_TX_DPTH_CTRL: 106462306a36Sopenharmony_ci case FSL_XCVR_TX_DPTH_CTRL_SET: 106562306a36Sopenharmony_ci case FSL_XCVR_TX_DPTH_CTRL_CLR: 106662306a36Sopenharmony_ci case FSL_XCVR_TX_DPTH_CTRL_TOG: 106762306a36Sopenharmony_ci case FSL_XCVR_TX_CS_DATA_0: 106862306a36Sopenharmony_ci case FSL_XCVR_TX_CS_DATA_1: 106962306a36Sopenharmony_ci case FSL_XCVR_TX_CS_DATA_2: 107062306a36Sopenharmony_ci case FSL_XCVR_TX_CS_DATA_3: 107162306a36Sopenharmony_ci case FSL_XCVR_TX_CS_DATA_4: 107262306a36Sopenharmony_ci case FSL_XCVR_TX_CS_DATA_5: 107362306a36Sopenharmony_ci case FSL_XCVR_TX_DPTH_CNTR_CTRL: 107462306a36Sopenharmony_ci case FSL_XCVR_TX_DPTH_CNTR_CTRL_SET: 107562306a36Sopenharmony_ci case FSL_XCVR_TX_DPTH_CNTR_CTRL_CLR: 107662306a36Sopenharmony_ci case FSL_XCVR_TX_DPTH_CNTR_CTRL_TOG: 107762306a36Sopenharmony_ci case FSL_XCVR_TX_DPTH_TSCR: 107862306a36Sopenharmony_ci case FSL_XCVR_TX_DPTH_BCR: 107962306a36Sopenharmony_ci case FSL_XCVR_TX_DPTH_BCTR: 108062306a36Sopenharmony_ci case FSL_XCVR_TX_DPTH_BCRR: 108162306a36Sopenharmony_ci case FSL_XCVR_DEBUG_REG_0: 108262306a36Sopenharmony_ci case FSL_XCVR_DEBUG_REG_1: 108362306a36Sopenharmony_ci return true; 108462306a36Sopenharmony_ci default: 108562306a36Sopenharmony_ci return false; 108662306a36Sopenharmony_ci } 108762306a36Sopenharmony_ci} 108862306a36Sopenharmony_ci 108962306a36Sopenharmony_cistatic bool fsl_xcvr_writeable_reg(struct device *dev, unsigned int reg) 109062306a36Sopenharmony_ci{ 109162306a36Sopenharmony_ci struct fsl_xcvr *xcvr = dev_get_drvdata(dev); 109262306a36Sopenharmony_ci 109362306a36Sopenharmony_ci if (xcvr->soc_data->spdif_only) 109462306a36Sopenharmony_ci if (reg >= FSL_XCVR_IER && reg <= FSL_XCVR_PHY_AI_RDATA) 109562306a36Sopenharmony_ci return false; 109662306a36Sopenharmony_ci switch (reg) { 109762306a36Sopenharmony_ci case FSL_XCVR_EXT_CTRL: 109862306a36Sopenharmony_ci case FSL_XCVR_EXT_IER0: 109962306a36Sopenharmony_ci case FSL_XCVR_EXT_IER1: 110062306a36Sopenharmony_ci case FSL_XCVR_EXT_ISR: 110162306a36Sopenharmony_ci case FSL_XCVR_EXT_ISR_SET: 110262306a36Sopenharmony_ci case FSL_XCVR_EXT_ISR_CLR: 110362306a36Sopenharmony_ci case FSL_XCVR_EXT_ISR_TOG: 110462306a36Sopenharmony_ci case FSL_XCVR_IER: 110562306a36Sopenharmony_ci case FSL_XCVR_ISR_SET: 110662306a36Sopenharmony_ci case FSL_XCVR_ISR_CLR: 110762306a36Sopenharmony_ci case FSL_XCVR_ISR_TOG: 110862306a36Sopenharmony_ci case FSL_XCVR_PHY_AI_CTRL: 110962306a36Sopenharmony_ci case FSL_XCVR_PHY_AI_CTRL_SET: 111062306a36Sopenharmony_ci case FSL_XCVR_PHY_AI_CTRL_CLR: 111162306a36Sopenharmony_ci case FSL_XCVR_PHY_AI_CTRL_TOG: 111262306a36Sopenharmony_ci case FSL_XCVR_PHY_AI_WDATA: 111362306a36Sopenharmony_ci case FSL_XCVR_CLK_CTRL: 111462306a36Sopenharmony_ci case FSL_XCVR_RX_DPTH_CTRL: 111562306a36Sopenharmony_ci case FSL_XCVR_RX_DPTH_CTRL_SET: 111662306a36Sopenharmony_ci case FSL_XCVR_RX_DPTH_CTRL_CLR: 111762306a36Sopenharmony_ci case FSL_XCVR_RX_DPTH_CTRL_TOG: 111862306a36Sopenharmony_ci case FSL_XCVR_RX_DPTH_CNTR_CTRL: 111962306a36Sopenharmony_ci case FSL_XCVR_RX_DPTH_CNTR_CTRL_SET: 112062306a36Sopenharmony_ci case FSL_XCVR_RX_DPTH_CNTR_CTRL_CLR: 112162306a36Sopenharmony_ci case FSL_XCVR_RX_DPTH_CNTR_CTRL_TOG: 112262306a36Sopenharmony_ci case FSL_XCVR_TX_DPTH_CTRL_SET: 112362306a36Sopenharmony_ci case FSL_XCVR_TX_DPTH_CTRL_CLR: 112462306a36Sopenharmony_ci case FSL_XCVR_TX_DPTH_CTRL_TOG: 112562306a36Sopenharmony_ci case FSL_XCVR_TX_CS_DATA_0: 112662306a36Sopenharmony_ci case FSL_XCVR_TX_CS_DATA_1: 112762306a36Sopenharmony_ci case FSL_XCVR_TX_CS_DATA_2: 112862306a36Sopenharmony_ci case FSL_XCVR_TX_CS_DATA_3: 112962306a36Sopenharmony_ci case FSL_XCVR_TX_CS_DATA_4: 113062306a36Sopenharmony_ci case FSL_XCVR_TX_CS_DATA_5: 113162306a36Sopenharmony_ci case FSL_XCVR_TX_DPTH_CNTR_CTRL: 113262306a36Sopenharmony_ci case FSL_XCVR_TX_DPTH_CNTR_CTRL_SET: 113362306a36Sopenharmony_ci case FSL_XCVR_TX_DPTH_CNTR_CTRL_CLR: 113462306a36Sopenharmony_ci case FSL_XCVR_TX_DPTH_CNTR_CTRL_TOG: 113562306a36Sopenharmony_ci return true; 113662306a36Sopenharmony_ci default: 113762306a36Sopenharmony_ci return false; 113862306a36Sopenharmony_ci } 113962306a36Sopenharmony_ci} 114062306a36Sopenharmony_ci 114162306a36Sopenharmony_cistatic bool fsl_xcvr_volatile_reg(struct device *dev, unsigned int reg) 114262306a36Sopenharmony_ci{ 114362306a36Sopenharmony_ci return fsl_xcvr_readable_reg(dev, reg); 114462306a36Sopenharmony_ci} 114562306a36Sopenharmony_ci 114662306a36Sopenharmony_cistatic const struct regmap_config fsl_xcvr_regmap_cfg = { 114762306a36Sopenharmony_ci .reg_bits = 32, 114862306a36Sopenharmony_ci .reg_stride = 4, 114962306a36Sopenharmony_ci .val_bits = 32, 115062306a36Sopenharmony_ci .max_register = FSL_XCVR_MAX_REG, 115162306a36Sopenharmony_ci .reg_defaults = fsl_xcvr_reg_defaults, 115262306a36Sopenharmony_ci .num_reg_defaults = ARRAY_SIZE(fsl_xcvr_reg_defaults), 115362306a36Sopenharmony_ci .readable_reg = fsl_xcvr_readable_reg, 115462306a36Sopenharmony_ci .volatile_reg = fsl_xcvr_volatile_reg, 115562306a36Sopenharmony_ci .writeable_reg = fsl_xcvr_writeable_reg, 115662306a36Sopenharmony_ci .cache_type = REGCACHE_FLAT, 115762306a36Sopenharmony_ci}; 115862306a36Sopenharmony_ci 115962306a36Sopenharmony_cistatic irqreturn_t irq0_isr(int irq, void *devid) 116062306a36Sopenharmony_ci{ 116162306a36Sopenharmony_ci struct fsl_xcvr *xcvr = (struct fsl_xcvr *)devid; 116262306a36Sopenharmony_ci struct device *dev = &xcvr->pdev->dev; 116362306a36Sopenharmony_ci struct regmap *regmap = xcvr->regmap; 116462306a36Sopenharmony_ci void __iomem *reg_ctrl, *reg_buff; 116562306a36Sopenharmony_ci u32 isr, isr_clr = 0, val, i; 116662306a36Sopenharmony_ci 116762306a36Sopenharmony_ci regmap_read(regmap, FSL_XCVR_EXT_ISR, &isr); 116862306a36Sopenharmony_ci 116962306a36Sopenharmony_ci if (isr & FSL_XCVR_IRQ_NEW_CS) { 117062306a36Sopenharmony_ci dev_dbg(dev, "Received new CS block\n"); 117162306a36Sopenharmony_ci isr_clr |= FSL_XCVR_IRQ_NEW_CS; 117262306a36Sopenharmony_ci if (!xcvr->soc_data->spdif_only) { 117362306a36Sopenharmony_ci /* Data RAM is 4KiB, last two pages: 8 and 9. Select page 8. */ 117462306a36Sopenharmony_ci regmap_update_bits(xcvr->regmap, FSL_XCVR_EXT_CTRL, 117562306a36Sopenharmony_ci FSL_XCVR_EXT_CTRL_PAGE_MASK, 117662306a36Sopenharmony_ci FSL_XCVR_EXT_CTRL_PAGE(8)); 117762306a36Sopenharmony_ci 117862306a36Sopenharmony_ci /* Find updated CS buffer */ 117962306a36Sopenharmony_ci reg_ctrl = xcvr->ram_addr + FSL_XCVR_RX_CS_CTRL_0; 118062306a36Sopenharmony_ci reg_buff = xcvr->ram_addr + FSL_XCVR_RX_CS_BUFF_0; 118162306a36Sopenharmony_ci memcpy_fromio(&val, reg_ctrl, sizeof(val)); 118262306a36Sopenharmony_ci if (!val) { 118362306a36Sopenharmony_ci reg_ctrl = xcvr->ram_addr + FSL_XCVR_RX_CS_CTRL_1; 118462306a36Sopenharmony_ci reg_buff = xcvr->ram_addr + FSL_XCVR_RX_CS_BUFF_1; 118562306a36Sopenharmony_ci memcpy_fromio(&val, reg_ctrl, sizeof(val)); 118662306a36Sopenharmony_ci } 118762306a36Sopenharmony_ci 118862306a36Sopenharmony_ci if (val) { 118962306a36Sopenharmony_ci /* copy CS buffer */ 119062306a36Sopenharmony_ci memcpy_fromio(&xcvr->rx_iec958.status, reg_buff, 119162306a36Sopenharmony_ci sizeof(xcvr->rx_iec958.status)); 119262306a36Sopenharmony_ci for (i = 0; i < 6; i++) { 119362306a36Sopenharmony_ci val = *(u32 *)(xcvr->rx_iec958.status + i*4); 119462306a36Sopenharmony_ci *(u32 *)(xcvr->rx_iec958.status + i*4) = 119562306a36Sopenharmony_ci bitrev32(val); 119662306a36Sopenharmony_ci } 119762306a36Sopenharmony_ci /* clear CS control register */ 119862306a36Sopenharmony_ci memset_io(reg_ctrl, 0, sizeof(val)); 119962306a36Sopenharmony_ci } 120062306a36Sopenharmony_ci } 120162306a36Sopenharmony_ci } 120262306a36Sopenharmony_ci if (isr & FSL_XCVR_IRQ_NEW_UD) { 120362306a36Sopenharmony_ci dev_dbg(dev, "Received new UD block\n"); 120462306a36Sopenharmony_ci isr_clr |= FSL_XCVR_IRQ_NEW_UD; 120562306a36Sopenharmony_ci } 120662306a36Sopenharmony_ci if (isr & FSL_XCVR_IRQ_MUTE) { 120762306a36Sopenharmony_ci dev_dbg(dev, "HW mute bit detected\n"); 120862306a36Sopenharmony_ci isr_clr |= FSL_XCVR_IRQ_MUTE; 120962306a36Sopenharmony_ci } 121062306a36Sopenharmony_ci if (isr & FSL_XCVR_IRQ_FIFO_UOFL_ERR) { 121162306a36Sopenharmony_ci dev_dbg(dev, "RX/TX FIFO full/empty\n"); 121262306a36Sopenharmony_ci isr_clr |= FSL_XCVR_IRQ_FIFO_UOFL_ERR; 121362306a36Sopenharmony_ci } 121462306a36Sopenharmony_ci if (isr & FSL_XCVR_IRQ_ARC_MODE) { 121562306a36Sopenharmony_ci dev_dbg(dev, "CMDC SM falls out of eARC mode\n"); 121662306a36Sopenharmony_ci isr_clr |= FSL_XCVR_IRQ_ARC_MODE; 121762306a36Sopenharmony_ci } 121862306a36Sopenharmony_ci if (isr & FSL_XCVR_IRQ_DMA_RD_REQ) { 121962306a36Sopenharmony_ci dev_dbg(dev, "DMA read request\n"); 122062306a36Sopenharmony_ci isr_clr |= FSL_XCVR_IRQ_DMA_RD_REQ; 122162306a36Sopenharmony_ci } 122262306a36Sopenharmony_ci if (isr & FSL_XCVR_IRQ_DMA_WR_REQ) { 122362306a36Sopenharmony_ci dev_dbg(dev, "DMA write request\n"); 122462306a36Sopenharmony_ci isr_clr |= FSL_XCVR_IRQ_DMA_WR_REQ; 122562306a36Sopenharmony_ci } 122662306a36Sopenharmony_ci 122762306a36Sopenharmony_ci if (isr_clr) { 122862306a36Sopenharmony_ci regmap_write(regmap, FSL_XCVR_EXT_ISR_CLR, isr_clr); 122962306a36Sopenharmony_ci return IRQ_HANDLED; 123062306a36Sopenharmony_ci } 123162306a36Sopenharmony_ci 123262306a36Sopenharmony_ci return IRQ_NONE; 123362306a36Sopenharmony_ci} 123462306a36Sopenharmony_ci 123562306a36Sopenharmony_cistatic const struct fsl_xcvr_soc_data fsl_xcvr_imx8mp_data = { 123662306a36Sopenharmony_ci .fw_name = "imx/xcvr/xcvr-imx8mp.bin", 123762306a36Sopenharmony_ci}; 123862306a36Sopenharmony_ci 123962306a36Sopenharmony_cistatic const struct fsl_xcvr_soc_data fsl_xcvr_imx93_data = { 124062306a36Sopenharmony_ci .spdif_only = true, 124162306a36Sopenharmony_ci .use_edma = true, 124262306a36Sopenharmony_ci}; 124362306a36Sopenharmony_ci 124462306a36Sopenharmony_cistatic const struct of_device_id fsl_xcvr_dt_ids[] = { 124562306a36Sopenharmony_ci { .compatible = "fsl,imx8mp-xcvr", .data = &fsl_xcvr_imx8mp_data }, 124662306a36Sopenharmony_ci { .compatible = "fsl,imx93-xcvr", .data = &fsl_xcvr_imx93_data}, 124762306a36Sopenharmony_ci { /* sentinel */ } 124862306a36Sopenharmony_ci}; 124962306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, fsl_xcvr_dt_ids); 125062306a36Sopenharmony_ci 125162306a36Sopenharmony_cistatic int fsl_xcvr_probe(struct platform_device *pdev) 125262306a36Sopenharmony_ci{ 125362306a36Sopenharmony_ci struct device *dev = &pdev->dev; 125462306a36Sopenharmony_ci struct fsl_xcvr *xcvr; 125562306a36Sopenharmony_ci struct resource *rx_res, *tx_res; 125662306a36Sopenharmony_ci void __iomem *regs; 125762306a36Sopenharmony_ci int ret, irq; 125862306a36Sopenharmony_ci 125962306a36Sopenharmony_ci xcvr = devm_kzalloc(dev, sizeof(*xcvr), GFP_KERNEL); 126062306a36Sopenharmony_ci if (!xcvr) 126162306a36Sopenharmony_ci return -ENOMEM; 126262306a36Sopenharmony_ci 126362306a36Sopenharmony_ci xcvr->pdev = pdev; 126462306a36Sopenharmony_ci xcvr->soc_data = of_device_get_match_data(&pdev->dev); 126562306a36Sopenharmony_ci 126662306a36Sopenharmony_ci xcvr->ipg_clk = devm_clk_get(dev, "ipg"); 126762306a36Sopenharmony_ci if (IS_ERR(xcvr->ipg_clk)) { 126862306a36Sopenharmony_ci dev_err(dev, "failed to get ipg clock\n"); 126962306a36Sopenharmony_ci return PTR_ERR(xcvr->ipg_clk); 127062306a36Sopenharmony_ci } 127162306a36Sopenharmony_ci 127262306a36Sopenharmony_ci xcvr->phy_clk = devm_clk_get(dev, "phy"); 127362306a36Sopenharmony_ci if (IS_ERR(xcvr->phy_clk)) { 127462306a36Sopenharmony_ci dev_err(dev, "failed to get phy clock\n"); 127562306a36Sopenharmony_ci return PTR_ERR(xcvr->phy_clk); 127662306a36Sopenharmony_ci } 127762306a36Sopenharmony_ci 127862306a36Sopenharmony_ci xcvr->spba_clk = devm_clk_get(dev, "spba"); 127962306a36Sopenharmony_ci if (IS_ERR(xcvr->spba_clk)) { 128062306a36Sopenharmony_ci dev_err(dev, "failed to get spba clock\n"); 128162306a36Sopenharmony_ci return PTR_ERR(xcvr->spba_clk); 128262306a36Sopenharmony_ci } 128362306a36Sopenharmony_ci 128462306a36Sopenharmony_ci xcvr->pll_ipg_clk = devm_clk_get(dev, "pll_ipg"); 128562306a36Sopenharmony_ci if (IS_ERR(xcvr->pll_ipg_clk)) { 128662306a36Sopenharmony_ci dev_err(dev, "failed to get pll_ipg clock\n"); 128762306a36Sopenharmony_ci return PTR_ERR(xcvr->pll_ipg_clk); 128862306a36Sopenharmony_ci } 128962306a36Sopenharmony_ci 129062306a36Sopenharmony_ci xcvr->ram_addr = devm_platform_ioremap_resource_byname(pdev, "ram"); 129162306a36Sopenharmony_ci if (IS_ERR(xcvr->ram_addr)) 129262306a36Sopenharmony_ci return PTR_ERR(xcvr->ram_addr); 129362306a36Sopenharmony_ci 129462306a36Sopenharmony_ci regs = devm_platform_ioremap_resource_byname(pdev, "regs"); 129562306a36Sopenharmony_ci if (IS_ERR(regs)) 129662306a36Sopenharmony_ci return PTR_ERR(regs); 129762306a36Sopenharmony_ci 129862306a36Sopenharmony_ci xcvr->regmap = devm_regmap_init_mmio_clk(dev, NULL, regs, 129962306a36Sopenharmony_ci &fsl_xcvr_regmap_cfg); 130062306a36Sopenharmony_ci if (IS_ERR(xcvr->regmap)) { 130162306a36Sopenharmony_ci dev_err(dev, "failed to init XCVR regmap: %ld\n", 130262306a36Sopenharmony_ci PTR_ERR(xcvr->regmap)); 130362306a36Sopenharmony_ci return PTR_ERR(xcvr->regmap); 130462306a36Sopenharmony_ci } 130562306a36Sopenharmony_ci 130662306a36Sopenharmony_ci xcvr->reset = devm_reset_control_get_optional_exclusive(dev, NULL); 130762306a36Sopenharmony_ci if (IS_ERR(xcvr->reset)) { 130862306a36Sopenharmony_ci dev_err(dev, "failed to get XCVR reset control\n"); 130962306a36Sopenharmony_ci return PTR_ERR(xcvr->reset); 131062306a36Sopenharmony_ci } 131162306a36Sopenharmony_ci 131262306a36Sopenharmony_ci /* get IRQs */ 131362306a36Sopenharmony_ci irq = platform_get_irq(pdev, 0); 131462306a36Sopenharmony_ci if (irq < 0) 131562306a36Sopenharmony_ci return irq; 131662306a36Sopenharmony_ci 131762306a36Sopenharmony_ci ret = devm_request_irq(dev, irq, irq0_isr, 0, pdev->name, xcvr); 131862306a36Sopenharmony_ci if (ret) { 131962306a36Sopenharmony_ci dev_err(dev, "failed to claim IRQ0: %i\n", ret); 132062306a36Sopenharmony_ci return ret; 132162306a36Sopenharmony_ci } 132262306a36Sopenharmony_ci 132362306a36Sopenharmony_ci rx_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "rxfifo"); 132462306a36Sopenharmony_ci tx_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "txfifo"); 132562306a36Sopenharmony_ci if (!rx_res || !tx_res) { 132662306a36Sopenharmony_ci dev_err(dev, "could not find rxfifo or txfifo resource\n"); 132762306a36Sopenharmony_ci return -EINVAL; 132862306a36Sopenharmony_ci } 132962306a36Sopenharmony_ci xcvr->dma_prms_rx.chan_name = "rx"; 133062306a36Sopenharmony_ci xcvr->dma_prms_tx.chan_name = "tx"; 133162306a36Sopenharmony_ci xcvr->dma_prms_rx.addr = rx_res->start; 133262306a36Sopenharmony_ci xcvr->dma_prms_tx.addr = tx_res->start; 133362306a36Sopenharmony_ci xcvr->dma_prms_rx.maxburst = FSL_XCVR_MAXBURST_RX; 133462306a36Sopenharmony_ci xcvr->dma_prms_tx.maxburst = FSL_XCVR_MAXBURST_TX; 133562306a36Sopenharmony_ci 133662306a36Sopenharmony_ci platform_set_drvdata(pdev, xcvr); 133762306a36Sopenharmony_ci pm_runtime_enable(dev); 133862306a36Sopenharmony_ci regcache_cache_only(xcvr->regmap, true); 133962306a36Sopenharmony_ci 134062306a36Sopenharmony_ci /* 134162306a36Sopenharmony_ci * Register platform component before registering cpu dai for there 134262306a36Sopenharmony_ci * is not defer probe for platform component in snd_soc_add_pcm_runtime(). 134362306a36Sopenharmony_ci */ 134462306a36Sopenharmony_ci ret = devm_snd_dmaengine_pcm_register(dev, NULL, 0); 134562306a36Sopenharmony_ci if (ret) { 134662306a36Sopenharmony_ci pm_runtime_disable(dev); 134762306a36Sopenharmony_ci dev_err(dev, "failed to pcm register\n"); 134862306a36Sopenharmony_ci return ret; 134962306a36Sopenharmony_ci } 135062306a36Sopenharmony_ci 135162306a36Sopenharmony_ci ret = devm_snd_soc_register_component(dev, &fsl_xcvr_comp, 135262306a36Sopenharmony_ci &fsl_xcvr_dai, 1); 135362306a36Sopenharmony_ci if (ret) { 135462306a36Sopenharmony_ci pm_runtime_disable(dev); 135562306a36Sopenharmony_ci dev_err(dev, "failed to register component %s\n", 135662306a36Sopenharmony_ci fsl_xcvr_comp.name); 135762306a36Sopenharmony_ci } 135862306a36Sopenharmony_ci 135962306a36Sopenharmony_ci return ret; 136062306a36Sopenharmony_ci} 136162306a36Sopenharmony_ci 136262306a36Sopenharmony_cistatic void fsl_xcvr_remove(struct platform_device *pdev) 136362306a36Sopenharmony_ci{ 136462306a36Sopenharmony_ci pm_runtime_disable(&pdev->dev); 136562306a36Sopenharmony_ci} 136662306a36Sopenharmony_ci 136762306a36Sopenharmony_cistatic __maybe_unused int fsl_xcvr_runtime_suspend(struct device *dev) 136862306a36Sopenharmony_ci{ 136962306a36Sopenharmony_ci struct fsl_xcvr *xcvr = dev_get_drvdata(dev); 137062306a36Sopenharmony_ci int ret; 137162306a36Sopenharmony_ci 137262306a36Sopenharmony_ci /* 137362306a36Sopenharmony_ci * Clear interrupts, when streams starts or resumes after 137462306a36Sopenharmony_ci * suspend, interrupts are enabled in prepare(), so no need 137562306a36Sopenharmony_ci * to enable interrupts in resume(). 137662306a36Sopenharmony_ci */ 137762306a36Sopenharmony_ci ret = regmap_update_bits(xcvr->regmap, FSL_XCVR_EXT_IER0, 137862306a36Sopenharmony_ci FSL_XCVR_IRQ_EARC_ALL, 0); 137962306a36Sopenharmony_ci if (ret < 0) 138062306a36Sopenharmony_ci dev_err(dev, "Failed to clear IER0: %d\n", ret); 138162306a36Sopenharmony_ci 138262306a36Sopenharmony_ci if (!xcvr->soc_data->spdif_only) { 138362306a36Sopenharmony_ci /* Assert M0+ reset */ 138462306a36Sopenharmony_ci ret = regmap_update_bits(xcvr->regmap, FSL_XCVR_EXT_CTRL, 138562306a36Sopenharmony_ci FSL_XCVR_EXT_CTRL_CORE_RESET, 138662306a36Sopenharmony_ci FSL_XCVR_EXT_CTRL_CORE_RESET); 138762306a36Sopenharmony_ci if (ret < 0) 138862306a36Sopenharmony_ci dev_err(dev, "Failed to assert M0+ core: %d\n", ret); 138962306a36Sopenharmony_ci } 139062306a36Sopenharmony_ci 139162306a36Sopenharmony_ci regcache_cache_only(xcvr->regmap, true); 139262306a36Sopenharmony_ci 139362306a36Sopenharmony_ci clk_disable_unprepare(xcvr->spba_clk); 139462306a36Sopenharmony_ci clk_disable_unprepare(xcvr->phy_clk); 139562306a36Sopenharmony_ci clk_disable_unprepare(xcvr->pll_ipg_clk); 139662306a36Sopenharmony_ci clk_disable_unprepare(xcvr->ipg_clk); 139762306a36Sopenharmony_ci 139862306a36Sopenharmony_ci return 0; 139962306a36Sopenharmony_ci} 140062306a36Sopenharmony_ci 140162306a36Sopenharmony_cistatic __maybe_unused int fsl_xcvr_runtime_resume(struct device *dev) 140262306a36Sopenharmony_ci{ 140362306a36Sopenharmony_ci struct fsl_xcvr *xcvr = dev_get_drvdata(dev); 140462306a36Sopenharmony_ci int ret; 140562306a36Sopenharmony_ci 140662306a36Sopenharmony_ci ret = reset_control_assert(xcvr->reset); 140762306a36Sopenharmony_ci if (ret < 0) { 140862306a36Sopenharmony_ci dev_err(dev, "Failed to assert M0+ reset: %d\n", ret); 140962306a36Sopenharmony_ci return ret; 141062306a36Sopenharmony_ci } 141162306a36Sopenharmony_ci 141262306a36Sopenharmony_ci ret = clk_prepare_enable(xcvr->ipg_clk); 141362306a36Sopenharmony_ci if (ret) { 141462306a36Sopenharmony_ci dev_err(dev, "failed to start IPG clock.\n"); 141562306a36Sopenharmony_ci return ret; 141662306a36Sopenharmony_ci } 141762306a36Sopenharmony_ci 141862306a36Sopenharmony_ci ret = clk_prepare_enable(xcvr->pll_ipg_clk); 141962306a36Sopenharmony_ci if (ret) { 142062306a36Sopenharmony_ci dev_err(dev, "failed to start PLL IPG clock.\n"); 142162306a36Sopenharmony_ci goto stop_ipg_clk; 142262306a36Sopenharmony_ci } 142362306a36Sopenharmony_ci 142462306a36Sopenharmony_ci ret = clk_prepare_enable(xcvr->phy_clk); 142562306a36Sopenharmony_ci if (ret) { 142662306a36Sopenharmony_ci dev_err(dev, "failed to start PHY clock: %d\n", ret); 142762306a36Sopenharmony_ci goto stop_pll_ipg_clk; 142862306a36Sopenharmony_ci } 142962306a36Sopenharmony_ci 143062306a36Sopenharmony_ci ret = clk_prepare_enable(xcvr->spba_clk); 143162306a36Sopenharmony_ci if (ret) { 143262306a36Sopenharmony_ci dev_err(dev, "failed to start SPBA clock.\n"); 143362306a36Sopenharmony_ci goto stop_phy_clk; 143462306a36Sopenharmony_ci } 143562306a36Sopenharmony_ci 143662306a36Sopenharmony_ci regcache_cache_only(xcvr->regmap, false); 143762306a36Sopenharmony_ci regcache_mark_dirty(xcvr->regmap); 143862306a36Sopenharmony_ci ret = regcache_sync(xcvr->regmap); 143962306a36Sopenharmony_ci 144062306a36Sopenharmony_ci if (ret) { 144162306a36Sopenharmony_ci dev_err(dev, "failed to sync regcache.\n"); 144262306a36Sopenharmony_ci goto stop_spba_clk; 144362306a36Sopenharmony_ci } 144462306a36Sopenharmony_ci 144562306a36Sopenharmony_ci if (xcvr->soc_data->spdif_only) 144662306a36Sopenharmony_ci return 0; 144762306a36Sopenharmony_ci 144862306a36Sopenharmony_ci ret = reset_control_deassert(xcvr->reset); 144962306a36Sopenharmony_ci if (ret) { 145062306a36Sopenharmony_ci dev_err(dev, "failed to deassert M0+ reset.\n"); 145162306a36Sopenharmony_ci goto stop_spba_clk; 145262306a36Sopenharmony_ci } 145362306a36Sopenharmony_ci 145462306a36Sopenharmony_ci ret = fsl_xcvr_load_firmware(xcvr); 145562306a36Sopenharmony_ci if (ret) { 145662306a36Sopenharmony_ci dev_err(dev, "failed to load firmware.\n"); 145762306a36Sopenharmony_ci goto stop_spba_clk; 145862306a36Sopenharmony_ci } 145962306a36Sopenharmony_ci 146062306a36Sopenharmony_ci /* Release M0+ reset */ 146162306a36Sopenharmony_ci ret = regmap_update_bits(xcvr->regmap, FSL_XCVR_EXT_CTRL, 146262306a36Sopenharmony_ci FSL_XCVR_EXT_CTRL_CORE_RESET, 0); 146362306a36Sopenharmony_ci if (ret < 0) { 146462306a36Sopenharmony_ci dev_err(dev, "M0+ core release failed: %d\n", ret); 146562306a36Sopenharmony_ci goto stop_spba_clk; 146662306a36Sopenharmony_ci } 146762306a36Sopenharmony_ci 146862306a36Sopenharmony_ci /* Let M0+ core complete firmware initialization */ 146962306a36Sopenharmony_ci msleep(50); 147062306a36Sopenharmony_ci 147162306a36Sopenharmony_ci return 0; 147262306a36Sopenharmony_ci 147362306a36Sopenharmony_cistop_spba_clk: 147462306a36Sopenharmony_ci clk_disable_unprepare(xcvr->spba_clk); 147562306a36Sopenharmony_cistop_phy_clk: 147662306a36Sopenharmony_ci clk_disable_unprepare(xcvr->phy_clk); 147762306a36Sopenharmony_cistop_pll_ipg_clk: 147862306a36Sopenharmony_ci clk_disable_unprepare(xcvr->pll_ipg_clk); 147962306a36Sopenharmony_cistop_ipg_clk: 148062306a36Sopenharmony_ci clk_disable_unprepare(xcvr->ipg_clk); 148162306a36Sopenharmony_ci 148262306a36Sopenharmony_ci return ret; 148362306a36Sopenharmony_ci} 148462306a36Sopenharmony_ci 148562306a36Sopenharmony_cistatic const struct dev_pm_ops fsl_xcvr_pm_ops = { 148662306a36Sopenharmony_ci SET_RUNTIME_PM_OPS(fsl_xcvr_runtime_suspend, 148762306a36Sopenharmony_ci fsl_xcvr_runtime_resume, 148862306a36Sopenharmony_ci NULL) 148962306a36Sopenharmony_ci SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, 149062306a36Sopenharmony_ci pm_runtime_force_resume) 149162306a36Sopenharmony_ci}; 149262306a36Sopenharmony_ci 149362306a36Sopenharmony_cistatic struct platform_driver fsl_xcvr_driver = { 149462306a36Sopenharmony_ci .probe = fsl_xcvr_probe, 149562306a36Sopenharmony_ci .driver = { 149662306a36Sopenharmony_ci .name = "fsl,imx8mp-audio-xcvr", 149762306a36Sopenharmony_ci .pm = &fsl_xcvr_pm_ops, 149862306a36Sopenharmony_ci .of_match_table = fsl_xcvr_dt_ids, 149962306a36Sopenharmony_ci }, 150062306a36Sopenharmony_ci .remove_new = fsl_xcvr_remove, 150162306a36Sopenharmony_ci}; 150262306a36Sopenharmony_cimodule_platform_driver(fsl_xcvr_driver); 150362306a36Sopenharmony_ci 150462306a36Sopenharmony_ciMODULE_AUTHOR("Viorel Suman <viorel.suman@nxp.com>"); 150562306a36Sopenharmony_ciMODULE_DESCRIPTION("NXP Audio Transceiver (XCVR) driver"); 150662306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 1507