162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci//
362306a36Sopenharmony_ci// Freescale S/PDIF ALSA SoC Digital Audio Interface (DAI) driver
462306a36Sopenharmony_ci//
562306a36Sopenharmony_ci// Copyright (C) 2013 Freescale Semiconductor, Inc.
662306a36Sopenharmony_ci//
762306a36Sopenharmony_ci// Based on stmp3xxx_spdif_dai.c
862306a36Sopenharmony_ci// Vladimir Barinov <vbarinov@embeddedalley.com>
962306a36Sopenharmony_ci// Copyright 2008 SigmaTel, Inc
1062306a36Sopenharmony_ci// Copyright 2008 Embedded Alley Solutions, Inc
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include <linux/bitrev.h>
1362306a36Sopenharmony_ci#include <linux/clk.h>
1462306a36Sopenharmony_ci#include <linux/module.h>
1562306a36Sopenharmony_ci#include <linux/of_address.h>
1662306a36Sopenharmony_ci#include <linux/of_device.h>
1762306a36Sopenharmony_ci#include <linux/of_irq.h>
1862306a36Sopenharmony_ci#include <linux/regmap.h>
1962306a36Sopenharmony_ci#include <linux/pm_runtime.h>
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci#include <sound/asoundef.h>
2262306a36Sopenharmony_ci#include <sound/dmaengine_pcm.h>
2362306a36Sopenharmony_ci#include <sound/soc.h>
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci#include "fsl_spdif.h"
2662306a36Sopenharmony_ci#include "fsl_utils.h"
2762306a36Sopenharmony_ci#include "imx-pcm.h"
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci#define FSL_SPDIF_TXFIFO_WML	0x8
3062306a36Sopenharmony_ci#define FSL_SPDIF_RXFIFO_WML	0x8
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci#define INTR_FOR_PLAYBACK	(INT_TXFIFO_RESYNC)
3362306a36Sopenharmony_ci#define INTR_FOR_CAPTURE	(INT_SYM_ERR | INT_BIT_ERR | INT_URX_FUL |\
3462306a36Sopenharmony_ci				INT_URX_OV | INT_QRX_FUL | INT_QRX_OV |\
3562306a36Sopenharmony_ci				INT_UQ_SYNC | INT_UQ_ERR | INT_RXFIFO_RESYNC |\
3662306a36Sopenharmony_ci				INT_LOSS_LOCK | INT_DPLL_LOCKED)
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci#define SIE_INTR_FOR(tx)	(tx ? INTR_FOR_PLAYBACK : INTR_FOR_CAPTURE)
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci/* Index list for the values that has if (DPLL Locked) condition */
4162306a36Sopenharmony_cistatic u8 srpc_dpll_locked[] = { 0x0, 0x1, 0x2, 0x3, 0x4, 0xa, 0xb };
4262306a36Sopenharmony_ci#define SRPC_NODPLL_START1	0x5
4362306a36Sopenharmony_ci#define SRPC_NODPLL_START2	0xc
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_ci#define DEFAULT_RXCLK_SRC	1
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_ci#define RX_SAMPLE_RATE_KCONTROL "RX Sample Rate"
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci/**
5062306a36Sopenharmony_ci * struct fsl_spdif_soc_data: soc specific data
5162306a36Sopenharmony_ci *
5262306a36Sopenharmony_ci * @imx: for imx platform
5362306a36Sopenharmony_ci * @shared_root_clock: flag of sharing a clock source with others;
5462306a36Sopenharmony_ci *                     so the driver shouldn't set root clock rate
5562306a36Sopenharmony_ci * @raw_capture_mode: if raw capture mode support
5662306a36Sopenharmony_ci * @cchannel_192b: if there are registers for 192bits C channel data
5762306a36Sopenharmony_ci * @interrupts: interrupt number
5862306a36Sopenharmony_ci * @tx_burst: tx maxburst size
5962306a36Sopenharmony_ci * @rx_burst: rx maxburst size
6062306a36Sopenharmony_ci * @tx_formats: tx supported data format
6162306a36Sopenharmony_ci */
6262306a36Sopenharmony_cistruct fsl_spdif_soc_data {
6362306a36Sopenharmony_ci	bool imx;
6462306a36Sopenharmony_ci	bool shared_root_clock;
6562306a36Sopenharmony_ci	bool raw_capture_mode;
6662306a36Sopenharmony_ci	bool cchannel_192b;
6762306a36Sopenharmony_ci	u32 interrupts;
6862306a36Sopenharmony_ci	u32 tx_burst;
6962306a36Sopenharmony_ci	u32 rx_burst;
7062306a36Sopenharmony_ci	u64 tx_formats;
7162306a36Sopenharmony_ci};
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_ci/*
7462306a36Sopenharmony_ci * SPDIF control structure
7562306a36Sopenharmony_ci * Defines channel status, subcode and Q sub
7662306a36Sopenharmony_ci */
7762306a36Sopenharmony_cistruct spdif_mixer_control {
7862306a36Sopenharmony_ci	/* spinlock to access control data */
7962306a36Sopenharmony_ci	spinlock_t ctl_lock;
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci	/* IEC958 channel tx status bit */
8262306a36Sopenharmony_ci	unsigned char ch_status[4];
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci	/* User bits */
8562306a36Sopenharmony_ci	unsigned char subcode[2 * SPDIF_UBITS_SIZE];
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ci	/* Q subcode part of user bits */
8862306a36Sopenharmony_ci	unsigned char qsub[2 * SPDIF_QSUB_SIZE];
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ci	/* Buffer offset for U/Q */
9162306a36Sopenharmony_ci	u32 upos;
9262306a36Sopenharmony_ci	u32 qpos;
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci	/* Ready buffer index of the two buffers */
9562306a36Sopenharmony_ci	u32 ready_buf;
9662306a36Sopenharmony_ci};
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_ci/**
9962306a36Sopenharmony_ci * struct fsl_spdif_priv - Freescale SPDIF private data
10062306a36Sopenharmony_ci * @soc: SPDIF soc data
10162306a36Sopenharmony_ci * @fsl_spdif_control: SPDIF control data
10262306a36Sopenharmony_ci * @cpu_dai_drv: cpu dai driver
10362306a36Sopenharmony_ci * @snd_card: sound card pointer
10462306a36Sopenharmony_ci * @rxrate_kcontrol: kcontrol for RX Sample Rate
10562306a36Sopenharmony_ci * @pdev: platform device pointer
10662306a36Sopenharmony_ci * @regmap: regmap handler
10762306a36Sopenharmony_ci * @dpll_locked: dpll lock flag
10862306a36Sopenharmony_ci * @txrate: the best rates for playback
10962306a36Sopenharmony_ci * @txclk_df: STC_TXCLK_DF dividers value for playback
11062306a36Sopenharmony_ci * @sysclk_df: STC_SYSCLK_DF dividers value for playback
11162306a36Sopenharmony_ci * @txclk_src: STC_TXCLK_SRC values for playback
11262306a36Sopenharmony_ci * @rxclk_src: SRPC_CLKSRC_SEL values for capture
11362306a36Sopenharmony_ci * @txclk: tx clock sources for playback
11462306a36Sopenharmony_ci * @rxclk: rx clock sources for capture
11562306a36Sopenharmony_ci * @coreclk: core clock for register access via DMA
11662306a36Sopenharmony_ci * @sysclk: system clock for rx clock rate measurement
11762306a36Sopenharmony_ci * @spbaclk: SPBA clock (optional, depending on SoC design)
11862306a36Sopenharmony_ci * @dma_params_tx: DMA parameters for transmit channel
11962306a36Sopenharmony_ci * @dma_params_rx: DMA parameters for receive channel
12062306a36Sopenharmony_ci * @regcache_srpc: regcache for SRPC
12162306a36Sopenharmony_ci * @bypass: status of bypass input to output
12262306a36Sopenharmony_ci * @pll8k_clk: PLL clock for the rate of multiply of 8kHz
12362306a36Sopenharmony_ci * @pll11k_clk: PLL clock for the rate of multiply of 11kHz
12462306a36Sopenharmony_ci */
12562306a36Sopenharmony_cistruct fsl_spdif_priv {
12662306a36Sopenharmony_ci	const struct fsl_spdif_soc_data *soc;
12762306a36Sopenharmony_ci	struct spdif_mixer_control fsl_spdif_control;
12862306a36Sopenharmony_ci	struct snd_soc_dai_driver cpu_dai_drv;
12962306a36Sopenharmony_ci	struct snd_card *snd_card;
13062306a36Sopenharmony_ci	struct snd_kcontrol *rxrate_kcontrol;
13162306a36Sopenharmony_ci	struct platform_device *pdev;
13262306a36Sopenharmony_ci	struct regmap *regmap;
13362306a36Sopenharmony_ci	bool dpll_locked;
13462306a36Sopenharmony_ci	u32 txrate[SPDIF_TXRATE_MAX];
13562306a36Sopenharmony_ci	u8 txclk_df[SPDIF_TXRATE_MAX];
13662306a36Sopenharmony_ci	u16 sysclk_df[SPDIF_TXRATE_MAX];
13762306a36Sopenharmony_ci	u8 txclk_src[SPDIF_TXRATE_MAX];
13862306a36Sopenharmony_ci	u8 rxclk_src;
13962306a36Sopenharmony_ci	struct clk *txclk[STC_TXCLK_SRC_MAX];
14062306a36Sopenharmony_ci	struct clk *rxclk;
14162306a36Sopenharmony_ci	struct clk *coreclk;
14262306a36Sopenharmony_ci	struct clk *sysclk;
14362306a36Sopenharmony_ci	struct clk *spbaclk;
14462306a36Sopenharmony_ci	struct snd_dmaengine_dai_dma_data dma_params_tx;
14562306a36Sopenharmony_ci	struct snd_dmaengine_dai_dma_data dma_params_rx;
14662306a36Sopenharmony_ci	/* regcache for SRPC */
14762306a36Sopenharmony_ci	u32 regcache_srpc;
14862306a36Sopenharmony_ci	bool bypass;
14962306a36Sopenharmony_ci	struct clk *pll8k_clk;
15062306a36Sopenharmony_ci	struct clk *pll11k_clk;
15162306a36Sopenharmony_ci};
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_cistatic struct fsl_spdif_soc_data fsl_spdif_vf610 = {
15462306a36Sopenharmony_ci	.imx = false,
15562306a36Sopenharmony_ci	.shared_root_clock = false,
15662306a36Sopenharmony_ci	.raw_capture_mode = false,
15762306a36Sopenharmony_ci	.interrupts = 1,
15862306a36Sopenharmony_ci	.tx_burst = FSL_SPDIF_TXFIFO_WML,
15962306a36Sopenharmony_ci	.rx_burst = FSL_SPDIF_RXFIFO_WML,
16062306a36Sopenharmony_ci	.tx_formats = FSL_SPDIF_FORMATS_PLAYBACK,
16162306a36Sopenharmony_ci};
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_cistatic struct fsl_spdif_soc_data fsl_spdif_imx35 = {
16462306a36Sopenharmony_ci	.imx = true,
16562306a36Sopenharmony_ci	.shared_root_clock = false,
16662306a36Sopenharmony_ci	.raw_capture_mode = false,
16762306a36Sopenharmony_ci	.interrupts = 1,
16862306a36Sopenharmony_ci	.tx_burst = FSL_SPDIF_TXFIFO_WML,
16962306a36Sopenharmony_ci	.rx_burst = FSL_SPDIF_RXFIFO_WML,
17062306a36Sopenharmony_ci	.tx_formats = FSL_SPDIF_FORMATS_PLAYBACK,
17162306a36Sopenharmony_ci};
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_cistatic struct fsl_spdif_soc_data fsl_spdif_imx6sx = {
17462306a36Sopenharmony_ci	.imx = true,
17562306a36Sopenharmony_ci	.shared_root_clock = true,
17662306a36Sopenharmony_ci	.raw_capture_mode = false,
17762306a36Sopenharmony_ci	.interrupts = 1,
17862306a36Sopenharmony_ci	.tx_burst = FSL_SPDIF_TXFIFO_WML,
17962306a36Sopenharmony_ci	.rx_burst = FSL_SPDIF_RXFIFO_WML,
18062306a36Sopenharmony_ci	.tx_formats = FSL_SPDIF_FORMATS_PLAYBACK,
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ci};
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_cistatic struct fsl_spdif_soc_data fsl_spdif_imx8qm = {
18562306a36Sopenharmony_ci	.imx = true,
18662306a36Sopenharmony_ci	.shared_root_clock = true,
18762306a36Sopenharmony_ci	.raw_capture_mode = false,
18862306a36Sopenharmony_ci	.interrupts = 2,
18962306a36Sopenharmony_ci	.tx_burst = 2,		/* Applied for EDMA */
19062306a36Sopenharmony_ci	.rx_burst = 2,		/* Applied for EDMA */
19162306a36Sopenharmony_ci	.tx_formats = SNDRV_PCM_FMTBIT_S24_LE,  /* Applied for EDMA */
19262306a36Sopenharmony_ci};
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_cistatic struct fsl_spdif_soc_data fsl_spdif_imx8mm = {
19562306a36Sopenharmony_ci	.imx = true,
19662306a36Sopenharmony_ci	.shared_root_clock = false,
19762306a36Sopenharmony_ci	.raw_capture_mode = true,
19862306a36Sopenharmony_ci	.interrupts = 1,
19962306a36Sopenharmony_ci	.tx_burst = FSL_SPDIF_TXFIFO_WML,
20062306a36Sopenharmony_ci	.rx_burst = FSL_SPDIF_RXFIFO_WML,
20162306a36Sopenharmony_ci	.tx_formats = FSL_SPDIF_FORMATS_PLAYBACK,
20262306a36Sopenharmony_ci};
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_cistatic struct fsl_spdif_soc_data fsl_spdif_imx8ulp = {
20562306a36Sopenharmony_ci	.imx = true,
20662306a36Sopenharmony_ci	.shared_root_clock = true,
20762306a36Sopenharmony_ci	.raw_capture_mode = false,
20862306a36Sopenharmony_ci	.interrupts = 1,
20962306a36Sopenharmony_ci	.tx_burst = 2,		/* Applied for EDMA */
21062306a36Sopenharmony_ci	.rx_burst = 2,		/* Applied for EDMA */
21162306a36Sopenharmony_ci	.tx_formats = SNDRV_PCM_FMTBIT_S24_LE,	/* Applied for EDMA */
21262306a36Sopenharmony_ci	.cchannel_192b = true,
21362306a36Sopenharmony_ci};
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_ci/* Check if clk is a root clock that does not share clock source with others */
21662306a36Sopenharmony_cistatic inline bool fsl_spdif_can_set_clk_rate(struct fsl_spdif_priv *spdif, int clk)
21762306a36Sopenharmony_ci{
21862306a36Sopenharmony_ci	return (clk == STC_TXCLK_SPDIF_ROOT) && !spdif->soc->shared_root_clock;
21962306a36Sopenharmony_ci}
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_ci/* DPLL locked and lock loss interrupt handler */
22262306a36Sopenharmony_cistatic void spdif_irq_dpll_lock(struct fsl_spdif_priv *spdif_priv)
22362306a36Sopenharmony_ci{
22462306a36Sopenharmony_ci	struct regmap *regmap = spdif_priv->regmap;
22562306a36Sopenharmony_ci	struct platform_device *pdev = spdif_priv->pdev;
22662306a36Sopenharmony_ci	u32 locked;
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_ci	regmap_read(regmap, REG_SPDIF_SRPC, &locked);
22962306a36Sopenharmony_ci	locked &= SRPC_DPLL_LOCKED;
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_ci	dev_dbg(&pdev->dev, "isr: Rx dpll %s \n",
23262306a36Sopenharmony_ci			locked ? "locked" : "loss lock");
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_ci	spdif_priv->dpll_locked = locked ? true : false;
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_ci	if (spdif_priv->snd_card && spdif_priv->rxrate_kcontrol) {
23762306a36Sopenharmony_ci		snd_ctl_notify(spdif_priv->snd_card,
23862306a36Sopenharmony_ci			       SNDRV_CTL_EVENT_MASK_VALUE,
23962306a36Sopenharmony_ci			       &spdif_priv->rxrate_kcontrol->id);
24062306a36Sopenharmony_ci	}
24162306a36Sopenharmony_ci}
24262306a36Sopenharmony_ci
24362306a36Sopenharmony_ci/* Receiver found illegal symbol interrupt handler */
24462306a36Sopenharmony_cistatic void spdif_irq_sym_error(struct fsl_spdif_priv *spdif_priv)
24562306a36Sopenharmony_ci{
24662306a36Sopenharmony_ci	struct regmap *regmap = spdif_priv->regmap;
24762306a36Sopenharmony_ci	struct platform_device *pdev = spdif_priv->pdev;
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_ci	dev_dbg(&pdev->dev, "isr: receiver found illegal symbol\n");
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_ci	/* Clear illegal symbol if DPLL unlocked since no audio stream */
25262306a36Sopenharmony_ci	if (!spdif_priv->dpll_locked)
25362306a36Sopenharmony_ci		regmap_update_bits(regmap, REG_SPDIF_SIE, INT_SYM_ERR, 0);
25462306a36Sopenharmony_ci}
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_ci/* U/Q Channel receive register full */
25762306a36Sopenharmony_cistatic void spdif_irq_uqrx_full(struct fsl_spdif_priv *spdif_priv, char name)
25862306a36Sopenharmony_ci{
25962306a36Sopenharmony_ci	struct spdif_mixer_control *ctrl = &spdif_priv->fsl_spdif_control;
26062306a36Sopenharmony_ci	struct regmap *regmap = spdif_priv->regmap;
26162306a36Sopenharmony_ci	struct platform_device *pdev = spdif_priv->pdev;
26262306a36Sopenharmony_ci	u32 *pos, size, val, reg;
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci	switch (name) {
26562306a36Sopenharmony_ci	case 'U':
26662306a36Sopenharmony_ci		pos = &ctrl->upos;
26762306a36Sopenharmony_ci		size = SPDIF_UBITS_SIZE;
26862306a36Sopenharmony_ci		reg = REG_SPDIF_SRU;
26962306a36Sopenharmony_ci		break;
27062306a36Sopenharmony_ci	case 'Q':
27162306a36Sopenharmony_ci		pos = &ctrl->qpos;
27262306a36Sopenharmony_ci		size = SPDIF_QSUB_SIZE;
27362306a36Sopenharmony_ci		reg = REG_SPDIF_SRQ;
27462306a36Sopenharmony_ci		break;
27562306a36Sopenharmony_ci	default:
27662306a36Sopenharmony_ci		dev_err(&pdev->dev, "unsupported channel name\n");
27762306a36Sopenharmony_ci		return;
27862306a36Sopenharmony_ci	}
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_ci	dev_dbg(&pdev->dev, "isr: %c Channel receive register full\n", name);
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_ci	if (*pos >= size * 2) {
28362306a36Sopenharmony_ci		*pos = 0;
28462306a36Sopenharmony_ci	} else if (unlikely((*pos % size) + 3 > size)) {
28562306a36Sopenharmony_ci		dev_err(&pdev->dev, "User bit receive buffer overflow\n");
28662306a36Sopenharmony_ci		return;
28762306a36Sopenharmony_ci	}
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_ci	regmap_read(regmap, reg, &val);
29062306a36Sopenharmony_ci	ctrl->subcode[*pos++] = val >> 16;
29162306a36Sopenharmony_ci	ctrl->subcode[*pos++] = val >> 8;
29262306a36Sopenharmony_ci	ctrl->subcode[*pos++] = val;
29362306a36Sopenharmony_ci}
29462306a36Sopenharmony_ci
29562306a36Sopenharmony_ci/* U/Q Channel sync found */
29662306a36Sopenharmony_cistatic void spdif_irq_uq_sync(struct fsl_spdif_priv *spdif_priv)
29762306a36Sopenharmony_ci{
29862306a36Sopenharmony_ci	struct spdif_mixer_control *ctrl = &spdif_priv->fsl_spdif_control;
29962306a36Sopenharmony_ci	struct platform_device *pdev = spdif_priv->pdev;
30062306a36Sopenharmony_ci
30162306a36Sopenharmony_ci	dev_dbg(&pdev->dev, "isr: U/Q Channel sync found\n");
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_ci	/* U/Q buffer reset */
30462306a36Sopenharmony_ci	if (ctrl->qpos == 0)
30562306a36Sopenharmony_ci		return;
30662306a36Sopenharmony_ci
30762306a36Sopenharmony_ci	/* Set ready to this buffer */
30862306a36Sopenharmony_ci	ctrl->ready_buf = (ctrl->qpos - 1) / SPDIF_QSUB_SIZE + 1;
30962306a36Sopenharmony_ci}
31062306a36Sopenharmony_ci
31162306a36Sopenharmony_ci/* U/Q Channel framing error */
31262306a36Sopenharmony_cistatic void spdif_irq_uq_err(struct fsl_spdif_priv *spdif_priv)
31362306a36Sopenharmony_ci{
31462306a36Sopenharmony_ci	struct spdif_mixer_control *ctrl = &spdif_priv->fsl_spdif_control;
31562306a36Sopenharmony_ci	struct regmap *regmap = spdif_priv->regmap;
31662306a36Sopenharmony_ci	struct platform_device *pdev = spdif_priv->pdev;
31762306a36Sopenharmony_ci	u32 val;
31862306a36Sopenharmony_ci
31962306a36Sopenharmony_ci	dev_dbg(&pdev->dev, "isr: U/Q Channel framing error\n");
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_ci	/* Read U/Q data to clear the irq and do buffer reset */
32262306a36Sopenharmony_ci	regmap_read(regmap, REG_SPDIF_SRU, &val);
32362306a36Sopenharmony_ci	regmap_read(regmap, REG_SPDIF_SRQ, &val);
32462306a36Sopenharmony_ci
32562306a36Sopenharmony_ci	/* Drop this U/Q buffer */
32662306a36Sopenharmony_ci	ctrl->ready_buf = 0;
32762306a36Sopenharmony_ci	ctrl->upos = 0;
32862306a36Sopenharmony_ci	ctrl->qpos = 0;
32962306a36Sopenharmony_ci}
33062306a36Sopenharmony_ci
33162306a36Sopenharmony_ci/* Get spdif interrupt status and clear the interrupt */
33262306a36Sopenharmony_cistatic u32 spdif_intr_status_clear(struct fsl_spdif_priv *spdif_priv)
33362306a36Sopenharmony_ci{
33462306a36Sopenharmony_ci	struct regmap *regmap = spdif_priv->regmap;
33562306a36Sopenharmony_ci	u32 val, val2;
33662306a36Sopenharmony_ci
33762306a36Sopenharmony_ci	regmap_read(regmap, REG_SPDIF_SIS, &val);
33862306a36Sopenharmony_ci	regmap_read(regmap, REG_SPDIF_SIE, &val2);
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_ci	regmap_write(regmap, REG_SPDIF_SIC, val & val2);
34162306a36Sopenharmony_ci
34262306a36Sopenharmony_ci	return val;
34362306a36Sopenharmony_ci}
34462306a36Sopenharmony_ci
34562306a36Sopenharmony_cistatic irqreturn_t spdif_isr(int irq, void *devid)
34662306a36Sopenharmony_ci{
34762306a36Sopenharmony_ci	struct fsl_spdif_priv *spdif_priv = (struct fsl_spdif_priv *)devid;
34862306a36Sopenharmony_ci	struct platform_device *pdev = spdif_priv->pdev;
34962306a36Sopenharmony_ci	u32 sis;
35062306a36Sopenharmony_ci
35162306a36Sopenharmony_ci	sis = spdif_intr_status_clear(spdif_priv);
35262306a36Sopenharmony_ci
35362306a36Sopenharmony_ci	if (sis & INT_DPLL_LOCKED)
35462306a36Sopenharmony_ci		spdif_irq_dpll_lock(spdif_priv);
35562306a36Sopenharmony_ci
35662306a36Sopenharmony_ci	if (sis & INT_TXFIFO_UNOV)
35762306a36Sopenharmony_ci		dev_dbg(&pdev->dev, "isr: Tx FIFO under/overrun\n");
35862306a36Sopenharmony_ci
35962306a36Sopenharmony_ci	if (sis & INT_TXFIFO_RESYNC)
36062306a36Sopenharmony_ci		dev_dbg(&pdev->dev, "isr: Tx FIFO resync\n");
36162306a36Sopenharmony_ci
36262306a36Sopenharmony_ci	if (sis & INT_CNEW)
36362306a36Sopenharmony_ci		dev_dbg(&pdev->dev, "isr: cstatus new\n");
36462306a36Sopenharmony_ci
36562306a36Sopenharmony_ci	if (sis & INT_VAL_NOGOOD)
36662306a36Sopenharmony_ci		dev_dbg(&pdev->dev, "isr: validity flag no good\n");
36762306a36Sopenharmony_ci
36862306a36Sopenharmony_ci	if (sis & INT_SYM_ERR)
36962306a36Sopenharmony_ci		spdif_irq_sym_error(spdif_priv);
37062306a36Sopenharmony_ci
37162306a36Sopenharmony_ci	if (sis & INT_BIT_ERR)
37262306a36Sopenharmony_ci		dev_dbg(&pdev->dev, "isr: receiver found parity bit error\n");
37362306a36Sopenharmony_ci
37462306a36Sopenharmony_ci	if (sis & INT_URX_FUL)
37562306a36Sopenharmony_ci		spdif_irq_uqrx_full(spdif_priv, 'U');
37662306a36Sopenharmony_ci
37762306a36Sopenharmony_ci	if (sis & INT_URX_OV)
37862306a36Sopenharmony_ci		dev_dbg(&pdev->dev, "isr: U Channel receive register overrun\n");
37962306a36Sopenharmony_ci
38062306a36Sopenharmony_ci	if (sis & INT_QRX_FUL)
38162306a36Sopenharmony_ci		spdif_irq_uqrx_full(spdif_priv, 'Q');
38262306a36Sopenharmony_ci
38362306a36Sopenharmony_ci	if (sis & INT_QRX_OV)
38462306a36Sopenharmony_ci		dev_dbg(&pdev->dev, "isr: Q Channel receive register overrun\n");
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_ci	if (sis & INT_UQ_SYNC)
38762306a36Sopenharmony_ci		spdif_irq_uq_sync(spdif_priv);
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_ci	if (sis & INT_UQ_ERR)
39062306a36Sopenharmony_ci		spdif_irq_uq_err(spdif_priv);
39162306a36Sopenharmony_ci
39262306a36Sopenharmony_ci	if (sis & INT_RXFIFO_UNOV)
39362306a36Sopenharmony_ci		dev_dbg(&pdev->dev, "isr: Rx FIFO under/overrun\n");
39462306a36Sopenharmony_ci
39562306a36Sopenharmony_ci	if (sis & INT_RXFIFO_RESYNC)
39662306a36Sopenharmony_ci		dev_dbg(&pdev->dev, "isr: Rx FIFO resync\n");
39762306a36Sopenharmony_ci
39862306a36Sopenharmony_ci	if (sis & INT_LOSS_LOCK)
39962306a36Sopenharmony_ci		spdif_irq_dpll_lock(spdif_priv);
40062306a36Sopenharmony_ci
40162306a36Sopenharmony_ci	/* FIXME: Write Tx FIFO to clear TxEm */
40262306a36Sopenharmony_ci	if (sis & INT_TX_EM)
40362306a36Sopenharmony_ci		dev_dbg(&pdev->dev, "isr: Tx FIFO empty\n");
40462306a36Sopenharmony_ci
40562306a36Sopenharmony_ci	/* FIXME: Read Rx FIFO to clear RxFIFOFul */
40662306a36Sopenharmony_ci	if (sis & INT_RXFIFO_FUL)
40762306a36Sopenharmony_ci		dev_dbg(&pdev->dev, "isr: Rx FIFO full\n");
40862306a36Sopenharmony_ci
40962306a36Sopenharmony_ci	return IRQ_HANDLED;
41062306a36Sopenharmony_ci}
41162306a36Sopenharmony_ci
41262306a36Sopenharmony_cistatic int spdif_softreset(struct fsl_spdif_priv *spdif_priv)
41362306a36Sopenharmony_ci{
41462306a36Sopenharmony_ci	struct regmap *regmap = spdif_priv->regmap;
41562306a36Sopenharmony_ci	u32 val, cycle = 1000;
41662306a36Sopenharmony_ci
41762306a36Sopenharmony_ci	regcache_cache_bypass(regmap, true);
41862306a36Sopenharmony_ci
41962306a36Sopenharmony_ci	regmap_write(regmap, REG_SPDIF_SCR, SCR_SOFT_RESET);
42062306a36Sopenharmony_ci
42162306a36Sopenharmony_ci	/*
42262306a36Sopenharmony_ci	 * RESET bit would be cleared after finishing its reset procedure,
42362306a36Sopenharmony_ci	 * which typically lasts 8 cycles. 1000 cycles will keep it safe.
42462306a36Sopenharmony_ci	 */
42562306a36Sopenharmony_ci	do {
42662306a36Sopenharmony_ci		regmap_read(regmap, REG_SPDIF_SCR, &val);
42762306a36Sopenharmony_ci	} while ((val & SCR_SOFT_RESET) && cycle--);
42862306a36Sopenharmony_ci
42962306a36Sopenharmony_ci	regcache_cache_bypass(regmap, false);
43062306a36Sopenharmony_ci	regcache_mark_dirty(regmap);
43162306a36Sopenharmony_ci	regcache_sync(regmap);
43262306a36Sopenharmony_ci
43362306a36Sopenharmony_ci	if (cycle)
43462306a36Sopenharmony_ci		return 0;
43562306a36Sopenharmony_ci	else
43662306a36Sopenharmony_ci		return -EBUSY;
43762306a36Sopenharmony_ci}
43862306a36Sopenharmony_ci
43962306a36Sopenharmony_cistatic void spdif_set_cstatus(struct spdif_mixer_control *ctrl,
44062306a36Sopenharmony_ci				u8 mask, u8 cstatus)
44162306a36Sopenharmony_ci{
44262306a36Sopenharmony_ci	ctrl->ch_status[3] &= ~mask;
44362306a36Sopenharmony_ci	ctrl->ch_status[3] |= cstatus & mask;
44462306a36Sopenharmony_ci}
44562306a36Sopenharmony_ci
44662306a36Sopenharmony_cistatic void spdif_write_channel_status(struct fsl_spdif_priv *spdif_priv)
44762306a36Sopenharmony_ci{
44862306a36Sopenharmony_ci	struct spdif_mixer_control *ctrl = &spdif_priv->fsl_spdif_control;
44962306a36Sopenharmony_ci	struct regmap *regmap = spdif_priv->regmap;
45062306a36Sopenharmony_ci	struct platform_device *pdev = spdif_priv->pdev;
45162306a36Sopenharmony_ci	u32 ch_status;
45262306a36Sopenharmony_ci
45362306a36Sopenharmony_ci	ch_status = (bitrev8(ctrl->ch_status[0]) << 16) |
45462306a36Sopenharmony_ci		    (bitrev8(ctrl->ch_status[1]) << 8) |
45562306a36Sopenharmony_ci		    bitrev8(ctrl->ch_status[2]);
45662306a36Sopenharmony_ci	regmap_write(regmap, REG_SPDIF_STCSCH, ch_status);
45762306a36Sopenharmony_ci
45862306a36Sopenharmony_ci	dev_dbg(&pdev->dev, "STCSCH: 0x%06x\n", ch_status);
45962306a36Sopenharmony_ci
46062306a36Sopenharmony_ci	ch_status = bitrev8(ctrl->ch_status[3]) << 16;
46162306a36Sopenharmony_ci	regmap_write(regmap, REG_SPDIF_STCSCL, ch_status);
46262306a36Sopenharmony_ci
46362306a36Sopenharmony_ci	dev_dbg(&pdev->dev, "STCSCL: 0x%06x\n", ch_status);
46462306a36Sopenharmony_ci
46562306a36Sopenharmony_ci	if (spdif_priv->soc->cchannel_192b) {
46662306a36Sopenharmony_ci		ch_status = (bitrev8(ctrl->ch_status[0]) << 24) |
46762306a36Sopenharmony_ci			    (bitrev8(ctrl->ch_status[1]) << 16) |
46862306a36Sopenharmony_ci			    (bitrev8(ctrl->ch_status[2]) << 8) |
46962306a36Sopenharmony_ci			    bitrev8(ctrl->ch_status[3]);
47062306a36Sopenharmony_ci
47162306a36Sopenharmony_ci		regmap_update_bits(regmap, REG_SPDIF_SCR, 0x1000000, 0x1000000);
47262306a36Sopenharmony_ci
47362306a36Sopenharmony_ci		/*
47462306a36Sopenharmony_ci		 * The first 32bit should be in REG_SPDIF_STCCA_31_0 register,
47562306a36Sopenharmony_ci		 * but here we need to set REG_SPDIF_STCCA_191_160 on 8ULP
47662306a36Sopenharmony_ci		 * then can get correct result with HDMI analyzer capture.
47762306a36Sopenharmony_ci		 * There is a hardware bug here.
47862306a36Sopenharmony_ci		 */
47962306a36Sopenharmony_ci		regmap_write(regmap, REG_SPDIF_STCCA_191_160, ch_status);
48062306a36Sopenharmony_ci	}
48162306a36Sopenharmony_ci}
48262306a36Sopenharmony_ci
48362306a36Sopenharmony_ci/* Set SPDIF PhaseConfig register for rx clock */
48462306a36Sopenharmony_cistatic int spdif_set_rx_clksrc(struct fsl_spdif_priv *spdif_priv,
48562306a36Sopenharmony_ci				enum spdif_gainsel gainsel, int dpll_locked)
48662306a36Sopenharmony_ci{
48762306a36Sopenharmony_ci	struct regmap *regmap = spdif_priv->regmap;
48862306a36Sopenharmony_ci	u8 clksrc = spdif_priv->rxclk_src;
48962306a36Sopenharmony_ci
49062306a36Sopenharmony_ci	if (clksrc >= SRPC_CLKSRC_MAX || gainsel >= GAINSEL_MULTI_MAX)
49162306a36Sopenharmony_ci		return -EINVAL;
49262306a36Sopenharmony_ci
49362306a36Sopenharmony_ci	regmap_update_bits(regmap, REG_SPDIF_SRPC,
49462306a36Sopenharmony_ci			SRPC_CLKSRC_SEL_MASK | SRPC_GAINSEL_MASK,
49562306a36Sopenharmony_ci			SRPC_CLKSRC_SEL_SET(clksrc) | SRPC_GAINSEL_SET(gainsel));
49662306a36Sopenharmony_ci
49762306a36Sopenharmony_ci	return 0;
49862306a36Sopenharmony_ci}
49962306a36Sopenharmony_ci
50062306a36Sopenharmony_cistatic int fsl_spdif_probe_txclk(struct fsl_spdif_priv *spdif_priv, enum spdif_txrate index);
50162306a36Sopenharmony_ci
50262306a36Sopenharmony_cistatic int spdif_set_sample_rate(struct snd_pcm_substream *substream,
50362306a36Sopenharmony_ci				int sample_rate)
50462306a36Sopenharmony_ci{
50562306a36Sopenharmony_ci	struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
50662306a36Sopenharmony_ci	struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(asoc_rtd_to_cpu(rtd, 0));
50762306a36Sopenharmony_ci	struct spdif_mixer_control *ctrl = &spdif_priv->fsl_spdif_control;
50862306a36Sopenharmony_ci	struct regmap *regmap = spdif_priv->regmap;
50962306a36Sopenharmony_ci	struct platform_device *pdev = spdif_priv->pdev;
51062306a36Sopenharmony_ci	unsigned long csfs = 0;
51162306a36Sopenharmony_ci	u32 stc, mask, rate;
51262306a36Sopenharmony_ci	u16 sysclk_df;
51362306a36Sopenharmony_ci	u8 clk, txclk_df;
51462306a36Sopenharmony_ci	int ret;
51562306a36Sopenharmony_ci
51662306a36Sopenharmony_ci	switch (sample_rate) {
51762306a36Sopenharmony_ci	case 22050:
51862306a36Sopenharmony_ci		rate = SPDIF_TXRATE_22050;
51962306a36Sopenharmony_ci		csfs = IEC958_AES3_CON_FS_22050;
52062306a36Sopenharmony_ci		break;
52162306a36Sopenharmony_ci	case 32000:
52262306a36Sopenharmony_ci		rate = SPDIF_TXRATE_32000;
52362306a36Sopenharmony_ci		csfs = IEC958_AES3_CON_FS_32000;
52462306a36Sopenharmony_ci		break;
52562306a36Sopenharmony_ci	case 44100:
52662306a36Sopenharmony_ci		rate = SPDIF_TXRATE_44100;
52762306a36Sopenharmony_ci		csfs = IEC958_AES3_CON_FS_44100;
52862306a36Sopenharmony_ci		break;
52962306a36Sopenharmony_ci	case 48000:
53062306a36Sopenharmony_ci		rate = SPDIF_TXRATE_48000;
53162306a36Sopenharmony_ci		csfs = IEC958_AES3_CON_FS_48000;
53262306a36Sopenharmony_ci		break;
53362306a36Sopenharmony_ci	case 88200:
53462306a36Sopenharmony_ci		rate = SPDIF_TXRATE_88200;
53562306a36Sopenharmony_ci		csfs = IEC958_AES3_CON_FS_88200;
53662306a36Sopenharmony_ci		break;
53762306a36Sopenharmony_ci	case 96000:
53862306a36Sopenharmony_ci		rate = SPDIF_TXRATE_96000;
53962306a36Sopenharmony_ci		csfs = IEC958_AES3_CON_FS_96000;
54062306a36Sopenharmony_ci		break;
54162306a36Sopenharmony_ci	case 176400:
54262306a36Sopenharmony_ci		rate = SPDIF_TXRATE_176400;
54362306a36Sopenharmony_ci		csfs = IEC958_AES3_CON_FS_176400;
54462306a36Sopenharmony_ci		break;
54562306a36Sopenharmony_ci	case 192000:
54662306a36Sopenharmony_ci		rate = SPDIF_TXRATE_192000;
54762306a36Sopenharmony_ci		csfs = IEC958_AES3_CON_FS_192000;
54862306a36Sopenharmony_ci		break;
54962306a36Sopenharmony_ci	default:
55062306a36Sopenharmony_ci		dev_err(&pdev->dev, "unsupported sample rate %d\n", sample_rate);
55162306a36Sopenharmony_ci		return -EINVAL;
55262306a36Sopenharmony_ci	}
55362306a36Sopenharmony_ci
55462306a36Sopenharmony_ci	ret = fsl_spdif_probe_txclk(spdif_priv, rate);
55562306a36Sopenharmony_ci	if (ret)
55662306a36Sopenharmony_ci		return ret;
55762306a36Sopenharmony_ci
55862306a36Sopenharmony_ci	clk = spdif_priv->txclk_src[rate];
55962306a36Sopenharmony_ci	if (clk >= STC_TXCLK_SRC_MAX) {
56062306a36Sopenharmony_ci		dev_err(&pdev->dev, "tx clock source is out of range\n");
56162306a36Sopenharmony_ci		return -EINVAL;
56262306a36Sopenharmony_ci	}
56362306a36Sopenharmony_ci
56462306a36Sopenharmony_ci	txclk_df = spdif_priv->txclk_df[rate];
56562306a36Sopenharmony_ci	if (txclk_df == 0) {
56662306a36Sopenharmony_ci		dev_err(&pdev->dev, "the txclk_df can't be zero\n");
56762306a36Sopenharmony_ci		return -EINVAL;
56862306a36Sopenharmony_ci	}
56962306a36Sopenharmony_ci
57062306a36Sopenharmony_ci	sysclk_df = spdif_priv->sysclk_df[rate];
57162306a36Sopenharmony_ci
57262306a36Sopenharmony_ci	if (!fsl_spdif_can_set_clk_rate(spdif_priv, clk))
57362306a36Sopenharmony_ci		goto clk_set_bypass;
57462306a36Sopenharmony_ci
57562306a36Sopenharmony_ci	/* The S/PDIF block needs a clock of 64 * fs * txclk_df */
57662306a36Sopenharmony_ci	ret = clk_set_rate(spdif_priv->txclk[clk],
57762306a36Sopenharmony_ci			   64 * sample_rate * txclk_df);
57862306a36Sopenharmony_ci	if (ret) {
57962306a36Sopenharmony_ci		dev_err(&pdev->dev, "failed to set tx clock rate\n");
58062306a36Sopenharmony_ci		return ret;
58162306a36Sopenharmony_ci	}
58262306a36Sopenharmony_ci
58362306a36Sopenharmony_ciclk_set_bypass:
58462306a36Sopenharmony_ci	dev_dbg(&pdev->dev, "expected clock rate = %d\n",
58562306a36Sopenharmony_ci			(64 * sample_rate * txclk_df * sysclk_df));
58662306a36Sopenharmony_ci	dev_dbg(&pdev->dev, "actual clock rate = %ld\n",
58762306a36Sopenharmony_ci			clk_get_rate(spdif_priv->txclk[clk]));
58862306a36Sopenharmony_ci
58962306a36Sopenharmony_ci	/* set fs field in consumer channel status */
59062306a36Sopenharmony_ci	spdif_set_cstatus(ctrl, IEC958_AES3_CON_FS, csfs);
59162306a36Sopenharmony_ci
59262306a36Sopenharmony_ci	/* select clock source and divisor */
59362306a36Sopenharmony_ci	stc = STC_TXCLK_ALL_EN | STC_TXCLK_SRC_SET(clk) |
59462306a36Sopenharmony_ci	      STC_TXCLK_DF(txclk_df) | STC_SYSCLK_DF(sysclk_df);
59562306a36Sopenharmony_ci	mask = STC_TXCLK_ALL_EN_MASK | STC_TXCLK_SRC_MASK |
59662306a36Sopenharmony_ci	       STC_TXCLK_DF_MASK | STC_SYSCLK_DF_MASK;
59762306a36Sopenharmony_ci	regmap_update_bits(regmap, REG_SPDIF_STC, mask, stc);
59862306a36Sopenharmony_ci
59962306a36Sopenharmony_ci	dev_dbg(&pdev->dev, "set sample rate to %dHz for %dHz playback\n",
60062306a36Sopenharmony_ci			spdif_priv->txrate[rate], sample_rate);
60162306a36Sopenharmony_ci
60262306a36Sopenharmony_ci	return 0;
60362306a36Sopenharmony_ci}
60462306a36Sopenharmony_ci
60562306a36Sopenharmony_cistatic int fsl_spdif_startup(struct snd_pcm_substream *substream,
60662306a36Sopenharmony_ci			     struct snd_soc_dai *cpu_dai)
60762306a36Sopenharmony_ci{
60862306a36Sopenharmony_ci	struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
60962306a36Sopenharmony_ci	struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(asoc_rtd_to_cpu(rtd, 0));
61062306a36Sopenharmony_ci	struct platform_device *pdev = spdif_priv->pdev;
61162306a36Sopenharmony_ci	struct regmap *regmap = spdif_priv->regmap;
61262306a36Sopenharmony_ci	u32 scr, mask;
61362306a36Sopenharmony_ci	int ret;
61462306a36Sopenharmony_ci
61562306a36Sopenharmony_ci	/* Reset module and interrupts only for first initialization */
61662306a36Sopenharmony_ci	if (!snd_soc_dai_active(cpu_dai)) {
61762306a36Sopenharmony_ci		ret = spdif_softreset(spdif_priv);
61862306a36Sopenharmony_ci		if (ret) {
61962306a36Sopenharmony_ci			dev_err(&pdev->dev, "failed to soft reset\n");
62062306a36Sopenharmony_ci			return ret;
62162306a36Sopenharmony_ci		}
62262306a36Sopenharmony_ci
62362306a36Sopenharmony_ci		/* Disable all the interrupts */
62462306a36Sopenharmony_ci		regmap_update_bits(regmap, REG_SPDIF_SIE, 0xffffff, 0);
62562306a36Sopenharmony_ci	}
62662306a36Sopenharmony_ci
62762306a36Sopenharmony_ci	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
62862306a36Sopenharmony_ci		scr = SCR_TXFIFO_AUTOSYNC | SCR_TXFIFO_CTRL_NORMAL |
62962306a36Sopenharmony_ci			SCR_TXSEL_NORMAL | SCR_USRC_SEL_CHIP |
63062306a36Sopenharmony_ci			SCR_TXFIFO_FSEL_IF8;
63162306a36Sopenharmony_ci		mask = SCR_TXFIFO_AUTOSYNC_MASK | SCR_TXFIFO_CTRL_MASK |
63262306a36Sopenharmony_ci			SCR_TXSEL_MASK | SCR_USRC_SEL_MASK |
63362306a36Sopenharmony_ci			SCR_TXFIFO_FSEL_MASK;
63462306a36Sopenharmony_ci	} else {
63562306a36Sopenharmony_ci		scr = SCR_RXFIFO_FSEL_IF8 | SCR_RXFIFO_AUTOSYNC;
63662306a36Sopenharmony_ci		mask = SCR_RXFIFO_FSEL_MASK | SCR_RXFIFO_AUTOSYNC_MASK|
63762306a36Sopenharmony_ci			SCR_RXFIFO_CTL_MASK | SCR_RXFIFO_OFF_MASK;
63862306a36Sopenharmony_ci	}
63962306a36Sopenharmony_ci	regmap_update_bits(regmap, REG_SPDIF_SCR, mask, scr);
64062306a36Sopenharmony_ci
64162306a36Sopenharmony_ci	/* Power up SPDIF module */
64262306a36Sopenharmony_ci	regmap_update_bits(regmap, REG_SPDIF_SCR, SCR_LOW_POWER, 0);
64362306a36Sopenharmony_ci
64462306a36Sopenharmony_ci	return 0;
64562306a36Sopenharmony_ci}
64662306a36Sopenharmony_ci
64762306a36Sopenharmony_cistatic void fsl_spdif_shutdown(struct snd_pcm_substream *substream,
64862306a36Sopenharmony_ci				struct snd_soc_dai *cpu_dai)
64962306a36Sopenharmony_ci{
65062306a36Sopenharmony_ci	struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
65162306a36Sopenharmony_ci	struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(asoc_rtd_to_cpu(rtd, 0));
65262306a36Sopenharmony_ci	struct regmap *regmap = spdif_priv->regmap;
65362306a36Sopenharmony_ci	u32 scr, mask;
65462306a36Sopenharmony_ci
65562306a36Sopenharmony_ci	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
65662306a36Sopenharmony_ci		scr = 0;
65762306a36Sopenharmony_ci		mask = SCR_TXFIFO_AUTOSYNC_MASK | SCR_TXFIFO_CTRL_MASK |
65862306a36Sopenharmony_ci			SCR_TXSEL_MASK | SCR_USRC_SEL_MASK |
65962306a36Sopenharmony_ci			SCR_TXFIFO_FSEL_MASK;
66062306a36Sopenharmony_ci		/* Disable TX clock */
66162306a36Sopenharmony_ci		regmap_update_bits(regmap, REG_SPDIF_STC, STC_TXCLK_ALL_EN_MASK, 0);
66262306a36Sopenharmony_ci	} else {
66362306a36Sopenharmony_ci		scr = SCR_RXFIFO_OFF | SCR_RXFIFO_CTL_ZERO;
66462306a36Sopenharmony_ci		mask = SCR_RXFIFO_FSEL_MASK | SCR_RXFIFO_AUTOSYNC_MASK|
66562306a36Sopenharmony_ci			SCR_RXFIFO_CTL_MASK | SCR_RXFIFO_OFF_MASK;
66662306a36Sopenharmony_ci	}
66762306a36Sopenharmony_ci	regmap_update_bits(regmap, REG_SPDIF_SCR, mask, scr);
66862306a36Sopenharmony_ci
66962306a36Sopenharmony_ci	/* Power down SPDIF module only if tx&rx are both inactive */
67062306a36Sopenharmony_ci	if (!snd_soc_dai_active(cpu_dai)) {
67162306a36Sopenharmony_ci		spdif_intr_status_clear(spdif_priv);
67262306a36Sopenharmony_ci		regmap_update_bits(regmap, REG_SPDIF_SCR,
67362306a36Sopenharmony_ci				SCR_LOW_POWER, SCR_LOW_POWER);
67462306a36Sopenharmony_ci	}
67562306a36Sopenharmony_ci}
67662306a36Sopenharmony_ci
67762306a36Sopenharmony_cistatic int spdif_reparent_rootclk(struct fsl_spdif_priv *spdif_priv, unsigned int sample_rate)
67862306a36Sopenharmony_ci{
67962306a36Sopenharmony_ci	struct platform_device *pdev = spdif_priv->pdev;
68062306a36Sopenharmony_ci	struct clk *clk;
68162306a36Sopenharmony_ci	int ret;
68262306a36Sopenharmony_ci
68362306a36Sopenharmony_ci	/* Reparent clock if required condition is true */
68462306a36Sopenharmony_ci	if (!fsl_spdif_can_set_clk_rate(spdif_priv, STC_TXCLK_SPDIF_ROOT))
68562306a36Sopenharmony_ci		return 0;
68662306a36Sopenharmony_ci
68762306a36Sopenharmony_ci	/* Get root clock */
68862306a36Sopenharmony_ci	clk = spdif_priv->txclk[STC_TXCLK_SPDIF_ROOT];
68962306a36Sopenharmony_ci
69062306a36Sopenharmony_ci	/* Disable clock first, for it was enabled by pm_runtime */
69162306a36Sopenharmony_ci	clk_disable_unprepare(clk);
69262306a36Sopenharmony_ci	fsl_asoc_reparent_pll_clocks(&pdev->dev, clk, spdif_priv->pll8k_clk,
69362306a36Sopenharmony_ci				     spdif_priv->pll11k_clk, sample_rate);
69462306a36Sopenharmony_ci	ret = clk_prepare_enable(clk);
69562306a36Sopenharmony_ci	if (ret)
69662306a36Sopenharmony_ci		return ret;
69762306a36Sopenharmony_ci
69862306a36Sopenharmony_ci	return 0;
69962306a36Sopenharmony_ci}
70062306a36Sopenharmony_cistatic int fsl_spdif_hw_params(struct snd_pcm_substream *substream,
70162306a36Sopenharmony_ci				struct snd_pcm_hw_params *params,
70262306a36Sopenharmony_ci				struct snd_soc_dai *dai)
70362306a36Sopenharmony_ci{
70462306a36Sopenharmony_ci	struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
70562306a36Sopenharmony_ci	struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(asoc_rtd_to_cpu(rtd, 0));
70662306a36Sopenharmony_ci	struct spdif_mixer_control *ctrl = &spdif_priv->fsl_spdif_control;
70762306a36Sopenharmony_ci	struct platform_device *pdev = spdif_priv->pdev;
70862306a36Sopenharmony_ci	u32 sample_rate = params_rate(params);
70962306a36Sopenharmony_ci	int ret = 0;
71062306a36Sopenharmony_ci
71162306a36Sopenharmony_ci	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
71262306a36Sopenharmony_ci		ret = spdif_reparent_rootclk(spdif_priv, sample_rate);
71362306a36Sopenharmony_ci		if (ret) {
71462306a36Sopenharmony_ci			dev_err(&pdev->dev, "%s: reparent root clk failed: %d\n",
71562306a36Sopenharmony_ci				__func__, sample_rate);
71662306a36Sopenharmony_ci			return ret;
71762306a36Sopenharmony_ci		}
71862306a36Sopenharmony_ci
71962306a36Sopenharmony_ci		ret  = spdif_set_sample_rate(substream, sample_rate);
72062306a36Sopenharmony_ci		if (ret) {
72162306a36Sopenharmony_ci			dev_err(&pdev->dev, "%s: set sample rate failed: %d\n",
72262306a36Sopenharmony_ci					__func__, sample_rate);
72362306a36Sopenharmony_ci			return ret;
72462306a36Sopenharmony_ci		}
72562306a36Sopenharmony_ci		spdif_set_cstatus(ctrl, IEC958_AES3_CON_CLOCK,
72662306a36Sopenharmony_ci				  IEC958_AES3_CON_CLOCK_1000PPM);
72762306a36Sopenharmony_ci		spdif_write_channel_status(spdif_priv);
72862306a36Sopenharmony_ci	} else {
72962306a36Sopenharmony_ci		/* Setup rx clock source */
73062306a36Sopenharmony_ci		ret = spdif_set_rx_clksrc(spdif_priv, SPDIF_DEFAULT_GAINSEL, 1);
73162306a36Sopenharmony_ci	}
73262306a36Sopenharmony_ci
73362306a36Sopenharmony_ci	return ret;
73462306a36Sopenharmony_ci}
73562306a36Sopenharmony_ci
73662306a36Sopenharmony_cistatic int fsl_spdif_trigger(struct snd_pcm_substream *substream,
73762306a36Sopenharmony_ci				int cmd, struct snd_soc_dai *dai)
73862306a36Sopenharmony_ci{
73962306a36Sopenharmony_ci	struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
74062306a36Sopenharmony_ci	struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(asoc_rtd_to_cpu(rtd, 0));
74162306a36Sopenharmony_ci	struct regmap *regmap = spdif_priv->regmap;
74262306a36Sopenharmony_ci	bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
74362306a36Sopenharmony_ci	u32 intr = SIE_INTR_FOR(tx);
74462306a36Sopenharmony_ci	u32 dmaen = SCR_DMA_xX_EN(tx);
74562306a36Sopenharmony_ci
74662306a36Sopenharmony_ci	switch (cmd) {
74762306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_START:
74862306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_RESUME:
74962306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
75062306a36Sopenharmony_ci		regmap_update_bits(regmap, REG_SPDIF_SIE, intr, intr);
75162306a36Sopenharmony_ci		regmap_update_bits(regmap, REG_SPDIF_SCR, dmaen, dmaen);
75262306a36Sopenharmony_ci		break;
75362306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_STOP:
75462306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_SUSPEND:
75562306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
75662306a36Sopenharmony_ci		regmap_update_bits(regmap, REG_SPDIF_SCR, dmaen, 0);
75762306a36Sopenharmony_ci		regmap_update_bits(regmap, REG_SPDIF_SIE, intr, 0);
75862306a36Sopenharmony_ci		regmap_write(regmap, REG_SPDIF_STL, 0x0);
75962306a36Sopenharmony_ci		regmap_write(regmap, REG_SPDIF_STR, 0x0);
76062306a36Sopenharmony_ci		break;
76162306a36Sopenharmony_ci	default:
76262306a36Sopenharmony_ci		return -EINVAL;
76362306a36Sopenharmony_ci	}
76462306a36Sopenharmony_ci
76562306a36Sopenharmony_ci	return 0;
76662306a36Sopenharmony_ci}
76762306a36Sopenharmony_ci
76862306a36Sopenharmony_ci/*
76962306a36Sopenharmony_ci * FSL SPDIF IEC958 controller(mixer) functions
77062306a36Sopenharmony_ci *
77162306a36Sopenharmony_ci *	Channel status get/put control
77262306a36Sopenharmony_ci *	User bit value get/put control
77362306a36Sopenharmony_ci *	Valid bit value get control
77462306a36Sopenharmony_ci *	DPLL lock status get control
77562306a36Sopenharmony_ci *	User bit sync mode selection control
77662306a36Sopenharmony_ci */
77762306a36Sopenharmony_ci
77862306a36Sopenharmony_cistatic int fsl_spdif_info(struct snd_kcontrol *kcontrol,
77962306a36Sopenharmony_ci				struct snd_ctl_elem_info *uinfo)
78062306a36Sopenharmony_ci{
78162306a36Sopenharmony_ci	uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
78262306a36Sopenharmony_ci	uinfo->count = 1;
78362306a36Sopenharmony_ci
78462306a36Sopenharmony_ci	return 0;
78562306a36Sopenharmony_ci}
78662306a36Sopenharmony_ci
78762306a36Sopenharmony_cistatic int fsl_spdif_pb_get(struct snd_kcontrol *kcontrol,
78862306a36Sopenharmony_ci				struct snd_ctl_elem_value *uvalue)
78962306a36Sopenharmony_ci{
79062306a36Sopenharmony_ci	struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
79162306a36Sopenharmony_ci	struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(cpu_dai);
79262306a36Sopenharmony_ci	struct spdif_mixer_control *ctrl = &spdif_priv->fsl_spdif_control;
79362306a36Sopenharmony_ci
79462306a36Sopenharmony_ci	uvalue->value.iec958.status[0] = ctrl->ch_status[0];
79562306a36Sopenharmony_ci	uvalue->value.iec958.status[1] = ctrl->ch_status[1];
79662306a36Sopenharmony_ci	uvalue->value.iec958.status[2] = ctrl->ch_status[2];
79762306a36Sopenharmony_ci	uvalue->value.iec958.status[3] = ctrl->ch_status[3];
79862306a36Sopenharmony_ci
79962306a36Sopenharmony_ci	return 0;
80062306a36Sopenharmony_ci}
80162306a36Sopenharmony_ci
80262306a36Sopenharmony_cistatic int fsl_spdif_pb_put(struct snd_kcontrol *kcontrol,
80362306a36Sopenharmony_ci				struct snd_ctl_elem_value *uvalue)
80462306a36Sopenharmony_ci{
80562306a36Sopenharmony_ci	struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
80662306a36Sopenharmony_ci	struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(cpu_dai);
80762306a36Sopenharmony_ci	struct spdif_mixer_control *ctrl = &spdif_priv->fsl_spdif_control;
80862306a36Sopenharmony_ci
80962306a36Sopenharmony_ci	ctrl->ch_status[0] = uvalue->value.iec958.status[0];
81062306a36Sopenharmony_ci	ctrl->ch_status[1] = uvalue->value.iec958.status[1];
81162306a36Sopenharmony_ci	ctrl->ch_status[2] = uvalue->value.iec958.status[2];
81262306a36Sopenharmony_ci	ctrl->ch_status[3] = uvalue->value.iec958.status[3];
81362306a36Sopenharmony_ci
81462306a36Sopenharmony_ci	spdif_write_channel_status(spdif_priv);
81562306a36Sopenharmony_ci
81662306a36Sopenharmony_ci	return 0;
81762306a36Sopenharmony_ci}
81862306a36Sopenharmony_ci
81962306a36Sopenharmony_ci/* Get channel status from SPDIF_RX_CCHAN register */
82062306a36Sopenharmony_cistatic int fsl_spdif_capture_get(struct snd_kcontrol *kcontrol,
82162306a36Sopenharmony_ci				struct snd_ctl_elem_value *ucontrol)
82262306a36Sopenharmony_ci{
82362306a36Sopenharmony_ci	struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
82462306a36Sopenharmony_ci	struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(cpu_dai);
82562306a36Sopenharmony_ci	struct regmap *regmap = spdif_priv->regmap;
82662306a36Sopenharmony_ci	u32 cstatus, val;
82762306a36Sopenharmony_ci
82862306a36Sopenharmony_ci	regmap_read(regmap, REG_SPDIF_SIS, &val);
82962306a36Sopenharmony_ci	if (!(val & INT_CNEW))
83062306a36Sopenharmony_ci		return -EAGAIN;
83162306a36Sopenharmony_ci
83262306a36Sopenharmony_ci	regmap_read(regmap, REG_SPDIF_SRCSH, &cstatus);
83362306a36Sopenharmony_ci	ucontrol->value.iec958.status[0] = (cstatus >> 16) & 0xFF;
83462306a36Sopenharmony_ci	ucontrol->value.iec958.status[1] = (cstatus >> 8) & 0xFF;
83562306a36Sopenharmony_ci	ucontrol->value.iec958.status[2] = cstatus & 0xFF;
83662306a36Sopenharmony_ci
83762306a36Sopenharmony_ci	regmap_read(regmap, REG_SPDIF_SRCSL, &cstatus);
83862306a36Sopenharmony_ci	ucontrol->value.iec958.status[3] = (cstatus >> 16) & 0xFF;
83962306a36Sopenharmony_ci	ucontrol->value.iec958.status[4] = (cstatus >> 8) & 0xFF;
84062306a36Sopenharmony_ci	ucontrol->value.iec958.status[5] = cstatus & 0xFF;
84162306a36Sopenharmony_ci
84262306a36Sopenharmony_ci	/* Clear intr */
84362306a36Sopenharmony_ci	regmap_write(regmap, REG_SPDIF_SIC, INT_CNEW);
84462306a36Sopenharmony_ci
84562306a36Sopenharmony_ci	return 0;
84662306a36Sopenharmony_ci}
84762306a36Sopenharmony_ci
84862306a36Sopenharmony_ci/*
84962306a36Sopenharmony_ci * Get User bits (subcode) from chip value which readed out
85062306a36Sopenharmony_ci * in UChannel register.
85162306a36Sopenharmony_ci */
85262306a36Sopenharmony_cistatic int fsl_spdif_subcode_get(struct snd_kcontrol *kcontrol,
85362306a36Sopenharmony_ci				struct snd_ctl_elem_value *ucontrol)
85462306a36Sopenharmony_ci{
85562306a36Sopenharmony_ci	struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
85662306a36Sopenharmony_ci	struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(cpu_dai);
85762306a36Sopenharmony_ci	struct spdif_mixer_control *ctrl = &spdif_priv->fsl_spdif_control;
85862306a36Sopenharmony_ci	unsigned long flags;
85962306a36Sopenharmony_ci	int ret = -EAGAIN;
86062306a36Sopenharmony_ci
86162306a36Sopenharmony_ci	spin_lock_irqsave(&ctrl->ctl_lock, flags);
86262306a36Sopenharmony_ci	if (ctrl->ready_buf) {
86362306a36Sopenharmony_ci		int idx = (ctrl->ready_buf - 1) * SPDIF_UBITS_SIZE;
86462306a36Sopenharmony_ci		memcpy(&ucontrol->value.iec958.subcode[0],
86562306a36Sopenharmony_ci				&ctrl->subcode[idx], SPDIF_UBITS_SIZE);
86662306a36Sopenharmony_ci		ret = 0;
86762306a36Sopenharmony_ci	}
86862306a36Sopenharmony_ci	spin_unlock_irqrestore(&ctrl->ctl_lock, flags);
86962306a36Sopenharmony_ci
87062306a36Sopenharmony_ci	return ret;
87162306a36Sopenharmony_ci}
87262306a36Sopenharmony_ci
87362306a36Sopenharmony_ci/* Q-subcode information. The byte size is SPDIF_UBITS_SIZE/8 */
87462306a36Sopenharmony_cistatic int fsl_spdif_qinfo(struct snd_kcontrol *kcontrol,
87562306a36Sopenharmony_ci				struct snd_ctl_elem_info *uinfo)
87662306a36Sopenharmony_ci{
87762306a36Sopenharmony_ci	uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
87862306a36Sopenharmony_ci	uinfo->count = SPDIF_QSUB_SIZE;
87962306a36Sopenharmony_ci
88062306a36Sopenharmony_ci	return 0;
88162306a36Sopenharmony_ci}
88262306a36Sopenharmony_ci
88362306a36Sopenharmony_ci/* Get Q subcode from chip value which readed out in QChannel register */
88462306a36Sopenharmony_cistatic int fsl_spdif_qget(struct snd_kcontrol *kcontrol,
88562306a36Sopenharmony_ci				struct snd_ctl_elem_value *ucontrol)
88662306a36Sopenharmony_ci{
88762306a36Sopenharmony_ci	struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
88862306a36Sopenharmony_ci	struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(cpu_dai);
88962306a36Sopenharmony_ci	struct spdif_mixer_control *ctrl = &spdif_priv->fsl_spdif_control;
89062306a36Sopenharmony_ci	unsigned long flags;
89162306a36Sopenharmony_ci	int ret = -EAGAIN;
89262306a36Sopenharmony_ci
89362306a36Sopenharmony_ci	spin_lock_irqsave(&ctrl->ctl_lock, flags);
89462306a36Sopenharmony_ci	if (ctrl->ready_buf) {
89562306a36Sopenharmony_ci		int idx = (ctrl->ready_buf - 1) * SPDIF_QSUB_SIZE;
89662306a36Sopenharmony_ci		memcpy(&ucontrol->value.bytes.data[0],
89762306a36Sopenharmony_ci				&ctrl->qsub[idx], SPDIF_QSUB_SIZE);
89862306a36Sopenharmony_ci		ret = 0;
89962306a36Sopenharmony_ci	}
90062306a36Sopenharmony_ci	spin_unlock_irqrestore(&ctrl->ctl_lock, flags);
90162306a36Sopenharmony_ci
90262306a36Sopenharmony_ci	return ret;
90362306a36Sopenharmony_ci}
90462306a36Sopenharmony_ci
90562306a36Sopenharmony_ci/* Get valid good bit from interrupt status register */
90662306a36Sopenharmony_cistatic int fsl_spdif_rx_vbit_get(struct snd_kcontrol *kcontrol,
90762306a36Sopenharmony_ci				 struct snd_ctl_elem_value *ucontrol)
90862306a36Sopenharmony_ci{
90962306a36Sopenharmony_ci	struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
91062306a36Sopenharmony_ci	struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(cpu_dai);
91162306a36Sopenharmony_ci	struct regmap *regmap = spdif_priv->regmap;
91262306a36Sopenharmony_ci	u32 val;
91362306a36Sopenharmony_ci
91462306a36Sopenharmony_ci	regmap_read(regmap, REG_SPDIF_SIS, &val);
91562306a36Sopenharmony_ci	ucontrol->value.integer.value[0] = (val & INT_VAL_NOGOOD) != 0;
91662306a36Sopenharmony_ci	regmap_write(regmap, REG_SPDIF_SIC, INT_VAL_NOGOOD);
91762306a36Sopenharmony_ci
91862306a36Sopenharmony_ci	return 0;
91962306a36Sopenharmony_ci}
92062306a36Sopenharmony_ci
92162306a36Sopenharmony_cistatic int fsl_spdif_tx_vbit_get(struct snd_kcontrol *kcontrol,
92262306a36Sopenharmony_ci				 struct snd_ctl_elem_value *ucontrol)
92362306a36Sopenharmony_ci{
92462306a36Sopenharmony_ci	struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
92562306a36Sopenharmony_ci	struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(cpu_dai);
92662306a36Sopenharmony_ci	struct regmap *regmap = spdif_priv->regmap;
92762306a36Sopenharmony_ci	u32 val;
92862306a36Sopenharmony_ci
92962306a36Sopenharmony_ci	regmap_read(regmap, REG_SPDIF_SCR, &val);
93062306a36Sopenharmony_ci	val = (val & SCR_VAL_MASK) >> SCR_VAL_OFFSET;
93162306a36Sopenharmony_ci	val = 1 - val;
93262306a36Sopenharmony_ci	ucontrol->value.integer.value[0] = val;
93362306a36Sopenharmony_ci
93462306a36Sopenharmony_ci	return 0;
93562306a36Sopenharmony_ci}
93662306a36Sopenharmony_ci
93762306a36Sopenharmony_cistatic int fsl_spdif_tx_vbit_put(struct snd_kcontrol *kcontrol,
93862306a36Sopenharmony_ci				 struct snd_ctl_elem_value *ucontrol)
93962306a36Sopenharmony_ci{
94062306a36Sopenharmony_ci	struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
94162306a36Sopenharmony_ci	struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(cpu_dai);
94262306a36Sopenharmony_ci	struct regmap *regmap = spdif_priv->regmap;
94362306a36Sopenharmony_ci	u32 val = (1 - ucontrol->value.integer.value[0]) << SCR_VAL_OFFSET;
94462306a36Sopenharmony_ci
94562306a36Sopenharmony_ci	regmap_update_bits(regmap, REG_SPDIF_SCR, SCR_VAL_MASK, val);
94662306a36Sopenharmony_ci
94762306a36Sopenharmony_ci	return 0;
94862306a36Sopenharmony_ci}
94962306a36Sopenharmony_ci
95062306a36Sopenharmony_cistatic int fsl_spdif_rx_rcm_get(struct snd_kcontrol *kcontrol,
95162306a36Sopenharmony_ci				struct snd_ctl_elem_value *ucontrol)
95262306a36Sopenharmony_ci{
95362306a36Sopenharmony_ci	struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
95462306a36Sopenharmony_ci	struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(cpu_dai);
95562306a36Sopenharmony_ci	struct regmap *regmap = spdif_priv->regmap;
95662306a36Sopenharmony_ci	u32 val;
95762306a36Sopenharmony_ci
95862306a36Sopenharmony_ci	regmap_read(regmap, REG_SPDIF_SCR, &val);
95962306a36Sopenharmony_ci	val = (val & SCR_RAW_CAPTURE_MODE) ? 1 : 0;
96062306a36Sopenharmony_ci	ucontrol->value.integer.value[0] = val;
96162306a36Sopenharmony_ci
96262306a36Sopenharmony_ci	return 0;
96362306a36Sopenharmony_ci}
96462306a36Sopenharmony_ci
96562306a36Sopenharmony_cistatic int fsl_spdif_rx_rcm_put(struct snd_kcontrol *kcontrol,
96662306a36Sopenharmony_ci				struct snd_ctl_elem_value *ucontrol)
96762306a36Sopenharmony_ci{
96862306a36Sopenharmony_ci	struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
96962306a36Sopenharmony_ci	struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(cpu_dai);
97062306a36Sopenharmony_ci	struct regmap *regmap = spdif_priv->regmap;
97162306a36Sopenharmony_ci	u32 val = (ucontrol->value.integer.value[0] ? SCR_RAW_CAPTURE_MODE : 0);
97262306a36Sopenharmony_ci
97362306a36Sopenharmony_ci	if (val)
97462306a36Sopenharmony_ci		cpu_dai->driver->capture.formats |= SNDRV_PCM_FMTBIT_S32_LE;
97562306a36Sopenharmony_ci	else
97662306a36Sopenharmony_ci		cpu_dai->driver->capture.formats &= ~SNDRV_PCM_FMTBIT_S32_LE;
97762306a36Sopenharmony_ci
97862306a36Sopenharmony_ci	regmap_update_bits(regmap, REG_SPDIF_SCR, SCR_RAW_CAPTURE_MODE, val);
97962306a36Sopenharmony_ci
98062306a36Sopenharmony_ci	return 0;
98162306a36Sopenharmony_ci}
98262306a36Sopenharmony_ci
98362306a36Sopenharmony_cistatic int fsl_spdif_bypass_get(struct snd_kcontrol *kcontrol,
98462306a36Sopenharmony_ci				struct snd_ctl_elem_value *ucontrol)
98562306a36Sopenharmony_ci{
98662306a36Sopenharmony_ci	struct snd_soc_dai *dai = snd_kcontrol_chip(kcontrol);
98762306a36Sopenharmony_ci	struct fsl_spdif_priv *priv = snd_soc_dai_get_drvdata(dai);
98862306a36Sopenharmony_ci
98962306a36Sopenharmony_ci	ucontrol->value.integer.value[0] = priv->bypass ? 1 : 0;
99062306a36Sopenharmony_ci
99162306a36Sopenharmony_ci	return 0;
99262306a36Sopenharmony_ci}
99362306a36Sopenharmony_ci
99462306a36Sopenharmony_cistatic int fsl_spdif_bypass_put(struct snd_kcontrol *kcontrol,
99562306a36Sopenharmony_ci				struct snd_ctl_elem_value *ucontrol)
99662306a36Sopenharmony_ci{
99762306a36Sopenharmony_ci	struct snd_soc_dai *dai = snd_kcontrol_chip(kcontrol);
99862306a36Sopenharmony_ci	struct fsl_spdif_priv *priv = snd_soc_dai_get_drvdata(dai);
99962306a36Sopenharmony_ci	struct snd_soc_card *card = dai->component->card;
100062306a36Sopenharmony_ci	bool set = (ucontrol->value.integer.value[0] != 0);
100162306a36Sopenharmony_ci	struct regmap *regmap = priv->regmap;
100262306a36Sopenharmony_ci	struct snd_soc_pcm_runtime *rtd;
100362306a36Sopenharmony_ci	u32 scr, mask;
100462306a36Sopenharmony_ci	int stream;
100562306a36Sopenharmony_ci
100662306a36Sopenharmony_ci	rtd = snd_soc_get_pcm_runtime(card, card->dai_link);
100762306a36Sopenharmony_ci
100862306a36Sopenharmony_ci	if (priv->bypass == set)
100962306a36Sopenharmony_ci		return 0; /* nothing to do */
101062306a36Sopenharmony_ci
101162306a36Sopenharmony_ci	if (snd_soc_dai_active(dai)) {
101262306a36Sopenharmony_ci		dev_err(dai->dev, "Cannot change BYPASS mode while stream is running.\n");
101362306a36Sopenharmony_ci		return -EBUSY;
101462306a36Sopenharmony_ci	}
101562306a36Sopenharmony_ci
101662306a36Sopenharmony_ci	pm_runtime_get_sync(dai->dev);
101762306a36Sopenharmony_ci
101862306a36Sopenharmony_ci	if (set) {
101962306a36Sopenharmony_ci		/* Disable interrupts */
102062306a36Sopenharmony_ci		regmap_update_bits(regmap, REG_SPDIF_SIE, 0xffffff, 0);
102162306a36Sopenharmony_ci
102262306a36Sopenharmony_ci		/* Configure BYPASS mode */
102362306a36Sopenharmony_ci		scr = SCR_TXSEL_RX | SCR_RXFIFO_OFF;
102462306a36Sopenharmony_ci		mask = SCR_RXFIFO_FSEL_MASK | SCR_RXFIFO_AUTOSYNC_MASK |
102562306a36Sopenharmony_ci			SCR_RXFIFO_CTL_MASK | SCR_RXFIFO_OFF_MASK | SCR_TXSEL_MASK;
102662306a36Sopenharmony_ci		/* Power up SPDIF module */
102762306a36Sopenharmony_ci		mask |= SCR_LOW_POWER;
102862306a36Sopenharmony_ci	} else {
102962306a36Sopenharmony_ci		/* Power down SPDIF module, disable TX */
103062306a36Sopenharmony_ci		scr = SCR_LOW_POWER | SCR_TXSEL_OFF;
103162306a36Sopenharmony_ci		mask = SCR_LOW_POWER | SCR_TXSEL_MASK;
103262306a36Sopenharmony_ci	}
103362306a36Sopenharmony_ci
103462306a36Sopenharmony_ci	regmap_update_bits(regmap, REG_SPDIF_SCR, mask, scr);
103562306a36Sopenharmony_ci
103662306a36Sopenharmony_ci	/* Disable playback & capture if BYPASS mode is enabled, enable otherwise */
103762306a36Sopenharmony_ci	for_each_pcm_streams(stream)
103862306a36Sopenharmony_ci		rtd->pcm->streams[stream].substream_count = (set ? 0 : 1);
103962306a36Sopenharmony_ci
104062306a36Sopenharmony_ci	priv->bypass = set;
104162306a36Sopenharmony_ci	pm_runtime_put_sync(dai->dev);
104262306a36Sopenharmony_ci
104362306a36Sopenharmony_ci	return 0;
104462306a36Sopenharmony_ci}
104562306a36Sopenharmony_ci
104662306a36Sopenharmony_ci/* DPLL lock information */
104762306a36Sopenharmony_cistatic int fsl_spdif_rxrate_info(struct snd_kcontrol *kcontrol,
104862306a36Sopenharmony_ci				struct snd_ctl_elem_info *uinfo)
104962306a36Sopenharmony_ci{
105062306a36Sopenharmony_ci	uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
105162306a36Sopenharmony_ci	uinfo->count = 1;
105262306a36Sopenharmony_ci	uinfo->value.integer.min = 16000;
105362306a36Sopenharmony_ci	uinfo->value.integer.max = 192000;
105462306a36Sopenharmony_ci
105562306a36Sopenharmony_ci	return 0;
105662306a36Sopenharmony_ci}
105762306a36Sopenharmony_ci
105862306a36Sopenharmony_cistatic u32 gainsel_multi[GAINSEL_MULTI_MAX] = {
105962306a36Sopenharmony_ci	24, 16, 12, 8, 6, 4, 3,
106062306a36Sopenharmony_ci};
106162306a36Sopenharmony_ci
106262306a36Sopenharmony_ci/* Get RX data clock rate given the SPDIF bus_clk */
106362306a36Sopenharmony_cistatic int spdif_get_rxclk_rate(struct fsl_spdif_priv *spdif_priv,
106462306a36Sopenharmony_ci				enum spdif_gainsel gainsel)
106562306a36Sopenharmony_ci{
106662306a36Sopenharmony_ci	struct regmap *regmap = spdif_priv->regmap;
106762306a36Sopenharmony_ci	struct platform_device *pdev = spdif_priv->pdev;
106862306a36Sopenharmony_ci	u64 tmpval64, busclk_freq = 0;
106962306a36Sopenharmony_ci	u32 freqmeas, phaseconf;
107062306a36Sopenharmony_ci	u8 clksrc;
107162306a36Sopenharmony_ci
107262306a36Sopenharmony_ci	regmap_read(regmap, REG_SPDIF_SRFM, &freqmeas);
107362306a36Sopenharmony_ci	regmap_read(regmap, REG_SPDIF_SRPC, &phaseconf);
107462306a36Sopenharmony_ci
107562306a36Sopenharmony_ci	clksrc = (phaseconf >> SRPC_CLKSRC_SEL_OFFSET) & 0xf;
107662306a36Sopenharmony_ci
107762306a36Sopenharmony_ci	/* Get bus clock from system */
107862306a36Sopenharmony_ci	if (srpc_dpll_locked[clksrc] && (phaseconf & SRPC_DPLL_LOCKED))
107962306a36Sopenharmony_ci		busclk_freq = clk_get_rate(spdif_priv->sysclk);
108062306a36Sopenharmony_ci
108162306a36Sopenharmony_ci	/* FreqMeas_CLK = (BUS_CLK * FreqMeas) / 2 ^ 10 / GAINSEL / 128 */
108262306a36Sopenharmony_ci	tmpval64 = (u64) busclk_freq * freqmeas;
108362306a36Sopenharmony_ci	do_div(tmpval64, gainsel_multi[gainsel] * 1024);
108462306a36Sopenharmony_ci	do_div(tmpval64, 128 * 1024);
108562306a36Sopenharmony_ci
108662306a36Sopenharmony_ci	dev_dbg(&pdev->dev, "FreqMeas: %d\n", freqmeas);
108762306a36Sopenharmony_ci	dev_dbg(&pdev->dev, "BusclkFreq: %lld\n", busclk_freq);
108862306a36Sopenharmony_ci	dev_dbg(&pdev->dev, "RxRate: %lld\n", tmpval64);
108962306a36Sopenharmony_ci
109062306a36Sopenharmony_ci	return (int)tmpval64;
109162306a36Sopenharmony_ci}
109262306a36Sopenharmony_ci
109362306a36Sopenharmony_ci/*
109462306a36Sopenharmony_ci * Get DPLL lock or not info from stable interrupt status register.
109562306a36Sopenharmony_ci * User application must use this control to get locked,
109662306a36Sopenharmony_ci * then can do next PCM operation
109762306a36Sopenharmony_ci */
109862306a36Sopenharmony_cistatic int fsl_spdif_rxrate_get(struct snd_kcontrol *kcontrol,
109962306a36Sopenharmony_ci				struct snd_ctl_elem_value *ucontrol)
110062306a36Sopenharmony_ci{
110162306a36Sopenharmony_ci	struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
110262306a36Sopenharmony_ci	struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(cpu_dai);
110362306a36Sopenharmony_ci	int rate = 0;
110462306a36Sopenharmony_ci
110562306a36Sopenharmony_ci	if (spdif_priv->dpll_locked)
110662306a36Sopenharmony_ci		rate = spdif_get_rxclk_rate(spdif_priv, SPDIF_DEFAULT_GAINSEL);
110762306a36Sopenharmony_ci
110862306a36Sopenharmony_ci	ucontrol->value.integer.value[0] = rate;
110962306a36Sopenharmony_ci
111062306a36Sopenharmony_ci	return 0;
111162306a36Sopenharmony_ci}
111262306a36Sopenharmony_ci
111362306a36Sopenharmony_ci/*
111462306a36Sopenharmony_ci * User bit sync mode:
111562306a36Sopenharmony_ci * 1 CD User channel subcode
111662306a36Sopenharmony_ci * 0 Non-CD data
111762306a36Sopenharmony_ci */
111862306a36Sopenharmony_cistatic int fsl_spdif_usync_get(struct snd_kcontrol *kcontrol,
111962306a36Sopenharmony_ci			       struct snd_ctl_elem_value *ucontrol)
112062306a36Sopenharmony_ci{
112162306a36Sopenharmony_ci	struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
112262306a36Sopenharmony_ci	struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(cpu_dai);
112362306a36Sopenharmony_ci	struct regmap *regmap = spdif_priv->regmap;
112462306a36Sopenharmony_ci	u32 val;
112562306a36Sopenharmony_ci
112662306a36Sopenharmony_ci	regmap_read(regmap, REG_SPDIF_SRCD, &val);
112762306a36Sopenharmony_ci	ucontrol->value.integer.value[0] = (val & SRCD_CD_USER) != 0;
112862306a36Sopenharmony_ci
112962306a36Sopenharmony_ci	return 0;
113062306a36Sopenharmony_ci}
113162306a36Sopenharmony_ci
113262306a36Sopenharmony_ci/*
113362306a36Sopenharmony_ci * User bit sync mode:
113462306a36Sopenharmony_ci * 1 CD User channel subcode
113562306a36Sopenharmony_ci * 0 Non-CD data
113662306a36Sopenharmony_ci */
113762306a36Sopenharmony_cistatic int fsl_spdif_usync_put(struct snd_kcontrol *kcontrol,
113862306a36Sopenharmony_ci				struct snd_ctl_elem_value *ucontrol)
113962306a36Sopenharmony_ci{
114062306a36Sopenharmony_ci	struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
114162306a36Sopenharmony_ci	struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(cpu_dai);
114262306a36Sopenharmony_ci	struct regmap *regmap = spdif_priv->regmap;
114362306a36Sopenharmony_ci	u32 val = ucontrol->value.integer.value[0] << SRCD_CD_USER_OFFSET;
114462306a36Sopenharmony_ci
114562306a36Sopenharmony_ci	regmap_update_bits(regmap, REG_SPDIF_SRCD, SRCD_CD_USER, val);
114662306a36Sopenharmony_ci
114762306a36Sopenharmony_ci	return 0;
114862306a36Sopenharmony_ci}
114962306a36Sopenharmony_ci
115062306a36Sopenharmony_ci/* FSL SPDIF IEC958 controller defines */
115162306a36Sopenharmony_cistatic struct snd_kcontrol_new fsl_spdif_ctrls[] = {
115262306a36Sopenharmony_ci	/* Status cchanel controller */
115362306a36Sopenharmony_ci	{
115462306a36Sopenharmony_ci		.iface = SNDRV_CTL_ELEM_IFACE_MIXER,
115562306a36Sopenharmony_ci		.name = SNDRV_CTL_NAME_IEC958("", PLAYBACK, DEFAULT),
115662306a36Sopenharmony_ci		.access = SNDRV_CTL_ELEM_ACCESS_READ |
115762306a36Sopenharmony_ci			SNDRV_CTL_ELEM_ACCESS_WRITE |
115862306a36Sopenharmony_ci			SNDRV_CTL_ELEM_ACCESS_VOLATILE,
115962306a36Sopenharmony_ci		.info = fsl_spdif_info,
116062306a36Sopenharmony_ci		.get = fsl_spdif_pb_get,
116162306a36Sopenharmony_ci		.put = fsl_spdif_pb_put,
116262306a36Sopenharmony_ci	},
116362306a36Sopenharmony_ci	{
116462306a36Sopenharmony_ci		.iface = SNDRV_CTL_ELEM_IFACE_PCM,
116562306a36Sopenharmony_ci		.name = SNDRV_CTL_NAME_IEC958("", CAPTURE, DEFAULT),
116662306a36Sopenharmony_ci		.access = SNDRV_CTL_ELEM_ACCESS_READ |
116762306a36Sopenharmony_ci			SNDRV_CTL_ELEM_ACCESS_VOLATILE,
116862306a36Sopenharmony_ci		.info = fsl_spdif_info,
116962306a36Sopenharmony_ci		.get = fsl_spdif_capture_get,
117062306a36Sopenharmony_ci	},
117162306a36Sopenharmony_ci	/* User bits controller */
117262306a36Sopenharmony_ci	{
117362306a36Sopenharmony_ci		.iface = SNDRV_CTL_ELEM_IFACE_PCM,
117462306a36Sopenharmony_ci		.name = "IEC958 Subcode Capture Default",
117562306a36Sopenharmony_ci		.access = SNDRV_CTL_ELEM_ACCESS_READ |
117662306a36Sopenharmony_ci			SNDRV_CTL_ELEM_ACCESS_VOLATILE,
117762306a36Sopenharmony_ci		.info = fsl_spdif_info,
117862306a36Sopenharmony_ci		.get = fsl_spdif_subcode_get,
117962306a36Sopenharmony_ci	},
118062306a36Sopenharmony_ci	{
118162306a36Sopenharmony_ci		.iface = SNDRV_CTL_ELEM_IFACE_PCM,
118262306a36Sopenharmony_ci		.name = "IEC958 Q-subcode Capture Default",
118362306a36Sopenharmony_ci		.access = SNDRV_CTL_ELEM_ACCESS_READ |
118462306a36Sopenharmony_ci			SNDRV_CTL_ELEM_ACCESS_VOLATILE,
118562306a36Sopenharmony_ci		.info = fsl_spdif_qinfo,
118662306a36Sopenharmony_ci		.get = fsl_spdif_qget,
118762306a36Sopenharmony_ci	},
118862306a36Sopenharmony_ci	/* Valid bit error controller */
118962306a36Sopenharmony_ci	{
119062306a36Sopenharmony_ci		.iface = SNDRV_CTL_ELEM_IFACE_PCM,
119162306a36Sopenharmony_ci		.name = "IEC958 RX V-Bit Errors",
119262306a36Sopenharmony_ci		.access = SNDRV_CTL_ELEM_ACCESS_READ |
119362306a36Sopenharmony_ci			SNDRV_CTL_ELEM_ACCESS_VOLATILE,
119462306a36Sopenharmony_ci		.info = snd_ctl_boolean_mono_info,
119562306a36Sopenharmony_ci		.get = fsl_spdif_rx_vbit_get,
119662306a36Sopenharmony_ci	},
119762306a36Sopenharmony_ci	{
119862306a36Sopenharmony_ci		.iface = SNDRV_CTL_ELEM_IFACE_PCM,
119962306a36Sopenharmony_ci		.name = "IEC958 TX V-Bit",
120062306a36Sopenharmony_ci		.access = SNDRV_CTL_ELEM_ACCESS_READ |
120162306a36Sopenharmony_ci			SNDRV_CTL_ELEM_ACCESS_WRITE |
120262306a36Sopenharmony_ci			SNDRV_CTL_ELEM_ACCESS_VOLATILE,
120362306a36Sopenharmony_ci		.info = snd_ctl_boolean_mono_info,
120462306a36Sopenharmony_ci		.get = fsl_spdif_tx_vbit_get,
120562306a36Sopenharmony_ci		.put = fsl_spdif_tx_vbit_put,
120662306a36Sopenharmony_ci	},
120762306a36Sopenharmony_ci	/* DPLL lock info get controller */
120862306a36Sopenharmony_ci	{
120962306a36Sopenharmony_ci		.iface = SNDRV_CTL_ELEM_IFACE_PCM,
121062306a36Sopenharmony_ci		.name = RX_SAMPLE_RATE_KCONTROL,
121162306a36Sopenharmony_ci		.access = SNDRV_CTL_ELEM_ACCESS_READ |
121262306a36Sopenharmony_ci			SNDRV_CTL_ELEM_ACCESS_VOLATILE,
121362306a36Sopenharmony_ci		.info = fsl_spdif_rxrate_info,
121462306a36Sopenharmony_ci		.get = fsl_spdif_rxrate_get,
121562306a36Sopenharmony_ci	},
121662306a36Sopenharmony_ci	/* RX bypass controller */
121762306a36Sopenharmony_ci	{
121862306a36Sopenharmony_ci		.iface = SNDRV_CTL_ELEM_IFACE_PCM,
121962306a36Sopenharmony_ci		.name = "Bypass Mode",
122062306a36Sopenharmony_ci		.access = SNDRV_CTL_ELEM_ACCESS_READWRITE,
122162306a36Sopenharmony_ci		.info = snd_ctl_boolean_mono_info,
122262306a36Sopenharmony_ci		.get = fsl_spdif_bypass_get,
122362306a36Sopenharmony_ci		.put = fsl_spdif_bypass_put,
122462306a36Sopenharmony_ci	},
122562306a36Sopenharmony_ci	/* User bit sync mode set/get controller */
122662306a36Sopenharmony_ci	{
122762306a36Sopenharmony_ci		.iface = SNDRV_CTL_ELEM_IFACE_PCM,
122862306a36Sopenharmony_ci		.name = "IEC958 USyncMode CDText",
122962306a36Sopenharmony_ci		.access = SNDRV_CTL_ELEM_ACCESS_READ |
123062306a36Sopenharmony_ci			SNDRV_CTL_ELEM_ACCESS_WRITE |
123162306a36Sopenharmony_ci			SNDRV_CTL_ELEM_ACCESS_VOLATILE,
123262306a36Sopenharmony_ci		.info = snd_ctl_boolean_mono_info,
123362306a36Sopenharmony_ci		.get = fsl_spdif_usync_get,
123462306a36Sopenharmony_ci		.put = fsl_spdif_usync_put,
123562306a36Sopenharmony_ci	},
123662306a36Sopenharmony_ci};
123762306a36Sopenharmony_ci
123862306a36Sopenharmony_cistatic struct snd_kcontrol_new fsl_spdif_ctrls_rcm[] = {
123962306a36Sopenharmony_ci	{
124062306a36Sopenharmony_ci		.iface = SNDRV_CTL_ELEM_IFACE_PCM,
124162306a36Sopenharmony_ci		.name = "IEC958 Raw Capture Mode",
124262306a36Sopenharmony_ci		.access = SNDRV_CTL_ELEM_ACCESS_READ |
124362306a36Sopenharmony_ci			SNDRV_CTL_ELEM_ACCESS_WRITE |
124462306a36Sopenharmony_ci			SNDRV_CTL_ELEM_ACCESS_VOLATILE,
124562306a36Sopenharmony_ci		.info = snd_ctl_boolean_mono_info,
124662306a36Sopenharmony_ci		.get = fsl_spdif_rx_rcm_get,
124762306a36Sopenharmony_ci		.put = fsl_spdif_rx_rcm_put,
124862306a36Sopenharmony_ci	},
124962306a36Sopenharmony_ci};
125062306a36Sopenharmony_ci
125162306a36Sopenharmony_cistatic int fsl_spdif_dai_probe(struct snd_soc_dai *dai)
125262306a36Sopenharmony_ci{
125362306a36Sopenharmony_ci	struct fsl_spdif_priv *spdif_private = snd_soc_dai_get_drvdata(dai);
125462306a36Sopenharmony_ci
125562306a36Sopenharmony_ci	snd_soc_dai_init_dma_data(dai, &spdif_private->dma_params_tx,
125662306a36Sopenharmony_ci				  &spdif_private->dma_params_rx);
125762306a36Sopenharmony_ci
125862306a36Sopenharmony_ci	snd_soc_add_dai_controls(dai, fsl_spdif_ctrls, ARRAY_SIZE(fsl_spdif_ctrls));
125962306a36Sopenharmony_ci
126062306a36Sopenharmony_ci	if (spdif_private->soc->raw_capture_mode)
126162306a36Sopenharmony_ci		snd_soc_add_dai_controls(dai, fsl_spdif_ctrls_rcm,
126262306a36Sopenharmony_ci					 ARRAY_SIZE(fsl_spdif_ctrls_rcm));
126362306a36Sopenharmony_ci
126462306a36Sopenharmony_ci	spdif_private->snd_card = dai->component->card->snd_card;
126562306a36Sopenharmony_ci	spdif_private->rxrate_kcontrol = snd_soc_card_get_kcontrol(dai->component->card,
126662306a36Sopenharmony_ci								   RX_SAMPLE_RATE_KCONTROL);
126762306a36Sopenharmony_ci	if (!spdif_private->rxrate_kcontrol)
126862306a36Sopenharmony_ci		dev_err(&spdif_private->pdev->dev, "failed to get %s kcontrol\n",
126962306a36Sopenharmony_ci			RX_SAMPLE_RATE_KCONTROL);
127062306a36Sopenharmony_ci
127162306a36Sopenharmony_ci	/*Clear the val bit for Tx*/
127262306a36Sopenharmony_ci	regmap_update_bits(spdif_private->regmap, REG_SPDIF_SCR,
127362306a36Sopenharmony_ci			   SCR_VAL_MASK, SCR_VAL_CLEAR);
127462306a36Sopenharmony_ci
127562306a36Sopenharmony_ci	return 0;
127662306a36Sopenharmony_ci}
127762306a36Sopenharmony_ci
127862306a36Sopenharmony_cistatic const struct snd_soc_dai_ops fsl_spdif_dai_ops = {
127962306a36Sopenharmony_ci	.probe		= fsl_spdif_dai_probe,
128062306a36Sopenharmony_ci	.startup	= fsl_spdif_startup,
128162306a36Sopenharmony_ci	.hw_params	= fsl_spdif_hw_params,
128262306a36Sopenharmony_ci	.trigger	= fsl_spdif_trigger,
128362306a36Sopenharmony_ci	.shutdown	= fsl_spdif_shutdown,
128462306a36Sopenharmony_ci};
128562306a36Sopenharmony_ci
128662306a36Sopenharmony_cistatic struct snd_soc_dai_driver fsl_spdif_dai = {
128762306a36Sopenharmony_ci	.playback = {
128862306a36Sopenharmony_ci		.stream_name = "CPU-Playback",
128962306a36Sopenharmony_ci		.channels_min = 2,
129062306a36Sopenharmony_ci		.channels_max = 2,
129162306a36Sopenharmony_ci		.rates = FSL_SPDIF_RATES_PLAYBACK,
129262306a36Sopenharmony_ci		.formats = FSL_SPDIF_FORMATS_PLAYBACK,
129362306a36Sopenharmony_ci	},
129462306a36Sopenharmony_ci	.capture = {
129562306a36Sopenharmony_ci		.stream_name = "CPU-Capture",
129662306a36Sopenharmony_ci		.channels_min = 2,
129762306a36Sopenharmony_ci		.channels_max = 2,
129862306a36Sopenharmony_ci		.rates = FSL_SPDIF_RATES_CAPTURE,
129962306a36Sopenharmony_ci		.formats = FSL_SPDIF_FORMATS_CAPTURE,
130062306a36Sopenharmony_ci	},
130162306a36Sopenharmony_ci	.ops = &fsl_spdif_dai_ops,
130262306a36Sopenharmony_ci};
130362306a36Sopenharmony_ci
130462306a36Sopenharmony_cistatic const struct snd_soc_component_driver fsl_spdif_component = {
130562306a36Sopenharmony_ci	.name			= "fsl-spdif",
130662306a36Sopenharmony_ci	.legacy_dai_naming	= 1,
130762306a36Sopenharmony_ci};
130862306a36Sopenharmony_ci
130962306a36Sopenharmony_ci/* FSL SPDIF REGMAP */
131062306a36Sopenharmony_cistatic const struct reg_default fsl_spdif_reg_defaults[] = {
131162306a36Sopenharmony_ci	{REG_SPDIF_SCR,    0x00000400},
131262306a36Sopenharmony_ci	{REG_SPDIF_SRCD,   0x00000000},
131362306a36Sopenharmony_ci	{REG_SPDIF_SIE,	   0x00000000},
131462306a36Sopenharmony_ci	{REG_SPDIF_STL,	   0x00000000},
131562306a36Sopenharmony_ci	{REG_SPDIF_STR,	   0x00000000},
131662306a36Sopenharmony_ci	{REG_SPDIF_STCSCH, 0x00000000},
131762306a36Sopenharmony_ci	{REG_SPDIF_STCSCL, 0x00000000},
131862306a36Sopenharmony_ci	{REG_SPDIF_STCSPH, 0x00000000},
131962306a36Sopenharmony_ci	{REG_SPDIF_STCSPL, 0x00000000},
132062306a36Sopenharmony_ci	{REG_SPDIF_STC,	   0x00020f00},
132162306a36Sopenharmony_ci};
132262306a36Sopenharmony_ci
132362306a36Sopenharmony_cistatic bool fsl_spdif_readable_reg(struct device *dev, unsigned int reg)
132462306a36Sopenharmony_ci{
132562306a36Sopenharmony_ci	switch (reg) {
132662306a36Sopenharmony_ci	case REG_SPDIF_SCR:
132762306a36Sopenharmony_ci	case REG_SPDIF_SRCD:
132862306a36Sopenharmony_ci	case REG_SPDIF_SRPC:
132962306a36Sopenharmony_ci	case REG_SPDIF_SIE:
133062306a36Sopenharmony_ci	case REG_SPDIF_SIS:
133162306a36Sopenharmony_ci	case REG_SPDIF_SRL:
133262306a36Sopenharmony_ci	case REG_SPDIF_SRR:
133362306a36Sopenharmony_ci	case REG_SPDIF_SRCSH:
133462306a36Sopenharmony_ci	case REG_SPDIF_SRCSL:
133562306a36Sopenharmony_ci	case REG_SPDIF_SRU:
133662306a36Sopenharmony_ci	case REG_SPDIF_SRQ:
133762306a36Sopenharmony_ci	case REG_SPDIF_STCSCH:
133862306a36Sopenharmony_ci	case REG_SPDIF_STCSCL:
133962306a36Sopenharmony_ci	case REG_SPDIF_STCSPH:
134062306a36Sopenharmony_ci	case REG_SPDIF_STCSPL:
134162306a36Sopenharmony_ci	case REG_SPDIF_SRFM:
134262306a36Sopenharmony_ci	case REG_SPDIF_STC:
134362306a36Sopenharmony_ci	case REG_SPDIF_SRCCA_31_0:
134462306a36Sopenharmony_ci	case REG_SPDIF_SRCCA_63_32:
134562306a36Sopenharmony_ci	case REG_SPDIF_SRCCA_95_64:
134662306a36Sopenharmony_ci	case REG_SPDIF_SRCCA_127_96:
134762306a36Sopenharmony_ci	case REG_SPDIF_SRCCA_159_128:
134862306a36Sopenharmony_ci	case REG_SPDIF_SRCCA_191_160:
134962306a36Sopenharmony_ci	case REG_SPDIF_STCCA_31_0:
135062306a36Sopenharmony_ci	case REG_SPDIF_STCCA_63_32:
135162306a36Sopenharmony_ci	case REG_SPDIF_STCCA_95_64:
135262306a36Sopenharmony_ci	case REG_SPDIF_STCCA_127_96:
135362306a36Sopenharmony_ci	case REG_SPDIF_STCCA_159_128:
135462306a36Sopenharmony_ci	case REG_SPDIF_STCCA_191_160:
135562306a36Sopenharmony_ci		return true;
135662306a36Sopenharmony_ci	default:
135762306a36Sopenharmony_ci		return false;
135862306a36Sopenharmony_ci	}
135962306a36Sopenharmony_ci}
136062306a36Sopenharmony_ci
136162306a36Sopenharmony_cistatic bool fsl_spdif_volatile_reg(struct device *dev, unsigned int reg)
136262306a36Sopenharmony_ci{
136362306a36Sopenharmony_ci	switch (reg) {
136462306a36Sopenharmony_ci	case REG_SPDIF_SRPC:
136562306a36Sopenharmony_ci	case REG_SPDIF_SIS:
136662306a36Sopenharmony_ci	case REG_SPDIF_SRL:
136762306a36Sopenharmony_ci	case REG_SPDIF_SRR:
136862306a36Sopenharmony_ci	case REG_SPDIF_SRCSH:
136962306a36Sopenharmony_ci	case REG_SPDIF_SRCSL:
137062306a36Sopenharmony_ci	case REG_SPDIF_SRU:
137162306a36Sopenharmony_ci	case REG_SPDIF_SRQ:
137262306a36Sopenharmony_ci	case REG_SPDIF_SRFM:
137362306a36Sopenharmony_ci	case REG_SPDIF_SRCCA_31_0:
137462306a36Sopenharmony_ci	case REG_SPDIF_SRCCA_63_32:
137562306a36Sopenharmony_ci	case REG_SPDIF_SRCCA_95_64:
137662306a36Sopenharmony_ci	case REG_SPDIF_SRCCA_127_96:
137762306a36Sopenharmony_ci	case REG_SPDIF_SRCCA_159_128:
137862306a36Sopenharmony_ci	case REG_SPDIF_SRCCA_191_160:
137962306a36Sopenharmony_ci		return true;
138062306a36Sopenharmony_ci	default:
138162306a36Sopenharmony_ci		return false;
138262306a36Sopenharmony_ci	}
138362306a36Sopenharmony_ci}
138462306a36Sopenharmony_ci
138562306a36Sopenharmony_cistatic bool fsl_spdif_writeable_reg(struct device *dev, unsigned int reg)
138662306a36Sopenharmony_ci{
138762306a36Sopenharmony_ci	switch (reg) {
138862306a36Sopenharmony_ci	case REG_SPDIF_SCR:
138962306a36Sopenharmony_ci	case REG_SPDIF_SRCD:
139062306a36Sopenharmony_ci	case REG_SPDIF_SRPC:
139162306a36Sopenharmony_ci	case REG_SPDIF_SIE:
139262306a36Sopenharmony_ci	case REG_SPDIF_SIC:
139362306a36Sopenharmony_ci	case REG_SPDIF_STL:
139462306a36Sopenharmony_ci	case REG_SPDIF_STR:
139562306a36Sopenharmony_ci	case REG_SPDIF_STCSCH:
139662306a36Sopenharmony_ci	case REG_SPDIF_STCSCL:
139762306a36Sopenharmony_ci	case REG_SPDIF_STCSPH:
139862306a36Sopenharmony_ci	case REG_SPDIF_STCSPL:
139962306a36Sopenharmony_ci	case REG_SPDIF_STC:
140062306a36Sopenharmony_ci	case REG_SPDIF_STCCA_31_0:
140162306a36Sopenharmony_ci	case REG_SPDIF_STCCA_63_32:
140262306a36Sopenharmony_ci	case REG_SPDIF_STCCA_95_64:
140362306a36Sopenharmony_ci	case REG_SPDIF_STCCA_127_96:
140462306a36Sopenharmony_ci	case REG_SPDIF_STCCA_159_128:
140562306a36Sopenharmony_ci	case REG_SPDIF_STCCA_191_160:
140662306a36Sopenharmony_ci		return true;
140762306a36Sopenharmony_ci	default:
140862306a36Sopenharmony_ci		return false;
140962306a36Sopenharmony_ci	}
141062306a36Sopenharmony_ci}
141162306a36Sopenharmony_ci
141262306a36Sopenharmony_cistatic const struct regmap_config fsl_spdif_regmap_config = {
141362306a36Sopenharmony_ci	.reg_bits = 32,
141462306a36Sopenharmony_ci	.reg_stride = 4,
141562306a36Sopenharmony_ci	.val_bits = 32,
141662306a36Sopenharmony_ci
141762306a36Sopenharmony_ci	.max_register = REG_SPDIF_STCCA_191_160,
141862306a36Sopenharmony_ci	.reg_defaults = fsl_spdif_reg_defaults,
141962306a36Sopenharmony_ci	.num_reg_defaults = ARRAY_SIZE(fsl_spdif_reg_defaults),
142062306a36Sopenharmony_ci	.readable_reg = fsl_spdif_readable_reg,
142162306a36Sopenharmony_ci	.volatile_reg = fsl_spdif_volatile_reg,
142262306a36Sopenharmony_ci	.writeable_reg = fsl_spdif_writeable_reg,
142362306a36Sopenharmony_ci	.cache_type = REGCACHE_FLAT,
142462306a36Sopenharmony_ci};
142562306a36Sopenharmony_ci
142662306a36Sopenharmony_cistatic u32 fsl_spdif_txclk_caldiv(struct fsl_spdif_priv *spdif_priv,
142762306a36Sopenharmony_ci				struct clk *clk, u64 savesub,
142862306a36Sopenharmony_ci				enum spdif_txrate index, bool round)
142962306a36Sopenharmony_ci{
143062306a36Sopenharmony_ci	static const u32 rate[] = { 22050, 32000, 44100, 48000, 88200, 96000, 176400,
143162306a36Sopenharmony_ci				    192000, };
143262306a36Sopenharmony_ci	bool is_sysclk = clk_is_match(clk, spdif_priv->sysclk);
143362306a36Sopenharmony_ci	u64 rate_ideal, rate_actual, sub;
143462306a36Sopenharmony_ci	u32 arate;
143562306a36Sopenharmony_ci	u16 sysclk_dfmin, sysclk_dfmax, sysclk_df;
143662306a36Sopenharmony_ci	u8 txclk_df;
143762306a36Sopenharmony_ci
143862306a36Sopenharmony_ci	/* The sysclk has an extra divisor [2, 512] */
143962306a36Sopenharmony_ci	sysclk_dfmin = is_sysclk ? 2 : 1;
144062306a36Sopenharmony_ci	sysclk_dfmax = is_sysclk ? 512 : 1;
144162306a36Sopenharmony_ci
144262306a36Sopenharmony_ci	for (sysclk_df = sysclk_dfmin; sysclk_df <= sysclk_dfmax; sysclk_df++) {
144362306a36Sopenharmony_ci		for (txclk_df = 1; txclk_df <= 128; txclk_df++) {
144462306a36Sopenharmony_ci			rate_ideal = rate[index] * txclk_df * 64ULL;
144562306a36Sopenharmony_ci			if (round)
144662306a36Sopenharmony_ci				rate_actual = clk_round_rate(clk, rate_ideal);
144762306a36Sopenharmony_ci			else
144862306a36Sopenharmony_ci				rate_actual = clk_get_rate(clk);
144962306a36Sopenharmony_ci
145062306a36Sopenharmony_ci			arate = rate_actual / 64;
145162306a36Sopenharmony_ci			arate /= txclk_df * sysclk_df;
145262306a36Sopenharmony_ci
145362306a36Sopenharmony_ci			if (arate == rate[index]) {
145462306a36Sopenharmony_ci				/* We are lucky */
145562306a36Sopenharmony_ci				savesub = 0;
145662306a36Sopenharmony_ci				spdif_priv->txclk_df[index] = txclk_df;
145762306a36Sopenharmony_ci				spdif_priv->sysclk_df[index] = sysclk_df;
145862306a36Sopenharmony_ci				spdif_priv->txrate[index] = arate;
145962306a36Sopenharmony_ci				goto out;
146062306a36Sopenharmony_ci			} else if (arate / rate[index] == 1) {
146162306a36Sopenharmony_ci				/* A little bigger than expect */
146262306a36Sopenharmony_ci				sub = (u64)(arate - rate[index]) * 100000;
146362306a36Sopenharmony_ci				do_div(sub, rate[index]);
146462306a36Sopenharmony_ci				if (sub >= savesub)
146562306a36Sopenharmony_ci					continue;
146662306a36Sopenharmony_ci				savesub = sub;
146762306a36Sopenharmony_ci				spdif_priv->txclk_df[index] = txclk_df;
146862306a36Sopenharmony_ci				spdif_priv->sysclk_df[index] = sysclk_df;
146962306a36Sopenharmony_ci				spdif_priv->txrate[index] = arate;
147062306a36Sopenharmony_ci			} else if (rate[index] / arate == 1) {
147162306a36Sopenharmony_ci				/* A little smaller than expect */
147262306a36Sopenharmony_ci				sub = (u64)(rate[index] - arate) * 100000;
147362306a36Sopenharmony_ci				do_div(sub, rate[index]);
147462306a36Sopenharmony_ci				if (sub >= savesub)
147562306a36Sopenharmony_ci					continue;
147662306a36Sopenharmony_ci				savesub = sub;
147762306a36Sopenharmony_ci				spdif_priv->txclk_df[index] = txclk_df;
147862306a36Sopenharmony_ci				spdif_priv->sysclk_df[index] = sysclk_df;
147962306a36Sopenharmony_ci				spdif_priv->txrate[index] = arate;
148062306a36Sopenharmony_ci			}
148162306a36Sopenharmony_ci		}
148262306a36Sopenharmony_ci	}
148362306a36Sopenharmony_ci
148462306a36Sopenharmony_ciout:
148562306a36Sopenharmony_ci	return savesub;
148662306a36Sopenharmony_ci}
148762306a36Sopenharmony_ci
148862306a36Sopenharmony_cistatic int fsl_spdif_probe_txclk(struct fsl_spdif_priv *spdif_priv,
148962306a36Sopenharmony_ci				enum spdif_txrate index)
149062306a36Sopenharmony_ci{
149162306a36Sopenharmony_ci	static const u32 rate[] = { 22050, 32000, 44100, 48000, 88200, 96000, 176400,
149262306a36Sopenharmony_ci				    192000, };
149362306a36Sopenharmony_ci	struct platform_device *pdev = spdif_priv->pdev;
149462306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
149562306a36Sopenharmony_ci	u64 savesub = 100000, ret;
149662306a36Sopenharmony_ci	struct clk *clk;
149762306a36Sopenharmony_ci	int i;
149862306a36Sopenharmony_ci
149962306a36Sopenharmony_ci	for (i = 0; i < STC_TXCLK_SRC_MAX; i++) {
150062306a36Sopenharmony_ci		clk = spdif_priv->txclk[i];
150162306a36Sopenharmony_ci		if (IS_ERR(clk)) {
150262306a36Sopenharmony_ci			dev_err(dev, "no rxtx%d clock in devicetree\n", i);
150362306a36Sopenharmony_ci			return PTR_ERR(clk);
150462306a36Sopenharmony_ci		}
150562306a36Sopenharmony_ci		if (!clk_get_rate(clk))
150662306a36Sopenharmony_ci			continue;
150762306a36Sopenharmony_ci
150862306a36Sopenharmony_ci		ret = fsl_spdif_txclk_caldiv(spdif_priv, clk, savesub, index,
150962306a36Sopenharmony_ci					     fsl_spdif_can_set_clk_rate(spdif_priv, i));
151062306a36Sopenharmony_ci		if (savesub == ret)
151162306a36Sopenharmony_ci			continue;
151262306a36Sopenharmony_ci
151362306a36Sopenharmony_ci		savesub = ret;
151462306a36Sopenharmony_ci		spdif_priv->txclk_src[index] = i;
151562306a36Sopenharmony_ci
151662306a36Sopenharmony_ci		/* To quick catch a divisor, we allow a 0.1% deviation */
151762306a36Sopenharmony_ci		if (savesub < 100)
151862306a36Sopenharmony_ci			break;
151962306a36Sopenharmony_ci	}
152062306a36Sopenharmony_ci
152162306a36Sopenharmony_ci	dev_dbg(dev, "use rxtx%d as tx clock source for %dHz sample rate\n",
152262306a36Sopenharmony_ci			spdif_priv->txclk_src[index], rate[index]);
152362306a36Sopenharmony_ci	dev_dbg(dev, "use txclk df %d for %dHz sample rate\n",
152462306a36Sopenharmony_ci			spdif_priv->txclk_df[index], rate[index]);
152562306a36Sopenharmony_ci	if (clk_is_match(spdif_priv->txclk[spdif_priv->txclk_src[index]], spdif_priv->sysclk))
152662306a36Sopenharmony_ci		dev_dbg(dev, "use sysclk df %d for %dHz sample rate\n",
152762306a36Sopenharmony_ci				spdif_priv->sysclk_df[index], rate[index]);
152862306a36Sopenharmony_ci	dev_dbg(dev, "the best rate for %dHz sample rate is %dHz\n",
152962306a36Sopenharmony_ci			rate[index], spdif_priv->txrate[index]);
153062306a36Sopenharmony_ci
153162306a36Sopenharmony_ci	return 0;
153262306a36Sopenharmony_ci}
153362306a36Sopenharmony_ci
153462306a36Sopenharmony_cistatic int fsl_spdif_probe(struct platform_device *pdev)
153562306a36Sopenharmony_ci{
153662306a36Sopenharmony_ci	struct fsl_spdif_priv *spdif_priv;
153762306a36Sopenharmony_ci	struct spdif_mixer_control *ctrl;
153862306a36Sopenharmony_ci	struct resource *res;
153962306a36Sopenharmony_ci	void __iomem *regs;
154062306a36Sopenharmony_ci	int irq, ret, i;
154162306a36Sopenharmony_ci	char tmp[16];
154262306a36Sopenharmony_ci
154362306a36Sopenharmony_ci	spdif_priv = devm_kzalloc(&pdev->dev, sizeof(*spdif_priv), GFP_KERNEL);
154462306a36Sopenharmony_ci	if (!spdif_priv)
154562306a36Sopenharmony_ci		return -ENOMEM;
154662306a36Sopenharmony_ci
154762306a36Sopenharmony_ci	spdif_priv->pdev = pdev;
154862306a36Sopenharmony_ci
154962306a36Sopenharmony_ci	spdif_priv->soc = of_device_get_match_data(&pdev->dev);
155062306a36Sopenharmony_ci
155162306a36Sopenharmony_ci	/* Initialize this copy of the CPU DAI driver structure */
155262306a36Sopenharmony_ci	memcpy(&spdif_priv->cpu_dai_drv, &fsl_spdif_dai, sizeof(fsl_spdif_dai));
155362306a36Sopenharmony_ci	spdif_priv->cpu_dai_drv.name = dev_name(&pdev->dev);
155462306a36Sopenharmony_ci	spdif_priv->cpu_dai_drv.playback.formats =
155562306a36Sopenharmony_ci				spdif_priv->soc->tx_formats;
155662306a36Sopenharmony_ci
155762306a36Sopenharmony_ci	/* Get the addresses and IRQ */
155862306a36Sopenharmony_ci	regs = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
155962306a36Sopenharmony_ci	if (IS_ERR(regs))
156062306a36Sopenharmony_ci		return PTR_ERR(regs);
156162306a36Sopenharmony_ci
156262306a36Sopenharmony_ci	spdif_priv->regmap = devm_regmap_init_mmio(&pdev->dev, regs, &fsl_spdif_regmap_config);
156362306a36Sopenharmony_ci	if (IS_ERR(spdif_priv->regmap)) {
156462306a36Sopenharmony_ci		dev_err(&pdev->dev, "regmap init failed\n");
156562306a36Sopenharmony_ci		return PTR_ERR(spdif_priv->regmap);
156662306a36Sopenharmony_ci	}
156762306a36Sopenharmony_ci
156862306a36Sopenharmony_ci	for (i = 0; i < spdif_priv->soc->interrupts; i++) {
156962306a36Sopenharmony_ci		irq = platform_get_irq(pdev, i);
157062306a36Sopenharmony_ci		if (irq < 0)
157162306a36Sopenharmony_ci			return irq;
157262306a36Sopenharmony_ci
157362306a36Sopenharmony_ci		ret = devm_request_irq(&pdev->dev, irq, spdif_isr, 0,
157462306a36Sopenharmony_ci				       dev_name(&pdev->dev), spdif_priv);
157562306a36Sopenharmony_ci		if (ret) {
157662306a36Sopenharmony_ci			dev_err(&pdev->dev, "could not claim irq %u\n", irq);
157762306a36Sopenharmony_ci			return ret;
157862306a36Sopenharmony_ci		}
157962306a36Sopenharmony_ci	}
158062306a36Sopenharmony_ci
158162306a36Sopenharmony_ci	for (i = 0; i < STC_TXCLK_SRC_MAX; i++) {
158262306a36Sopenharmony_ci		sprintf(tmp, "rxtx%d", i);
158362306a36Sopenharmony_ci		spdif_priv->txclk[i] = devm_clk_get(&pdev->dev, tmp);
158462306a36Sopenharmony_ci		if (IS_ERR(spdif_priv->txclk[i])) {
158562306a36Sopenharmony_ci			dev_err(&pdev->dev, "no rxtx%d clock in devicetree\n", i);
158662306a36Sopenharmony_ci			return PTR_ERR(spdif_priv->txclk[i]);
158762306a36Sopenharmony_ci		}
158862306a36Sopenharmony_ci	}
158962306a36Sopenharmony_ci
159062306a36Sopenharmony_ci	/* Get system clock for rx clock rate calculation */
159162306a36Sopenharmony_ci	spdif_priv->sysclk = spdif_priv->txclk[5];
159262306a36Sopenharmony_ci	if (IS_ERR(spdif_priv->sysclk)) {
159362306a36Sopenharmony_ci		dev_err(&pdev->dev, "no sys clock (rxtx5) in devicetree\n");
159462306a36Sopenharmony_ci		return PTR_ERR(spdif_priv->sysclk);
159562306a36Sopenharmony_ci	}
159662306a36Sopenharmony_ci
159762306a36Sopenharmony_ci	/* Get core clock for data register access via DMA */
159862306a36Sopenharmony_ci	spdif_priv->coreclk = devm_clk_get(&pdev->dev, "core");
159962306a36Sopenharmony_ci	if (IS_ERR(spdif_priv->coreclk)) {
160062306a36Sopenharmony_ci		dev_err(&pdev->dev, "no core clock in devicetree\n");
160162306a36Sopenharmony_ci		return PTR_ERR(spdif_priv->coreclk);
160262306a36Sopenharmony_ci	}
160362306a36Sopenharmony_ci
160462306a36Sopenharmony_ci	spdif_priv->spbaclk = devm_clk_get(&pdev->dev, "spba");
160562306a36Sopenharmony_ci	if (IS_ERR(spdif_priv->spbaclk))
160662306a36Sopenharmony_ci		dev_warn(&pdev->dev, "no spba clock in devicetree\n");
160762306a36Sopenharmony_ci
160862306a36Sopenharmony_ci	/* Select clock source for rx/tx clock */
160962306a36Sopenharmony_ci	spdif_priv->rxclk = spdif_priv->txclk[1];
161062306a36Sopenharmony_ci	if (IS_ERR(spdif_priv->rxclk)) {
161162306a36Sopenharmony_ci		dev_err(&pdev->dev, "no rxtx1 clock in devicetree\n");
161262306a36Sopenharmony_ci		return PTR_ERR(spdif_priv->rxclk);
161362306a36Sopenharmony_ci	}
161462306a36Sopenharmony_ci	spdif_priv->rxclk_src = DEFAULT_RXCLK_SRC;
161562306a36Sopenharmony_ci
161662306a36Sopenharmony_ci	fsl_asoc_get_pll_clocks(&pdev->dev, &spdif_priv->pll8k_clk,
161762306a36Sopenharmony_ci				&spdif_priv->pll11k_clk);
161862306a36Sopenharmony_ci
161962306a36Sopenharmony_ci	/* Initial spinlock for control data */
162062306a36Sopenharmony_ci	ctrl = &spdif_priv->fsl_spdif_control;
162162306a36Sopenharmony_ci	spin_lock_init(&ctrl->ctl_lock);
162262306a36Sopenharmony_ci
162362306a36Sopenharmony_ci	/* Init tx channel status default value */
162462306a36Sopenharmony_ci	ctrl->ch_status[0] = IEC958_AES0_CON_NOT_COPYRIGHT |
162562306a36Sopenharmony_ci			     IEC958_AES0_CON_EMPHASIS_5015;
162662306a36Sopenharmony_ci	ctrl->ch_status[1] = IEC958_AES1_CON_DIGDIGCONV_ID;
162762306a36Sopenharmony_ci	ctrl->ch_status[2] = 0x00;
162862306a36Sopenharmony_ci	ctrl->ch_status[3] = IEC958_AES3_CON_FS_44100 |
162962306a36Sopenharmony_ci			     IEC958_AES3_CON_CLOCK_1000PPM;
163062306a36Sopenharmony_ci
163162306a36Sopenharmony_ci	spdif_priv->dpll_locked = false;
163262306a36Sopenharmony_ci
163362306a36Sopenharmony_ci	spdif_priv->dma_params_tx.maxburst = spdif_priv->soc->tx_burst;
163462306a36Sopenharmony_ci	spdif_priv->dma_params_rx.maxburst = spdif_priv->soc->rx_burst;
163562306a36Sopenharmony_ci	spdif_priv->dma_params_tx.addr = res->start + REG_SPDIF_STL;
163662306a36Sopenharmony_ci	spdif_priv->dma_params_rx.addr = res->start + REG_SPDIF_SRL;
163762306a36Sopenharmony_ci
163862306a36Sopenharmony_ci	/* Register with ASoC */
163962306a36Sopenharmony_ci	dev_set_drvdata(&pdev->dev, spdif_priv);
164062306a36Sopenharmony_ci	pm_runtime_enable(&pdev->dev);
164162306a36Sopenharmony_ci	regcache_cache_only(spdif_priv->regmap, true);
164262306a36Sopenharmony_ci
164362306a36Sopenharmony_ci	/*
164462306a36Sopenharmony_ci	 * Register platform component before registering cpu dai for there
164562306a36Sopenharmony_ci	 * is not defer probe for platform component in snd_soc_add_pcm_runtime().
164662306a36Sopenharmony_ci	 */
164762306a36Sopenharmony_ci	ret = imx_pcm_dma_init(pdev);
164862306a36Sopenharmony_ci	if (ret) {
164962306a36Sopenharmony_ci		dev_err_probe(&pdev->dev, ret, "imx_pcm_dma_init failed\n");
165062306a36Sopenharmony_ci		goto err_pm_disable;
165162306a36Sopenharmony_ci	}
165262306a36Sopenharmony_ci
165362306a36Sopenharmony_ci	ret = devm_snd_soc_register_component(&pdev->dev, &fsl_spdif_component,
165462306a36Sopenharmony_ci					      &spdif_priv->cpu_dai_drv, 1);
165562306a36Sopenharmony_ci	if (ret) {
165662306a36Sopenharmony_ci		dev_err(&pdev->dev, "failed to register DAI: %d\n", ret);
165762306a36Sopenharmony_ci		goto err_pm_disable;
165862306a36Sopenharmony_ci	}
165962306a36Sopenharmony_ci
166062306a36Sopenharmony_ci	return ret;
166162306a36Sopenharmony_ci
166262306a36Sopenharmony_cierr_pm_disable:
166362306a36Sopenharmony_ci	pm_runtime_disable(&pdev->dev);
166462306a36Sopenharmony_ci	return ret;
166562306a36Sopenharmony_ci}
166662306a36Sopenharmony_ci
166762306a36Sopenharmony_cistatic void fsl_spdif_remove(struct platform_device *pdev)
166862306a36Sopenharmony_ci{
166962306a36Sopenharmony_ci	pm_runtime_disable(&pdev->dev);
167062306a36Sopenharmony_ci}
167162306a36Sopenharmony_ci
167262306a36Sopenharmony_ci#ifdef CONFIG_PM
167362306a36Sopenharmony_cistatic int fsl_spdif_runtime_suspend(struct device *dev)
167462306a36Sopenharmony_ci{
167562306a36Sopenharmony_ci	struct fsl_spdif_priv *spdif_priv = dev_get_drvdata(dev);
167662306a36Sopenharmony_ci	int i;
167762306a36Sopenharmony_ci
167862306a36Sopenharmony_ci	/* Disable all the interrupts */
167962306a36Sopenharmony_ci	regmap_update_bits(spdif_priv->regmap, REG_SPDIF_SIE, 0xffffff, 0);
168062306a36Sopenharmony_ci
168162306a36Sopenharmony_ci	regmap_read(spdif_priv->regmap, REG_SPDIF_SRPC,
168262306a36Sopenharmony_ci			&spdif_priv->regcache_srpc);
168362306a36Sopenharmony_ci	regcache_cache_only(spdif_priv->regmap, true);
168462306a36Sopenharmony_ci
168562306a36Sopenharmony_ci	for (i = 0; i < STC_TXCLK_SRC_MAX; i++)
168662306a36Sopenharmony_ci		clk_disable_unprepare(spdif_priv->txclk[i]);
168762306a36Sopenharmony_ci
168862306a36Sopenharmony_ci	if (!IS_ERR(spdif_priv->spbaclk))
168962306a36Sopenharmony_ci		clk_disable_unprepare(spdif_priv->spbaclk);
169062306a36Sopenharmony_ci	clk_disable_unprepare(spdif_priv->coreclk);
169162306a36Sopenharmony_ci
169262306a36Sopenharmony_ci	return 0;
169362306a36Sopenharmony_ci}
169462306a36Sopenharmony_ci
169562306a36Sopenharmony_cistatic int fsl_spdif_runtime_resume(struct device *dev)
169662306a36Sopenharmony_ci{
169762306a36Sopenharmony_ci	struct fsl_spdif_priv *spdif_priv = dev_get_drvdata(dev);
169862306a36Sopenharmony_ci	int ret;
169962306a36Sopenharmony_ci	int i;
170062306a36Sopenharmony_ci
170162306a36Sopenharmony_ci	ret = clk_prepare_enable(spdif_priv->coreclk);
170262306a36Sopenharmony_ci	if (ret) {
170362306a36Sopenharmony_ci		dev_err(dev, "failed to enable core clock\n");
170462306a36Sopenharmony_ci		return ret;
170562306a36Sopenharmony_ci	}
170662306a36Sopenharmony_ci
170762306a36Sopenharmony_ci	if (!IS_ERR(spdif_priv->spbaclk)) {
170862306a36Sopenharmony_ci		ret = clk_prepare_enable(spdif_priv->spbaclk);
170962306a36Sopenharmony_ci		if (ret) {
171062306a36Sopenharmony_ci			dev_err(dev, "failed to enable spba clock\n");
171162306a36Sopenharmony_ci			goto disable_core_clk;
171262306a36Sopenharmony_ci		}
171362306a36Sopenharmony_ci	}
171462306a36Sopenharmony_ci
171562306a36Sopenharmony_ci	for (i = 0; i < STC_TXCLK_SRC_MAX; i++) {
171662306a36Sopenharmony_ci		ret = clk_prepare_enable(spdif_priv->txclk[i]);
171762306a36Sopenharmony_ci		if (ret)
171862306a36Sopenharmony_ci			goto disable_tx_clk;
171962306a36Sopenharmony_ci	}
172062306a36Sopenharmony_ci
172162306a36Sopenharmony_ci	regcache_cache_only(spdif_priv->regmap, false);
172262306a36Sopenharmony_ci	regcache_mark_dirty(spdif_priv->regmap);
172362306a36Sopenharmony_ci
172462306a36Sopenharmony_ci	regmap_update_bits(spdif_priv->regmap, REG_SPDIF_SRPC,
172562306a36Sopenharmony_ci			SRPC_CLKSRC_SEL_MASK | SRPC_GAINSEL_MASK,
172662306a36Sopenharmony_ci			spdif_priv->regcache_srpc);
172762306a36Sopenharmony_ci
172862306a36Sopenharmony_ci	ret = regcache_sync(spdif_priv->regmap);
172962306a36Sopenharmony_ci	if (ret)
173062306a36Sopenharmony_ci		goto disable_tx_clk;
173162306a36Sopenharmony_ci
173262306a36Sopenharmony_ci	return 0;
173362306a36Sopenharmony_ci
173462306a36Sopenharmony_cidisable_tx_clk:
173562306a36Sopenharmony_ci	for (i--; i >= 0; i--)
173662306a36Sopenharmony_ci		clk_disable_unprepare(spdif_priv->txclk[i]);
173762306a36Sopenharmony_ci	if (!IS_ERR(spdif_priv->spbaclk))
173862306a36Sopenharmony_ci		clk_disable_unprepare(spdif_priv->spbaclk);
173962306a36Sopenharmony_cidisable_core_clk:
174062306a36Sopenharmony_ci	clk_disable_unprepare(spdif_priv->coreclk);
174162306a36Sopenharmony_ci
174262306a36Sopenharmony_ci	return ret;
174362306a36Sopenharmony_ci}
174462306a36Sopenharmony_ci#endif /* CONFIG_PM */
174562306a36Sopenharmony_ci
174662306a36Sopenharmony_cistatic const struct dev_pm_ops fsl_spdif_pm = {
174762306a36Sopenharmony_ci	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
174862306a36Sopenharmony_ci				pm_runtime_force_resume)
174962306a36Sopenharmony_ci	SET_RUNTIME_PM_OPS(fsl_spdif_runtime_suspend, fsl_spdif_runtime_resume,
175062306a36Sopenharmony_ci			   NULL)
175162306a36Sopenharmony_ci};
175262306a36Sopenharmony_ci
175362306a36Sopenharmony_cistatic const struct of_device_id fsl_spdif_dt_ids[] = {
175462306a36Sopenharmony_ci	{ .compatible = "fsl,imx35-spdif", .data = &fsl_spdif_imx35, },
175562306a36Sopenharmony_ci	{ .compatible = "fsl,vf610-spdif", .data = &fsl_spdif_vf610, },
175662306a36Sopenharmony_ci	{ .compatible = "fsl,imx6sx-spdif", .data = &fsl_spdif_imx6sx, },
175762306a36Sopenharmony_ci	{ .compatible = "fsl,imx8qm-spdif", .data = &fsl_spdif_imx8qm, },
175862306a36Sopenharmony_ci	{ .compatible = "fsl,imx8mm-spdif", .data = &fsl_spdif_imx8mm, },
175962306a36Sopenharmony_ci	{ .compatible = "fsl,imx8ulp-spdif", .data = &fsl_spdif_imx8ulp, },
176062306a36Sopenharmony_ci	{}
176162306a36Sopenharmony_ci};
176262306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, fsl_spdif_dt_ids);
176362306a36Sopenharmony_ci
176462306a36Sopenharmony_cistatic struct platform_driver fsl_spdif_driver = {
176562306a36Sopenharmony_ci	.driver = {
176662306a36Sopenharmony_ci		.name = "fsl-spdif-dai",
176762306a36Sopenharmony_ci		.of_match_table = fsl_spdif_dt_ids,
176862306a36Sopenharmony_ci		.pm = &fsl_spdif_pm,
176962306a36Sopenharmony_ci	},
177062306a36Sopenharmony_ci	.probe = fsl_spdif_probe,
177162306a36Sopenharmony_ci	.remove_new = fsl_spdif_remove,
177262306a36Sopenharmony_ci};
177362306a36Sopenharmony_ci
177462306a36Sopenharmony_cimodule_platform_driver(fsl_spdif_driver);
177562306a36Sopenharmony_ci
177662306a36Sopenharmony_ciMODULE_AUTHOR("Freescale Semiconductor, Inc.");
177762306a36Sopenharmony_ciMODULE_DESCRIPTION("Freescale S/PDIF CPU DAI Driver");
177862306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
177962306a36Sopenharmony_ciMODULE_ALIAS("platform:fsl-spdif-dai");
1780