xref: /kernel/linux/linux-6.6/sound/soc/fsl/fsl_mqs.c (revision 62306a36)
162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci//
362306a36Sopenharmony_ci// ALSA SoC IMX MQS driver
462306a36Sopenharmony_ci//
562306a36Sopenharmony_ci// Copyright (C) 2014-2015 Freescale Semiconductor, Inc.
662306a36Sopenharmony_ci// Copyright 2019 NXP
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <linux/clk.h>
962306a36Sopenharmony_ci#include <linux/module.h>
1062306a36Sopenharmony_ci#include <linux/moduleparam.h>
1162306a36Sopenharmony_ci#include <linux/mfd/syscon.h>
1262306a36Sopenharmony_ci#include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
1362306a36Sopenharmony_ci#include <linux/of_device.h>
1462306a36Sopenharmony_ci#include <linux/pm_runtime.h>
1562306a36Sopenharmony_ci#include <linux/of.h>
1662306a36Sopenharmony_ci#include <linux/pm.h>
1762306a36Sopenharmony_ci#include <linux/slab.h>
1862306a36Sopenharmony_ci#include <sound/soc.h>
1962306a36Sopenharmony_ci#include <sound/pcm.h>
2062306a36Sopenharmony_ci#include <sound/initval.h>
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci#define REG_MQS_CTRL		0x00
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci#define MQS_EN_MASK			(0x1 << 28)
2562306a36Sopenharmony_ci#define MQS_EN_SHIFT			(28)
2662306a36Sopenharmony_ci#define MQS_SW_RST_MASK			(0x1 << 24)
2762306a36Sopenharmony_ci#define MQS_SW_RST_SHIFT		(24)
2862306a36Sopenharmony_ci#define MQS_OVERSAMPLE_MASK		(0x1 << 20)
2962306a36Sopenharmony_ci#define MQS_OVERSAMPLE_SHIFT		(20)
3062306a36Sopenharmony_ci#define MQS_CLK_DIV_MASK		(0xFF << 0)
3162306a36Sopenharmony_ci#define MQS_CLK_DIV_SHIFT		(0)
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_ci/**
3462306a36Sopenharmony_ci * struct fsl_mqs_soc_data - soc specific data
3562306a36Sopenharmony_ci *
3662306a36Sopenharmony_ci * @use_gpr: control register is in General Purpose Register group
3762306a36Sopenharmony_ci * @ctrl_off: control register offset
3862306a36Sopenharmony_ci * @en_mask: enable bit mask
3962306a36Sopenharmony_ci * @en_shift: enable bit shift
4062306a36Sopenharmony_ci * @rst_mask: reset bit mask
4162306a36Sopenharmony_ci * @rst_shift: reset bit shift
4262306a36Sopenharmony_ci * @osr_mask: oversample bit mask
4362306a36Sopenharmony_ci * @osr_shift: oversample bit shift
4462306a36Sopenharmony_ci * @div_mask: clock divider mask
4562306a36Sopenharmony_ci * @div_shift: clock divider bit shift
4662306a36Sopenharmony_ci */
4762306a36Sopenharmony_cistruct fsl_mqs_soc_data {
4862306a36Sopenharmony_ci	bool use_gpr;
4962306a36Sopenharmony_ci	int  ctrl_off;
5062306a36Sopenharmony_ci	int  en_mask;
5162306a36Sopenharmony_ci	int  en_shift;
5262306a36Sopenharmony_ci	int  rst_mask;
5362306a36Sopenharmony_ci	int  rst_shift;
5462306a36Sopenharmony_ci	int  osr_mask;
5562306a36Sopenharmony_ci	int  osr_shift;
5662306a36Sopenharmony_ci	int  div_mask;
5762306a36Sopenharmony_ci	int  div_shift;
5862306a36Sopenharmony_ci};
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci/* codec private data */
6162306a36Sopenharmony_cistruct fsl_mqs {
6262306a36Sopenharmony_ci	struct regmap *regmap;
6362306a36Sopenharmony_ci	struct clk *mclk;
6462306a36Sopenharmony_ci	struct clk *ipg;
6562306a36Sopenharmony_ci	const struct fsl_mqs_soc_data *soc;
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_ci	unsigned int reg_mqs_ctrl;
6862306a36Sopenharmony_ci};
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_ci#define FSL_MQS_RATES	(SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000)
7162306a36Sopenharmony_ci#define FSL_MQS_FORMATS	SNDRV_PCM_FMTBIT_S16_LE
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_cistatic int fsl_mqs_hw_params(struct snd_pcm_substream *substream,
7462306a36Sopenharmony_ci			     struct snd_pcm_hw_params *params,
7562306a36Sopenharmony_ci			     struct snd_soc_dai *dai)
7662306a36Sopenharmony_ci{
7762306a36Sopenharmony_ci	struct snd_soc_component *component = dai->component;
7862306a36Sopenharmony_ci	struct fsl_mqs *mqs_priv = snd_soc_component_get_drvdata(component);
7962306a36Sopenharmony_ci	unsigned long mclk_rate;
8062306a36Sopenharmony_ci	int div, res;
8162306a36Sopenharmony_ci	int lrclk;
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci	mclk_rate = clk_get_rate(mqs_priv->mclk);
8462306a36Sopenharmony_ci	lrclk = params_rate(params);
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci	/*
8762306a36Sopenharmony_ci	 * mclk_rate / (oversample(32,64) * FS * 2 * divider ) = repeat_rate;
8862306a36Sopenharmony_ci	 * if repeat_rate is 8, mqs can achieve better quality.
8962306a36Sopenharmony_ci	 * oversample rate is fix to 32 currently.
9062306a36Sopenharmony_ci	 */
9162306a36Sopenharmony_ci	div = mclk_rate / (32 * lrclk * 2 * 8);
9262306a36Sopenharmony_ci	res = mclk_rate % (32 * lrclk * 2 * 8);
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci	if (res == 0 && div > 0 && div <= 256) {
9562306a36Sopenharmony_ci		regmap_update_bits(mqs_priv->regmap, mqs_priv->soc->ctrl_off,
9662306a36Sopenharmony_ci				   mqs_priv->soc->div_mask,
9762306a36Sopenharmony_ci				   (div - 1) << mqs_priv->soc->div_shift);
9862306a36Sopenharmony_ci		regmap_update_bits(mqs_priv->regmap, mqs_priv->soc->ctrl_off,
9962306a36Sopenharmony_ci				   mqs_priv->soc->osr_mask, 0);
10062306a36Sopenharmony_ci	} else {
10162306a36Sopenharmony_ci		dev_err(component->dev, "can't get proper divider\n");
10262306a36Sopenharmony_ci	}
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci	return 0;
10562306a36Sopenharmony_ci}
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_cistatic int fsl_mqs_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
10862306a36Sopenharmony_ci{
10962306a36Sopenharmony_ci	/* Only LEFT_J & SLAVE mode is supported. */
11062306a36Sopenharmony_ci	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
11162306a36Sopenharmony_ci	case SND_SOC_DAIFMT_LEFT_J:
11262306a36Sopenharmony_ci		break;
11362306a36Sopenharmony_ci	default:
11462306a36Sopenharmony_ci		return -EINVAL;
11562306a36Sopenharmony_ci	}
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ci	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
11862306a36Sopenharmony_ci	case SND_SOC_DAIFMT_NB_NF:
11962306a36Sopenharmony_ci		break;
12062306a36Sopenharmony_ci	default:
12162306a36Sopenharmony_ci		return -EINVAL;
12262306a36Sopenharmony_ci	}
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci	switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
12562306a36Sopenharmony_ci	case SND_SOC_DAIFMT_CBC_CFC:
12662306a36Sopenharmony_ci		break;
12762306a36Sopenharmony_ci	default:
12862306a36Sopenharmony_ci		return -EINVAL;
12962306a36Sopenharmony_ci	}
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_ci	return 0;
13262306a36Sopenharmony_ci}
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_cistatic int fsl_mqs_startup(struct snd_pcm_substream *substream,
13562306a36Sopenharmony_ci			   struct snd_soc_dai *dai)
13662306a36Sopenharmony_ci{
13762306a36Sopenharmony_ci	struct snd_soc_component *component = dai->component;
13862306a36Sopenharmony_ci	struct fsl_mqs *mqs_priv = snd_soc_component_get_drvdata(component);
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci	regmap_update_bits(mqs_priv->regmap, mqs_priv->soc->ctrl_off,
14162306a36Sopenharmony_ci			   mqs_priv->soc->en_mask,
14262306a36Sopenharmony_ci			   1 << mqs_priv->soc->en_shift);
14362306a36Sopenharmony_ci	return 0;
14462306a36Sopenharmony_ci}
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_cistatic void fsl_mqs_shutdown(struct snd_pcm_substream *substream,
14762306a36Sopenharmony_ci			     struct snd_soc_dai *dai)
14862306a36Sopenharmony_ci{
14962306a36Sopenharmony_ci	struct snd_soc_component *component = dai->component;
15062306a36Sopenharmony_ci	struct fsl_mqs *mqs_priv = snd_soc_component_get_drvdata(component);
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci	regmap_update_bits(mqs_priv->regmap, mqs_priv->soc->ctrl_off,
15362306a36Sopenharmony_ci			   mqs_priv->soc->en_mask, 0);
15462306a36Sopenharmony_ci}
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_cistatic const struct snd_soc_component_driver soc_codec_fsl_mqs = {
15762306a36Sopenharmony_ci	.idle_bias_on = 1,
15862306a36Sopenharmony_ci};
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_cistatic const struct snd_soc_dai_ops fsl_mqs_dai_ops = {
16162306a36Sopenharmony_ci	.startup = fsl_mqs_startup,
16262306a36Sopenharmony_ci	.shutdown = fsl_mqs_shutdown,
16362306a36Sopenharmony_ci	.hw_params = fsl_mqs_hw_params,
16462306a36Sopenharmony_ci	.set_fmt = fsl_mqs_set_dai_fmt,
16562306a36Sopenharmony_ci};
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_cistatic struct snd_soc_dai_driver fsl_mqs_dai = {
16862306a36Sopenharmony_ci	.name		= "fsl-mqs-dai",
16962306a36Sopenharmony_ci	.playback	= {
17062306a36Sopenharmony_ci		.stream_name	= "Playback",
17162306a36Sopenharmony_ci		.channels_min	= 2,
17262306a36Sopenharmony_ci		.channels_max	= 2,
17362306a36Sopenharmony_ci		.rates		= FSL_MQS_RATES,
17462306a36Sopenharmony_ci		.formats	= FSL_MQS_FORMATS,
17562306a36Sopenharmony_ci	},
17662306a36Sopenharmony_ci	.ops = &fsl_mqs_dai_ops,
17762306a36Sopenharmony_ci};
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_cistatic const struct regmap_config fsl_mqs_regmap_config = {
18062306a36Sopenharmony_ci	.reg_bits = 32,
18162306a36Sopenharmony_ci	.reg_stride = 4,
18262306a36Sopenharmony_ci	.val_bits = 32,
18362306a36Sopenharmony_ci	.max_register = REG_MQS_CTRL,
18462306a36Sopenharmony_ci	.cache_type = REGCACHE_NONE,
18562306a36Sopenharmony_ci};
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_cistatic int fsl_mqs_probe(struct platform_device *pdev)
18862306a36Sopenharmony_ci{
18962306a36Sopenharmony_ci	struct device_node *np = pdev->dev.of_node;
19062306a36Sopenharmony_ci	struct device_node *gpr_np = NULL;
19162306a36Sopenharmony_ci	struct fsl_mqs *mqs_priv;
19262306a36Sopenharmony_ci	void __iomem *regs;
19362306a36Sopenharmony_ci	int ret;
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci	mqs_priv = devm_kzalloc(&pdev->dev, sizeof(*mqs_priv), GFP_KERNEL);
19662306a36Sopenharmony_ci	if (!mqs_priv)
19762306a36Sopenharmony_ci		return -ENOMEM;
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_ci	/* On i.MX6sx the MQS control register is in GPR domain
20062306a36Sopenharmony_ci	 * But in i.MX8QM/i.MX8QXP the control register is moved
20162306a36Sopenharmony_ci	 * to its own domain.
20262306a36Sopenharmony_ci	 */
20362306a36Sopenharmony_ci	mqs_priv->soc = of_device_get_match_data(&pdev->dev);
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_ci	if (mqs_priv->soc->use_gpr) {
20662306a36Sopenharmony_ci		gpr_np = of_parse_phandle(np, "gpr", 0);
20762306a36Sopenharmony_ci		if (!gpr_np) {
20862306a36Sopenharmony_ci			dev_err(&pdev->dev, "failed to get gpr node by phandle\n");
20962306a36Sopenharmony_ci			return -EINVAL;
21062306a36Sopenharmony_ci		}
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_ci		mqs_priv->regmap = syscon_node_to_regmap(gpr_np);
21362306a36Sopenharmony_ci		of_node_put(gpr_np);
21462306a36Sopenharmony_ci		if (IS_ERR(mqs_priv->regmap)) {
21562306a36Sopenharmony_ci			dev_err(&pdev->dev, "failed to get gpr regmap\n");
21662306a36Sopenharmony_ci			return PTR_ERR(mqs_priv->regmap);
21762306a36Sopenharmony_ci		}
21862306a36Sopenharmony_ci	} else {
21962306a36Sopenharmony_ci		regs = devm_platform_ioremap_resource(pdev, 0);
22062306a36Sopenharmony_ci		if (IS_ERR(regs))
22162306a36Sopenharmony_ci			return PTR_ERR(regs);
22262306a36Sopenharmony_ci
22362306a36Sopenharmony_ci		mqs_priv->regmap = devm_regmap_init_mmio_clk(&pdev->dev,
22462306a36Sopenharmony_ci							     "core",
22562306a36Sopenharmony_ci							     regs,
22662306a36Sopenharmony_ci							     &fsl_mqs_regmap_config);
22762306a36Sopenharmony_ci		if (IS_ERR(mqs_priv->regmap)) {
22862306a36Sopenharmony_ci			dev_err(&pdev->dev, "failed to init regmap: %ld\n",
22962306a36Sopenharmony_ci				PTR_ERR(mqs_priv->regmap));
23062306a36Sopenharmony_ci			return PTR_ERR(mqs_priv->regmap);
23162306a36Sopenharmony_ci		}
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_ci		mqs_priv->ipg = devm_clk_get(&pdev->dev, "core");
23462306a36Sopenharmony_ci		if (IS_ERR(mqs_priv->ipg)) {
23562306a36Sopenharmony_ci			dev_err(&pdev->dev, "failed to get the clock: %ld\n",
23662306a36Sopenharmony_ci				PTR_ERR(mqs_priv->ipg));
23762306a36Sopenharmony_ci			return PTR_ERR(mqs_priv->ipg);
23862306a36Sopenharmony_ci		}
23962306a36Sopenharmony_ci	}
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_ci	mqs_priv->mclk = devm_clk_get(&pdev->dev, "mclk");
24262306a36Sopenharmony_ci	if (IS_ERR(mqs_priv->mclk)) {
24362306a36Sopenharmony_ci		dev_err(&pdev->dev, "failed to get the clock: %ld\n",
24462306a36Sopenharmony_ci			PTR_ERR(mqs_priv->mclk));
24562306a36Sopenharmony_ci		return PTR_ERR(mqs_priv->mclk);
24662306a36Sopenharmony_ci	}
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_ci	dev_set_drvdata(&pdev->dev, mqs_priv);
24962306a36Sopenharmony_ci	pm_runtime_enable(&pdev->dev);
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_ci	ret = devm_snd_soc_register_component(&pdev->dev, &soc_codec_fsl_mqs,
25262306a36Sopenharmony_ci			&fsl_mqs_dai, 1);
25362306a36Sopenharmony_ci	if (ret)
25462306a36Sopenharmony_ci		return ret;
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_ci	return 0;
25762306a36Sopenharmony_ci}
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_cistatic void fsl_mqs_remove(struct platform_device *pdev)
26062306a36Sopenharmony_ci{
26162306a36Sopenharmony_ci	pm_runtime_disable(&pdev->dev);
26262306a36Sopenharmony_ci}
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci#ifdef CONFIG_PM
26562306a36Sopenharmony_cistatic int fsl_mqs_runtime_resume(struct device *dev)
26662306a36Sopenharmony_ci{
26762306a36Sopenharmony_ci	struct fsl_mqs *mqs_priv = dev_get_drvdata(dev);
26862306a36Sopenharmony_ci	int ret;
26962306a36Sopenharmony_ci
27062306a36Sopenharmony_ci	ret = clk_prepare_enable(mqs_priv->ipg);
27162306a36Sopenharmony_ci	if (ret) {
27262306a36Sopenharmony_ci		dev_err(dev, "failed to enable ipg clock\n");
27362306a36Sopenharmony_ci		return ret;
27462306a36Sopenharmony_ci	}
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_ci	ret = clk_prepare_enable(mqs_priv->mclk);
27762306a36Sopenharmony_ci	if (ret) {
27862306a36Sopenharmony_ci		dev_err(dev, "failed to enable mclk clock\n");
27962306a36Sopenharmony_ci		clk_disable_unprepare(mqs_priv->ipg);
28062306a36Sopenharmony_ci		return ret;
28162306a36Sopenharmony_ci	}
28262306a36Sopenharmony_ci
28362306a36Sopenharmony_ci	regmap_write(mqs_priv->regmap, mqs_priv->soc->ctrl_off, mqs_priv->reg_mqs_ctrl);
28462306a36Sopenharmony_ci	return 0;
28562306a36Sopenharmony_ci}
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_cistatic int fsl_mqs_runtime_suspend(struct device *dev)
28862306a36Sopenharmony_ci{
28962306a36Sopenharmony_ci	struct fsl_mqs *mqs_priv = dev_get_drvdata(dev);
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci	regmap_read(mqs_priv->regmap, mqs_priv->soc->ctrl_off, &mqs_priv->reg_mqs_ctrl);
29262306a36Sopenharmony_ci
29362306a36Sopenharmony_ci	clk_disable_unprepare(mqs_priv->mclk);
29462306a36Sopenharmony_ci	clk_disable_unprepare(mqs_priv->ipg);
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_ci	return 0;
29762306a36Sopenharmony_ci}
29862306a36Sopenharmony_ci#endif
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_cistatic const struct dev_pm_ops fsl_mqs_pm_ops = {
30162306a36Sopenharmony_ci	SET_RUNTIME_PM_OPS(fsl_mqs_runtime_suspend,
30262306a36Sopenharmony_ci			   fsl_mqs_runtime_resume,
30362306a36Sopenharmony_ci			   NULL)
30462306a36Sopenharmony_ci	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
30562306a36Sopenharmony_ci				pm_runtime_force_resume)
30662306a36Sopenharmony_ci};
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_cistatic const struct fsl_mqs_soc_data fsl_mqs_imx8qm_data = {
30962306a36Sopenharmony_ci	.use_gpr = false,
31062306a36Sopenharmony_ci	.ctrl_off = REG_MQS_CTRL,
31162306a36Sopenharmony_ci	.en_mask  = MQS_EN_MASK,
31262306a36Sopenharmony_ci	.en_shift = MQS_EN_SHIFT,
31362306a36Sopenharmony_ci	.rst_mask = MQS_SW_RST_MASK,
31462306a36Sopenharmony_ci	.rst_shift = MQS_SW_RST_SHIFT,
31562306a36Sopenharmony_ci	.osr_mask = MQS_OVERSAMPLE_MASK,
31662306a36Sopenharmony_ci	.osr_shift = MQS_OVERSAMPLE_SHIFT,
31762306a36Sopenharmony_ci	.div_mask = MQS_CLK_DIV_MASK,
31862306a36Sopenharmony_ci	.div_shift = MQS_CLK_DIV_SHIFT,
31962306a36Sopenharmony_ci};
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_cistatic const struct fsl_mqs_soc_data fsl_mqs_imx6sx_data = {
32262306a36Sopenharmony_ci	.use_gpr = true,
32362306a36Sopenharmony_ci	.ctrl_off = IOMUXC_GPR2,
32462306a36Sopenharmony_ci	.en_mask  = IMX6SX_GPR2_MQS_EN_MASK,
32562306a36Sopenharmony_ci	.en_shift = IMX6SX_GPR2_MQS_EN_SHIFT,
32662306a36Sopenharmony_ci	.rst_mask = IMX6SX_GPR2_MQS_SW_RST_MASK,
32762306a36Sopenharmony_ci	.rst_shift = IMX6SX_GPR2_MQS_SW_RST_SHIFT,
32862306a36Sopenharmony_ci	.osr_mask  = IMX6SX_GPR2_MQS_OVERSAMPLE_MASK,
32962306a36Sopenharmony_ci	.osr_shift = IMX6SX_GPR2_MQS_OVERSAMPLE_SHIFT,
33062306a36Sopenharmony_ci	.div_mask  = IMX6SX_GPR2_MQS_CLK_DIV_MASK,
33162306a36Sopenharmony_ci	.div_shift = IMX6SX_GPR2_MQS_CLK_DIV_SHIFT,
33262306a36Sopenharmony_ci};
33362306a36Sopenharmony_ci
33462306a36Sopenharmony_cistatic const struct fsl_mqs_soc_data fsl_mqs_imx93_data = {
33562306a36Sopenharmony_ci	.use_gpr = true,
33662306a36Sopenharmony_ci	.ctrl_off = 0x20,
33762306a36Sopenharmony_ci	.en_mask  = BIT(1),
33862306a36Sopenharmony_ci	.en_shift = 1,
33962306a36Sopenharmony_ci	.rst_mask = BIT(2),
34062306a36Sopenharmony_ci	.rst_shift = 2,
34162306a36Sopenharmony_ci	.osr_mask = BIT(3),
34262306a36Sopenharmony_ci	.osr_shift = 3,
34362306a36Sopenharmony_ci	.div_mask = GENMASK(15, 8),
34462306a36Sopenharmony_ci	.div_shift = 8,
34562306a36Sopenharmony_ci};
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_cistatic const struct of_device_id fsl_mqs_dt_ids[] = {
34862306a36Sopenharmony_ci	{ .compatible = "fsl,imx8qm-mqs", .data = &fsl_mqs_imx8qm_data },
34962306a36Sopenharmony_ci	{ .compatible = "fsl,imx6sx-mqs", .data = &fsl_mqs_imx6sx_data },
35062306a36Sopenharmony_ci	{ .compatible = "fsl,imx93-mqs", .data = &fsl_mqs_imx93_data },
35162306a36Sopenharmony_ci	{}
35262306a36Sopenharmony_ci};
35362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, fsl_mqs_dt_ids);
35462306a36Sopenharmony_ci
35562306a36Sopenharmony_cistatic struct platform_driver fsl_mqs_driver = {
35662306a36Sopenharmony_ci	.probe		= fsl_mqs_probe,
35762306a36Sopenharmony_ci	.remove_new	= fsl_mqs_remove,
35862306a36Sopenharmony_ci	.driver		= {
35962306a36Sopenharmony_ci		.name	= "fsl-mqs",
36062306a36Sopenharmony_ci		.of_match_table = fsl_mqs_dt_ids,
36162306a36Sopenharmony_ci		.pm = &fsl_mqs_pm_ops,
36262306a36Sopenharmony_ci	},
36362306a36Sopenharmony_ci};
36462306a36Sopenharmony_ci
36562306a36Sopenharmony_cimodule_platform_driver(fsl_mqs_driver);
36662306a36Sopenharmony_ci
36762306a36Sopenharmony_ciMODULE_AUTHOR("Shengjiu Wang <Shengjiu.Wang@nxp.com>");
36862306a36Sopenharmony_ciMODULE_DESCRIPTION("MQS codec driver");
36962306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
37062306a36Sopenharmony_ciMODULE_ALIAS("platform:fsl-mqs");
371