162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * rt1305.c  --  RT1305 ALSA SoC amplifier component driver
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright 2018 Realtek Semiconductor Corp.
662306a36Sopenharmony_ci * Author: Shuming Fan <shumingf@realtek.com>
762306a36Sopenharmony_ci */
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci#include <linux/module.h>
1062306a36Sopenharmony_ci#include <linux/moduleparam.h>
1162306a36Sopenharmony_ci#include <linux/init.h>
1262306a36Sopenharmony_ci#include <linux/delay.h>
1362306a36Sopenharmony_ci#include <linux/pm.h>
1462306a36Sopenharmony_ci#include <linux/acpi.h>
1562306a36Sopenharmony_ci#include <linux/i2c.h>
1662306a36Sopenharmony_ci#include <linux/regmap.h>
1762306a36Sopenharmony_ci#include <linux/platform_device.h>
1862306a36Sopenharmony_ci#include <linux/firmware.h>
1962306a36Sopenharmony_ci#include <sound/core.h>
2062306a36Sopenharmony_ci#include <sound/pcm.h>
2162306a36Sopenharmony_ci#include <sound/pcm_params.h>
2262306a36Sopenharmony_ci#include <sound/soc.h>
2362306a36Sopenharmony_ci#include <sound/soc-dapm.h>
2462306a36Sopenharmony_ci#include <sound/initval.h>
2562306a36Sopenharmony_ci#include <sound/tlv.h>
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci#include "rl6231.h"
2862306a36Sopenharmony_ci#include "rt1305.h"
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci#define RT1305_PR_RANGE_BASE (0xff + 1)
3262306a36Sopenharmony_ci#define RT1305_PR_SPACING 0x100
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci#define RT1305_PR_BASE (RT1305_PR_RANGE_BASE + (0 * RT1305_PR_SPACING))
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_cistatic const struct regmap_range_cfg rt1305_ranges[] = {
3862306a36Sopenharmony_ci	{
3962306a36Sopenharmony_ci		.name = "PR",
4062306a36Sopenharmony_ci		.range_min = RT1305_PR_BASE,
4162306a36Sopenharmony_ci		.range_max = RT1305_PR_BASE + 0xff,
4262306a36Sopenharmony_ci		.selector_reg = RT1305_PRIV_INDEX,
4362306a36Sopenharmony_ci		.selector_mask = 0xff,
4462306a36Sopenharmony_ci		.selector_shift = 0x0,
4562306a36Sopenharmony_ci		.window_start = RT1305_PRIV_DATA,
4662306a36Sopenharmony_ci		.window_len = 0x1,
4762306a36Sopenharmony_ci	},
4862306a36Sopenharmony_ci};
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_cistatic const struct reg_sequence init_list[] = {
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci	{ RT1305_PR_BASE + 0xcf, 0x5548 },
5462306a36Sopenharmony_ci	{ RT1305_PR_BASE + 0x5d, 0x0442 },
5562306a36Sopenharmony_ci	{ RT1305_PR_BASE + 0xc1, 0x0320 },
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci	{ RT1305_POWER_STATUS, 0x0000 },
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci	{ RT1305_SPK_TEMP_PROTECTION_1, 0xd6de },
6062306a36Sopenharmony_ci	{ RT1305_SPK_TEMP_PROTECTION_2, 0x0707 },
6162306a36Sopenharmony_ci	{ RT1305_SPK_TEMP_PROTECTION_3, 0x4090 },
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci	{ RT1305_DAC_SET_1, 0xdfdf },	/* 4 ohm 2W  */
6462306a36Sopenharmony_ci	{ RT1305_ADC_SET_3, 0x0219 },
6562306a36Sopenharmony_ci	{ RT1305_ADC_SET_1, 0x170f },	/* 0.2 ohm RSense*/
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_ci};
6862306a36Sopenharmony_ci#define RT1305_INIT_REG_LEN ARRAY_SIZE(init_list)
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_cistruct rt1305_priv {
7162306a36Sopenharmony_ci	struct snd_soc_component *component;
7262306a36Sopenharmony_ci	struct regmap *regmap;
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ci	int sysclk;
7562306a36Sopenharmony_ci	int sysclk_src;
7662306a36Sopenharmony_ci	int lrck;
7762306a36Sopenharmony_ci	int bclk;
7862306a36Sopenharmony_ci	int master;
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci	int pll_src;
8162306a36Sopenharmony_ci	int pll_in;
8262306a36Sopenharmony_ci	int pll_out;
8362306a36Sopenharmony_ci};
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_cistatic const struct reg_default rt1305_reg[] = {
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ci	{ 0x04, 0x0400 },
8862306a36Sopenharmony_ci	{ 0x05, 0x0880 },
8962306a36Sopenharmony_ci	{ 0x06, 0x0000 },
9062306a36Sopenharmony_ci	{ 0x07, 0x3100 },
9162306a36Sopenharmony_ci	{ 0x08, 0x8000 },
9262306a36Sopenharmony_ci	{ 0x09, 0x0000 },
9362306a36Sopenharmony_ci	{ 0x0a, 0x087e },
9462306a36Sopenharmony_ci	{ 0x0b, 0x0020 },
9562306a36Sopenharmony_ci	{ 0x0c, 0x0802 },
9662306a36Sopenharmony_ci	{ 0x0d, 0x0020 },
9762306a36Sopenharmony_ci	{ 0x10, 0x1d1d },
9862306a36Sopenharmony_ci	{ 0x11, 0x1d1d },
9962306a36Sopenharmony_ci	{ 0x12, 0xffff },
10062306a36Sopenharmony_ci	{ 0x14, 0x000c },
10162306a36Sopenharmony_ci	{ 0x16, 0x1717 },
10262306a36Sopenharmony_ci	{ 0x17, 0x4000 },
10362306a36Sopenharmony_ci	{ 0x18, 0x0019 },
10462306a36Sopenharmony_ci	{ 0x20, 0x0000 },
10562306a36Sopenharmony_ci	{ 0x22, 0x0000 },
10662306a36Sopenharmony_ci	{ 0x24, 0x0000 },
10762306a36Sopenharmony_ci	{ 0x26, 0x0000 },
10862306a36Sopenharmony_ci	{ 0x28, 0x0000 },
10962306a36Sopenharmony_ci	{ 0x2a, 0x4000 },
11062306a36Sopenharmony_ci	{ 0x2b, 0x3000 },
11162306a36Sopenharmony_ci	{ 0x2d, 0x6000 },
11262306a36Sopenharmony_ci	{ 0x2e, 0x0000 },
11362306a36Sopenharmony_ci	{ 0x2f, 0x8000 },
11462306a36Sopenharmony_ci	{ 0x32, 0x0000 },
11562306a36Sopenharmony_ci	{ 0x39, 0x0001 },
11662306a36Sopenharmony_ci	{ 0x3a, 0x0000 },
11762306a36Sopenharmony_ci	{ 0x3b, 0x1020 },
11862306a36Sopenharmony_ci	{ 0x3c, 0x0000 },
11962306a36Sopenharmony_ci	{ 0x3d, 0x0000 },
12062306a36Sopenharmony_ci	{ 0x3e, 0x4c00 },
12162306a36Sopenharmony_ci	{ 0x3f, 0x3000 },
12262306a36Sopenharmony_ci	{ 0x40, 0x000c },
12362306a36Sopenharmony_ci	{ 0x42, 0x0400 },
12462306a36Sopenharmony_ci	{ 0x46, 0xc22c },
12562306a36Sopenharmony_ci	{ 0x47, 0x0000 },
12662306a36Sopenharmony_ci	{ 0x4b, 0x0000 },
12762306a36Sopenharmony_ci	{ 0x4c, 0x0300 },
12862306a36Sopenharmony_ci	{ 0x4f, 0xf000 },
12962306a36Sopenharmony_ci	{ 0x50, 0xc200 },
13062306a36Sopenharmony_ci	{ 0x51, 0x1f1f },
13162306a36Sopenharmony_ci	{ 0x52, 0x01f0 },
13262306a36Sopenharmony_ci	{ 0x53, 0x407f },
13362306a36Sopenharmony_ci	{ 0x54, 0xffff },
13462306a36Sopenharmony_ci	{ 0x58, 0x4005 },
13562306a36Sopenharmony_ci	{ 0x5e, 0x0000 },
13662306a36Sopenharmony_ci	{ 0x5f, 0x0000 },
13762306a36Sopenharmony_ci	{ 0x60, 0xee13 },
13862306a36Sopenharmony_ci	{ 0x62, 0x0000 },
13962306a36Sopenharmony_ci	{ 0x63, 0x5f5f },
14062306a36Sopenharmony_ci	{ 0x64, 0x0040 },
14162306a36Sopenharmony_ci	{ 0x65, 0x4000 },
14262306a36Sopenharmony_ci	{ 0x66, 0x4004 },
14362306a36Sopenharmony_ci	{ 0x67, 0x0306 },
14462306a36Sopenharmony_ci	{ 0x68, 0x8c04 },
14562306a36Sopenharmony_ci	{ 0x69, 0xe021 },
14662306a36Sopenharmony_ci	{ 0x6a, 0x0000 },
14762306a36Sopenharmony_ci	{ 0x6c, 0xaaaa },
14862306a36Sopenharmony_ci	{ 0x70, 0x0333 },
14962306a36Sopenharmony_ci	{ 0x71, 0x3330 },
15062306a36Sopenharmony_ci	{ 0x72, 0x3333 },
15162306a36Sopenharmony_ci	{ 0x73, 0x3300 },
15262306a36Sopenharmony_ci	{ 0x74, 0x0000 },
15362306a36Sopenharmony_ci	{ 0x75, 0x0000 },
15462306a36Sopenharmony_ci	{ 0x76, 0x0000 },
15562306a36Sopenharmony_ci	{ 0x7a, 0x0003 },
15662306a36Sopenharmony_ci	{ 0x7c, 0x10ec },
15762306a36Sopenharmony_ci	{ 0x7e, 0x6251 },
15862306a36Sopenharmony_ci	{ 0x80, 0x0800 },
15962306a36Sopenharmony_ci	{ 0x81, 0x4000 },
16062306a36Sopenharmony_ci	{ 0x82, 0x0000 },
16162306a36Sopenharmony_ci	{ 0x90, 0x7a01 },
16262306a36Sopenharmony_ci	{ 0x91, 0x8431 },
16362306a36Sopenharmony_ci	{ 0x92, 0x0180 },
16462306a36Sopenharmony_ci	{ 0x93, 0x0000 },
16562306a36Sopenharmony_ci	{ 0x94, 0x0000 },
16662306a36Sopenharmony_ci	{ 0x95, 0x0000 },
16762306a36Sopenharmony_ci	{ 0x96, 0x0000 },
16862306a36Sopenharmony_ci	{ 0x97, 0x0000 },
16962306a36Sopenharmony_ci	{ 0x98, 0x0000 },
17062306a36Sopenharmony_ci	{ 0x99, 0x0000 },
17162306a36Sopenharmony_ci	{ 0x9a, 0x0000 },
17262306a36Sopenharmony_ci	{ 0x9b, 0x0000 },
17362306a36Sopenharmony_ci	{ 0x9c, 0x0000 },
17462306a36Sopenharmony_ci	{ 0x9d, 0x0000 },
17562306a36Sopenharmony_ci	{ 0x9e, 0x0000 },
17662306a36Sopenharmony_ci	{ 0x9f, 0x0000 },
17762306a36Sopenharmony_ci	{ 0xa0, 0x0000 },
17862306a36Sopenharmony_ci	{ 0xb0, 0x8200 },
17962306a36Sopenharmony_ci	{ 0xb1, 0x00ff },
18062306a36Sopenharmony_ci	{ 0xb2, 0x0008 },
18162306a36Sopenharmony_ci	{ 0xc0, 0x0200 },
18262306a36Sopenharmony_ci	{ 0xc1, 0x0000 },
18362306a36Sopenharmony_ci	{ 0xc2, 0x0000 },
18462306a36Sopenharmony_ci	{ 0xc3, 0x0000 },
18562306a36Sopenharmony_ci	{ 0xc4, 0x0000 },
18662306a36Sopenharmony_ci	{ 0xc5, 0x0000 },
18762306a36Sopenharmony_ci	{ 0xc6, 0x0000 },
18862306a36Sopenharmony_ci	{ 0xc7, 0x0000 },
18962306a36Sopenharmony_ci	{ 0xc8, 0x0000 },
19062306a36Sopenharmony_ci	{ 0xc9, 0x0000 },
19162306a36Sopenharmony_ci	{ 0xca, 0x0200 },
19262306a36Sopenharmony_ci	{ 0xcb, 0x0000 },
19362306a36Sopenharmony_ci	{ 0xcc, 0x0000 },
19462306a36Sopenharmony_ci	{ 0xcd, 0x0000 },
19562306a36Sopenharmony_ci	{ 0xce, 0x0000 },
19662306a36Sopenharmony_ci	{ 0xcf, 0x0000 },
19762306a36Sopenharmony_ci	{ 0xd0, 0x0000 },
19862306a36Sopenharmony_ci	{ 0xd1, 0x0000 },
19962306a36Sopenharmony_ci	{ 0xd2, 0x0000 },
20062306a36Sopenharmony_ci	{ 0xd3, 0x0000 },
20162306a36Sopenharmony_ci	{ 0xd4, 0x0200 },
20262306a36Sopenharmony_ci	{ 0xd5, 0x0000 },
20362306a36Sopenharmony_ci	{ 0xd6, 0x0000 },
20462306a36Sopenharmony_ci	{ 0xd7, 0x0000 },
20562306a36Sopenharmony_ci	{ 0xd8, 0x0000 },
20662306a36Sopenharmony_ci	{ 0xd9, 0x0000 },
20762306a36Sopenharmony_ci	{ 0xda, 0x0000 },
20862306a36Sopenharmony_ci	{ 0xdb, 0x0000 },
20962306a36Sopenharmony_ci	{ 0xdc, 0x0000 },
21062306a36Sopenharmony_ci	{ 0xdd, 0x0000 },
21162306a36Sopenharmony_ci	{ 0xde, 0x0200 },
21262306a36Sopenharmony_ci	{ 0xdf, 0x0000 },
21362306a36Sopenharmony_ci	{ 0xe0, 0x0000 },
21462306a36Sopenharmony_ci	{ 0xe1, 0x0000 },
21562306a36Sopenharmony_ci	{ 0xe2, 0x0000 },
21662306a36Sopenharmony_ci	{ 0xe3, 0x0000 },
21762306a36Sopenharmony_ci	{ 0xe4, 0x0000 },
21862306a36Sopenharmony_ci	{ 0xe5, 0x0000 },
21962306a36Sopenharmony_ci	{ 0xe6, 0x0000 },
22062306a36Sopenharmony_ci	{ 0xe7, 0x0000 },
22162306a36Sopenharmony_ci	{ 0xe8, 0x0200 },
22262306a36Sopenharmony_ci	{ 0xe9, 0x0000 },
22362306a36Sopenharmony_ci	{ 0xea, 0x0000 },
22462306a36Sopenharmony_ci	{ 0xeb, 0x0000 },
22562306a36Sopenharmony_ci	{ 0xec, 0x0000 },
22662306a36Sopenharmony_ci	{ 0xed, 0x0000 },
22762306a36Sopenharmony_ci	{ 0xee, 0x0000 },
22862306a36Sopenharmony_ci	{ 0xef, 0x0000 },
22962306a36Sopenharmony_ci	{ 0xf0, 0x0000 },
23062306a36Sopenharmony_ci	{ 0xf1, 0x0000 },
23162306a36Sopenharmony_ci	{ 0xf2, 0x0200 },
23262306a36Sopenharmony_ci	{ 0xf3, 0x0000 },
23362306a36Sopenharmony_ci	{ 0xf4, 0x0000 },
23462306a36Sopenharmony_ci	{ 0xf5, 0x0000 },
23562306a36Sopenharmony_ci	{ 0xf6, 0x0000 },
23662306a36Sopenharmony_ci	{ 0xf7, 0x0000 },
23762306a36Sopenharmony_ci	{ 0xf8, 0x0000 },
23862306a36Sopenharmony_ci	{ 0xf9, 0x0000 },
23962306a36Sopenharmony_ci	{ 0xfa, 0x0000 },
24062306a36Sopenharmony_ci	{ 0xfb, 0x0000 },
24162306a36Sopenharmony_ci};
24262306a36Sopenharmony_ci
24362306a36Sopenharmony_cistatic int rt1305_reg_init(struct snd_soc_component *component)
24462306a36Sopenharmony_ci{
24562306a36Sopenharmony_ci	struct rt1305_priv *rt1305 = snd_soc_component_get_drvdata(component);
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci	regmap_multi_reg_write(rt1305->regmap, init_list, RT1305_INIT_REG_LEN);
24862306a36Sopenharmony_ci	return 0;
24962306a36Sopenharmony_ci}
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_cistatic bool rt1305_volatile_register(struct device *dev, unsigned int reg)
25262306a36Sopenharmony_ci{
25362306a36Sopenharmony_ci	int i;
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(rt1305_ranges); i++) {
25662306a36Sopenharmony_ci		if (reg >= rt1305_ranges[i].range_min &&
25762306a36Sopenharmony_ci			reg <= rt1305_ranges[i].range_max) {
25862306a36Sopenharmony_ci			return true;
25962306a36Sopenharmony_ci		}
26062306a36Sopenharmony_ci	}
26162306a36Sopenharmony_ci
26262306a36Sopenharmony_ci	switch (reg) {
26362306a36Sopenharmony_ci	case RT1305_RESET:
26462306a36Sopenharmony_ci	case RT1305_SPDIF_IN_SET_1:
26562306a36Sopenharmony_ci	case RT1305_SPDIF_IN_SET_2:
26662306a36Sopenharmony_ci	case RT1305_SPDIF_IN_SET_3:
26762306a36Sopenharmony_ci	case RT1305_POWER_CTRL_2:
26862306a36Sopenharmony_ci	case RT1305_CLOCK_DETECT:
26962306a36Sopenharmony_ci	case RT1305_BIQUAD_SET_1:
27062306a36Sopenharmony_ci	case RT1305_BIQUAD_SET_2:
27162306a36Sopenharmony_ci	case RT1305_EQ_SET_2:
27262306a36Sopenharmony_ci	case RT1305_SPK_TEMP_PROTECTION_0:
27362306a36Sopenharmony_ci	case RT1305_SPK_TEMP_PROTECTION_2:
27462306a36Sopenharmony_ci	case RT1305_SPK_DC_DETECT_1:
27562306a36Sopenharmony_ci	case RT1305_SILENCE_DETECT:
27662306a36Sopenharmony_ci	case RT1305_VERSION_ID:
27762306a36Sopenharmony_ci	case RT1305_VENDOR_ID:
27862306a36Sopenharmony_ci	case RT1305_DEVICE_ID:
27962306a36Sopenharmony_ci	case RT1305_EFUSE_1:
28062306a36Sopenharmony_ci	case RT1305_EFUSE_3:
28162306a36Sopenharmony_ci	case RT1305_DC_CALIB_1:
28262306a36Sopenharmony_ci	case RT1305_DC_CALIB_3:
28362306a36Sopenharmony_ci	case RT1305_DAC_OFFSET_1:
28462306a36Sopenharmony_ci	case RT1305_DAC_OFFSET_2:
28562306a36Sopenharmony_ci	case RT1305_DAC_OFFSET_3:
28662306a36Sopenharmony_ci	case RT1305_DAC_OFFSET_4:
28762306a36Sopenharmony_ci	case RT1305_DAC_OFFSET_5:
28862306a36Sopenharmony_ci	case RT1305_DAC_OFFSET_6:
28962306a36Sopenharmony_ci	case RT1305_DAC_OFFSET_7:
29062306a36Sopenharmony_ci	case RT1305_DAC_OFFSET_8:
29162306a36Sopenharmony_ci	case RT1305_DAC_OFFSET_9:
29262306a36Sopenharmony_ci	case RT1305_DAC_OFFSET_10:
29362306a36Sopenharmony_ci	case RT1305_DAC_OFFSET_11:
29462306a36Sopenharmony_ci	case RT1305_TRIM_1:
29562306a36Sopenharmony_ci	case RT1305_TRIM_2:
29662306a36Sopenharmony_ci		return true;
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_ci	default:
29962306a36Sopenharmony_ci		return false;
30062306a36Sopenharmony_ci	}
30162306a36Sopenharmony_ci}
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_cistatic bool rt1305_readable_register(struct device *dev, unsigned int reg)
30462306a36Sopenharmony_ci{
30562306a36Sopenharmony_ci	int i;
30662306a36Sopenharmony_ci
30762306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(rt1305_ranges); i++) {
30862306a36Sopenharmony_ci		if (reg >= rt1305_ranges[i].range_min &&
30962306a36Sopenharmony_ci			reg <= rt1305_ranges[i].range_max) {
31062306a36Sopenharmony_ci			return true;
31162306a36Sopenharmony_ci		}
31262306a36Sopenharmony_ci	}
31362306a36Sopenharmony_ci
31462306a36Sopenharmony_ci	switch (reg) {
31562306a36Sopenharmony_ci	case RT1305_RESET:
31662306a36Sopenharmony_ci	case RT1305_CLK_1 ... RT1305_CAL_EFUSE_CLOCK:
31762306a36Sopenharmony_ci	case RT1305_PLL0_1 ... RT1305_PLL1_2:
31862306a36Sopenharmony_ci	case RT1305_MIXER_CTRL_1:
31962306a36Sopenharmony_ci	case RT1305_MIXER_CTRL_2:
32062306a36Sopenharmony_ci	case RT1305_DAC_SET_1:
32162306a36Sopenharmony_ci	case RT1305_DAC_SET_2:
32262306a36Sopenharmony_ci	case RT1305_ADC_SET_1:
32362306a36Sopenharmony_ci	case RT1305_ADC_SET_2:
32462306a36Sopenharmony_ci	case RT1305_ADC_SET_3:
32562306a36Sopenharmony_ci	case RT1305_PATH_SET:
32662306a36Sopenharmony_ci	case RT1305_SPDIF_IN_SET_1:
32762306a36Sopenharmony_ci	case RT1305_SPDIF_IN_SET_2:
32862306a36Sopenharmony_ci	case RT1305_SPDIF_IN_SET_3:
32962306a36Sopenharmony_ci	case RT1305_SPDIF_OUT_SET_1:
33062306a36Sopenharmony_ci	case RT1305_SPDIF_OUT_SET_2:
33162306a36Sopenharmony_ci	case RT1305_SPDIF_OUT_SET_3:
33262306a36Sopenharmony_ci	case RT1305_I2S_SET_1:
33362306a36Sopenharmony_ci	case RT1305_I2S_SET_2:
33462306a36Sopenharmony_ci	case RT1305_PBTL_MONO_MODE_SRC:
33562306a36Sopenharmony_ci	case RT1305_MANUALLY_I2C_DEVICE:
33662306a36Sopenharmony_ci	case RT1305_POWER_STATUS:
33762306a36Sopenharmony_ci	case RT1305_POWER_CTRL_1:
33862306a36Sopenharmony_ci	case RT1305_POWER_CTRL_2:
33962306a36Sopenharmony_ci	case RT1305_POWER_CTRL_3:
34062306a36Sopenharmony_ci	case RT1305_POWER_CTRL_4:
34162306a36Sopenharmony_ci	case RT1305_POWER_CTRL_5:
34262306a36Sopenharmony_ci	case RT1305_CLOCK_DETECT:
34362306a36Sopenharmony_ci	case RT1305_BIQUAD_SET_1:
34462306a36Sopenharmony_ci	case RT1305_BIQUAD_SET_2:
34562306a36Sopenharmony_ci	case RT1305_ADJUSTED_HPF_1:
34662306a36Sopenharmony_ci	case RT1305_ADJUSTED_HPF_2:
34762306a36Sopenharmony_ci	case RT1305_EQ_SET_1:
34862306a36Sopenharmony_ci	case RT1305_EQ_SET_2:
34962306a36Sopenharmony_ci	case RT1305_SPK_TEMP_PROTECTION_0:
35062306a36Sopenharmony_ci	case RT1305_SPK_TEMP_PROTECTION_1:
35162306a36Sopenharmony_ci	case RT1305_SPK_TEMP_PROTECTION_2:
35262306a36Sopenharmony_ci	case RT1305_SPK_TEMP_PROTECTION_3:
35362306a36Sopenharmony_ci	case RT1305_SPK_DC_DETECT_1:
35462306a36Sopenharmony_ci	case RT1305_SPK_DC_DETECT_2:
35562306a36Sopenharmony_ci	case RT1305_LOUDNESS:
35662306a36Sopenharmony_ci	case RT1305_THERMAL_FOLD_BACK_1:
35762306a36Sopenharmony_ci	case RT1305_THERMAL_FOLD_BACK_2:
35862306a36Sopenharmony_ci	case RT1305_SILENCE_DETECT ... RT1305_SPK_EXCURSION_LIMITER_7:
35962306a36Sopenharmony_ci	case RT1305_VERSION_ID:
36062306a36Sopenharmony_ci	case RT1305_VENDOR_ID:
36162306a36Sopenharmony_ci	case RT1305_DEVICE_ID:
36262306a36Sopenharmony_ci	case RT1305_EFUSE_1:
36362306a36Sopenharmony_ci	case RT1305_EFUSE_2:
36462306a36Sopenharmony_ci	case RT1305_EFUSE_3:
36562306a36Sopenharmony_ci	case RT1305_DC_CALIB_1:
36662306a36Sopenharmony_ci	case RT1305_DC_CALIB_2:
36762306a36Sopenharmony_ci	case RT1305_DC_CALIB_3:
36862306a36Sopenharmony_ci	case RT1305_DAC_OFFSET_1 ... RT1305_DAC_OFFSET_14:
36962306a36Sopenharmony_ci	case RT1305_TRIM_1:
37062306a36Sopenharmony_ci	case RT1305_TRIM_2:
37162306a36Sopenharmony_ci	case RT1305_TUNE_INTERNAL_OSC:
37262306a36Sopenharmony_ci	case RT1305_BIQUAD1_H0_L_28_16 ... RT1305_BIQUAD3_A2_R_15_0:
37362306a36Sopenharmony_ci		return true;
37462306a36Sopenharmony_ci	default:
37562306a36Sopenharmony_ci		return false;
37662306a36Sopenharmony_ci	}
37762306a36Sopenharmony_ci}
37862306a36Sopenharmony_ci
37962306a36Sopenharmony_cistatic const DECLARE_TLV_DB_SCALE(dac_vol_tlv, -9435, 37, 0);
38062306a36Sopenharmony_ci
38162306a36Sopenharmony_cistatic const char * const rt1305_rx_data_ch_select[] = {
38262306a36Sopenharmony_ci	"LR",
38362306a36Sopenharmony_ci	"RL",
38462306a36Sopenharmony_ci	"Copy L",
38562306a36Sopenharmony_ci	"Copy R",
38662306a36Sopenharmony_ci};
38762306a36Sopenharmony_ci
38862306a36Sopenharmony_cistatic SOC_ENUM_SINGLE_DECL(rt1305_rx_data_ch_enum, RT1305_I2S_SET_2, 2,
38962306a36Sopenharmony_ci	rt1305_rx_data_ch_select);
39062306a36Sopenharmony_ci
39162306a36Sopenharmony_cistatic void rt1305_reset(struct regmap *regmap)
39262306a36Sopenharmony_ci{
39362306a36Sopenharmony_ci	regmap_write(regmap, RT1305_RESET, 0);
39462306a36Sopenharmony_ci}
39562306a36Sopenharmony_ci
39662306a36Sopenharmony_cistatic const struct snd_kcontrol_new rt1305_snd_controls[] = {
39762306a36Sopenharmony_ci	SOC_DOUBLE_TLV("DAC Playback Volume", RT1305_DAC_SET_1,
39862306a36Sopenharmony_ci			8, 0, 0xff, 0, dac_vol_tlv),
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_ci	/* I2S Data Channel Selection */
40162306a36Sopenharmony_ci	SOC_ENUM("RX Channel Select", rt1305_rx_data_ch_enum),
40262306a36Sopenharmony_ci};
40362306a36Sopenharmony_ci
40462306a36Sopenharmony_cistatic int rt1305_is_rc_clk_from_pll(struct snd_soc_dapm_widget *source,
40562306a36Sopenharmony_ci			 struct snd_soc_dapm_widget *sink)
40662306a36Sopenharmony_ci{
40762306a36Sopenharmony_ci	struct snd_soc_component *component =
40862306a36Sopenharmony_ci		snd_soc_dapm_to_component(source->dapm);
40962306a36Sopenharmony_ci	struct rt1305_priv *rt1305 = snd_soc_component_get_drvdata(component);
41062306a36Sopenharmony_ci	unsigned int val;
41162306a36Sopenharmony_ci
41262306a36Sopenharmony_ci	val = snd_soc_component_read(component, RT1305_CLK_1);
41362306a36Sopenharmony_ci
41462306a36Sopenharmony_ci	if (rt1305->sysclk_src == RT1305_FS_SYS_PRE_S_PLL1 &&
41562306a36Sopenharmony_ci		(val & RT1305_SEL_PLL_SRC_2_RCCLK))
41662306a36Sopenharmony_ci		return 1;
41762306a36Sopenharmony_ci	else
41862306a36Sopenharmony_ci		return 0;
41962306a36Sopenharmony_ci}
42062306a36Sopenharmony_ci
42162306a36Sopenharmony_cistatic int rt1305_is_sys_clk_from_pll(struct snd_soc_dapm_widget *source,
42262306a36Sopenharmony_ci			 struct snd_soc_dapm_widget *sink)
42362306a36Sopenharmony_ci{
42462306a36Sopenharmony_ci	struct snd_soc_component *component =
42562306a36Sopenharmony_ci		snd_soc_dapm_to_component(source->dapm);
42662306a36Sopenharmony_ci	struct rt1305_priv *rt1305 = snd_soc_component_get_drvdata(component);
42762306a36Sopenharmony_ci
42862306a36Sopenharmony_ci	if (rt1305->sysclk_src == RT1305_FS_SYS_PRE_S_PLL1)
42962306a36Sopenharmony_ci		return 1;
43062306a36Sopenharmony_ci	else
43162306a36Sopenharmony_ci		return 0;
43262306a36Sopenharmony_ci}
43362306a36Sopenharmony_ci
43462306a36Sopenharmony_cistatic int rt1305_classd_event(struct snd_soc_dapm_widget *w,
43562306a36Sopenharmony_ci	struct snd_kcontrol *kcontrol, int event)
43662306a36Sopenharmony_ci{
43762306a36Sopenharmony_ci	struct snd_soc_component *component =
43862306a36Sopenharmony_ci		snd_soc_dapm_to_component(w->dapm);
43962306a36Sopenharmony_ci
44062306a36Sopenharmony_ci	switch (event) {
44162306a36Sopenharmony_ci	case SND_SOC_DAPM_POST_PMU:
44262306a36Sopenharmony_ci		snd_soc_component_update_bits(component, RT1305_POWER_CTRL_1,
44362306a36Sopenharmony_ci			RT1305_POW_PDB_JD_MASK, RT1305_POW_PDB_JD);
44462306a36Sopenharmony_ci		break;
44562306a36Sopenharmony_ci	case SND_SOC_DAPM_PRE_PMD:
44662306a36Sopenharmony_ci		snd_soc_component_update_bits(component, RT1305_POWER_CTRL_1,
44762306a36Sopenharmony_ci			RT1305_POW_PDB_JD_MASK, 0);
44862306a36Sopenharmony_ci		usleep_range(150000, 200000);
44962306a36Sopenharmony_ci		break;
45062306a36Sopenharmony_ci
45162306a36Sopenharmony_ci	default:
45262306a36Sopenharmony_ci		return 0;
45362306a36Sopenharmony_ci	}
45462306a36Sopenharmony_ci
45562306a36Sopenharmony_ci	return 0;
45662306a36Sopenharmony_ci}
45762306a36Sopenharmony_ci
45862306a36Sopenharmony_cistatic const struct snd_kcontrol_new rt1305_sto_dac_l =
45962306a36Sopenharmony_ci	SOC_DAPM_SINGLE("Switch", RT1305_DAC_SET_2,
46062306a36Sopenharmony_ci		RT1305_DVOL_MUTE_L_EN_SFT, 1, 1);
46162306a36Sopenharmony_ci
46262306a36Sopenharmony_cistatic const struct snd_kcontrol_new rt1305_sto_dac_r =
46362306a36Sopenharmony_ci	SOC_DAPM_SINGLE("Switch", RT1305_DAC_SET_2,
46462306a36Sopenharmony_ci		RT1305_DVOL_MUTE_R_EN_SFT, 1, 1);
46562306a36Sopenharmony_ci
46662306a36Sopenharmony_cistatic const struct snd_soc_dapm_widget rt1305_dapm_widgets[] = {
46762306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("PLL0", RT1305_POWER_CTRL_1,
46862306a36Sopenharmony_ci		RT1305_POW_PLL0_EN_BIT, 0, NULL, 0),
46962306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("PLL1", RT1305_POWER_CTRL_1,
47062306a36Sopenharmony_ci		RT1305_POW_PLL1_EN_BIT, 0, NULL, 0),
47162306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("MBIAS", RT1305_POWER_CTRL_1,
47262306a36Sopenharmony_ci		RT1305_POW_MBIAS_LV_BIT, 0, NULL, 0),
47362306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("BG MBIAS", RT1305_POWER_CTRL_1,
47462306a36Sopenharmony_ci		RT1305_POW_BG_MBIAS_LV_BIT, 0, NULL, 0),
47562306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("LDO2", RT1305_POWER_CTRL_1,
47662306a36Sopenharmony_ci		RT1305_POW_LDO2_BIT, 0, NULL, 0),
47762306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("BG2", RT1305_POWER_CTRL_1,
47862306a36Sopenharmony_ci		RT1305_POW_BG2_BIT, 0, NULL, 0),
47962306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("LDO2 IB2", RT1305_POWER_CTRL_1,
48062306a36Sopenharmony_ci		RT1305_POW_LDO2_IB2_BIT, 0, NULL, 0),
48162306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("VREF", RT1305_POWER_CTRL_1,
48262306a36Sopenharmony_ci		RT1305_POW_VREF_BIT, 0, NULL, 0),
48362306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("VREF1", RT1305_POWER_CTRL_1,
48462306a36Sopenharmony_ci		RT1305_POW_VREF1_BIT, 0, NULL, 0),
48562306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("VREF2", RT1305_POWER_CTRL_1,
48662306a36Sopenharmony_ci		RT1305_POW_VREF2_BIT, 0, NULL, 0),
48762306a36Sopenharmony_ci
48862306a36Sopenharmony_ci
48962306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("DISC VREF", RT1305_POWER_CTRL_2,
49062306a36Sopenharmony_ci		RT1305_POW_DISC_VREF_BIT, 0, NULL, 0),
49162306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("FASTB VREF", RT1305_POWER_CTRL_2,
49262306a36Sopenharmony_ci		RT1305_POW_FASTB_VREF_BIT, 0, NULL, 0),
49362306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("ULTRA FAST VREF", RT1305_POWER_CTRL_2,
49462306a36Sopenharmony_ci		RT1305_POW_ULTRA_FAST_VREF_BIT, 0, NULL, 0),
49562306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("CHOP DAC", RT1305_POWER_CTRL_2,
49662306a36Sopenharmony_ci		RT1305_POW_CKXEN_DAC_BIT, 0, NULL, 0),
49762306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("CKGEN DAC", RT1305_POWER_CTRL_2,
49862306a36Sopenharmony_ci		RT1305_POW_EN_CKGEN_DAC_BIT, 0, NULL, 0),
49962306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("CLAMP", RT1305_POWER_CTRL_2,
50062306a36Sopenharmony_ci		RT1305_POW_CLAMP_BIT, 0, NULL, 0),
50162306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("BUFL", RT1305_POWER_CTRL_2,
50262306a36Sopenharmony_ci		RT1305_POW_BUFL_BIT, 0, NULL, 0),
50362306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("BUFR", RT1305_POWER_CTRL_2,
50462306a36Sopenharmony_ci		RT1305_POW_BUFR_BIT, 0, NULL, 0),
50562306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("CKGEN ADC", RT1305_POWER_CTRL_2,
50662306a36Sopenharmony_ci		RT1305_POW_EN_CKGEN_ADC_BIT, 0, NULL, 0),
50762306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("ADC3 L", RT1305_POWER_CTRL_2,
50862306a36Sopenharmony_ci		RT1305_POW_ADC3_L_BIT, 0, NULL, 0),
50962306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("ADC3 R", RT1305_POWER_CTRL_2,
51062306a36Sopenharmony_ci		RT1305_POW_ADC3_R_BIT, 0, NULL, 0),
51162306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("TRIOSC", RT1305_POWER_CTRL_2,
51262306a36Sopenharmony_ci		RT1305_POW_TRIOSC_BIT, 0, NULL, 0),
51362306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("AVDD1", RT1305_POWER_CTRL_2,
51462306a36Sopenharmony_ci		RT1305_POR_AVDD1_BIT, 0, NULL, 0),
51562306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("AVDD2", RT1305_POWER_CTRL_2,
51662306a36Sopenharmony_ci		RT1305_POR_AVDD2_BIT, 0, NULL, 0),
51762306a36Sopenharmony_ci
51862306a36Sopenharmony_ci
51962306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("VSENSE R", RT1305_POWER_CTRL_3,
52062306a36Sopenharmony_ci		RT1305_POW_VSENSE_RCH_BIT, 0, NULL, 0),
52162306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("VSENSE L", RT1305_POWER_CTRL_3,
52262306a36Sopenharmony_ci		RT1305_POW_VSENSE_LCH_BIT, 0, NULL, 0),
52362306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("ISENSE R", RT1305_POWER_CTRL_3,
52462306a36Sopenharmony_ci		RT1305_POW_ISENSE_RCH_BIT, 0, NULL, 0),
52562306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("ISENSE L", RT1305_POWER_CTRL_3,
52662306a36Sopenharmony_ci		RT1305_POW_ISENSE_LCH_BIT, 0, NULL, 0),
52762306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("POR AVDD1", RT1305_POWER_CTRL_3,
52862306a36Sopenharmony_ci		RT1305_POW_POR_AVDD1_BIT, 0, NULL, 0),
52962306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("POR AVDD2", RT1305_POWER_CTRL_3,
53062306a36Sopenharmony_ci		RT1305_POW_POR_AVDD2_BIT, 0, NULL, 0),
53162306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("VCM 6172", RT1305_POWER_CTRL_3,
53262306a36Sopenharmony_ci		RT1305_EN_VCM_6172_BIT, 0, NULL, 0),
53362306a36Sopenharmony_ci
53462306a36Sopenharmony_ci
53562306a36Sopenharmony_ci	/* Audio Interface */
53662306a36Sopenharmony_ci	SND_SOC_DAPM_AIF_IN("AIF1RX", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
53762306a36Sopenharmony_ci
53862306a36Sopenharmony_ci	/* Digital Interface */
53962306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("DAC L Power", RT1305_POWER_CTRL_2,
54062306a36Sopenharmony_ci		RT1305_POW_DAC1_L_BIT, 0, NULL, 0),
54162306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("DAC R Power", RT1305_POWER_CTRL_2,
54262306a36Sopenharmony_ci		RT1305_POW_DAC1_R_BIT, 0, NULL, 0),
54362306a36Sopenharmony_ci	SND_SOC_DAPM_DAC("DAC", NULL, SND_SOC_NOPM, 0, 0),
54462306a36Sopenharmony_ci	SND_SOC_DAPM_SWITCH("DAC L", SND_SOC_NOPM, 0, 0, &rt1305_sto_dac_l),
54562306a36Sopenharmony_ci	SND_SOC_DAPM_SWITCH("DAC R", SND_SOC_NOPM, 0, 0, &rt1305_sto_dac_r),
54662306a36Sopenharmony_ci
54762306a36Sopenharmony_ci	/* Output Lines */
54862306a36Sopenharmony_ci	SND_SOC_DAPM_PGA_E("CLASS D", SND_SOC_NOPM, 0, 0, NULL, 0,
54962306a36Sopenharmony_ci		rt1305_classd_event,
55062306a36Sopenharmony_ci		SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
55162306a36Sopenharmony_ci	SND_SOC_DAPM_OUTPUT("SPOL"),
55262306a36Sopenharmony_ci	SND_SOC_DAPM_OUTPUT("SPOR"),
55362306a36Sopenharmony_ci};
55462306a36Sopenharmony_ci
55562306a36Sopenharmony_cistatic const struct snd_soc_dapm_route rt1305_dapm_routes[] = {
55662306a36Sopenharmony_ci
55762306a36Sopenharmony_ci	{ "DAC", NULL, "AIF1RX" },
55862306a36Sopenharmony_ci
55962306a36Sopenharmony_ci	{ "DAC", NULL, "PLL0", rt1305_is_rc_clk_from_pll },
56062306a36Sopenharmony_ci	{ "DAC", NULL, "PLL1", rt1305_is_sys_clk_from_pll },
56162306a36Sopenharmony_ci
56262306a36Sopenharmony_ci	{ "DAC", NULL, "MBIAS" },
56362306a36Sopenharmony_ci	{ "DAC", NULL, "BG MBIAS" },
56462306a36Sopenharmony_ci	{ "DAC", NULL, "LDO2" },
56562306a36Sopenharmony_ci	{ "DAC", NULL, "BG2" },
56662306a36Sopenharmony_ci	{ "DAC", NULL, "LDO2 IB2" },
56762306a36Sopenharmony_ci	{ "DAC", NULL, "VREF" },
56862306a36Sopenharmony_ci	{ "DAC", NULL, "VREF1" },
56962306a36Sopenharmony_ci	{ "DAC", NULL, "VREF2" },
57062306a36Sopenharmony_ci
57162306a36Sopenharmony_ci	{ "DAC", NULL, "DISC VREF" },
57262306a36Sopenharmony_ci	{ "DAC", NULL, "FASTB VREF" },
57362306a36Sopenharmony_ci	{ "DAC", NULL, "ULTRA FAST VREF" },
57462306a36Sopenharmony_ci	{ "DAC", NULL, "CHOP DAC" },
57562306a36Sopenharmony_ci	{ "DAC", NULL, "CKGEN DAC" },
57662306a36Sopenharmony_ci	{ "DAC", NULL, "CLAMP" },
57762306a36Sopenharmony_ci	{ "DAC", NULL, "CKGEN ADC" },
57862306a36Sopenharmony_ci	{ "DAC", NULL, "TRIOSC" },
57962306a36Sopenharmony_ci	{ "DAC", NULL, "AVDD1" },
58062306a36Sopenharmony_ci	{ "DAC", NULL, "AVDD2" },
58162306a36Sopenharmony_ci
58262306a36Sopenharmony_ci	{ "DAC", NULL, "POR AVDD1" },
58362306a36Sopenharmony_ci	{ "DAC", NULL, "POR AVDD2" },
58462306a36Sopenharmony_ci	{ "DAC", NULL, "VCM 6172" },
58562306a36Sopenharmony_ci
58662306a36Sopenharmony_ci	{ "DAC L", "Switch", "DAC" },
58762306a36Sopenharmony_ci	{ "DAC R", "Switch", "DAC" },
58862306a36Sopenharmony_ci
58962306a36Sopenharmony_ci	{ "DAC R", NULL, "VSENSE R" },
59062306a36Sopenharmony_ci	{ "DAC L", NULL, "VSENSE L" },
59162306a36Sopenharmony_ci	{ "DAC R", NULL, "ISENSE R" },
59262306a36Sopenharmony_ci	{ "DAC L", NULL, "ISENSE L" },
59362306a36Sopenharmony_ci	{ "DAC L", NULL, "ADC3 L" },
59462306a36Sopenharmony_ci	{ "DAC R", NULL, "ADC3 R" },
59562306a36Sopenharmony_ci	{ "DAC L", NULL, "BUFL" },
59662306a36Sopenharmony_ci	{ "DAC R", NULL, "BUFR" },
59762306a36Sopenharmony_ci	{ "DAC L", NULL, "DAC L Power" },
59862306a36Sopenharmony_ci	{ "DAC R", NULL, "DAC R Power" },
59962306a36Sopenharmony_ci
60062306a36Sopenharmony_ci	{ "CLASS D", NULL, "DAC L" },
60162306a36Sopenharmony_ci	{ "CLASS D", NULL, "DAC R" },
60262306a36Sopenharmony_ci
60362306a36Sopenharmony_ci	{ "SPOL", NULL, "CLASS D" },
60462306a36Sopenharmony_ci	{ "SPOR", NULL, "CLASS D" },
60562306a36Sopenharmony_ci};
60662306a36Sopenharmony_ci
60762306a36Sopenharmony_cistatic int rt1305_get_clk_info(int sclk, int rate)
60862306a36Sopenharmony_ci{
60962306a36Sopenharmony_ci	int i;
61062306a36Sopenharmony_ci	static const int pd[] = {1, 2, 3, 4, 6, 8, 12, 16};
61162306a36Sopenharmony_ci
61262306a36Sopenharmony_ci	if (sclk <= 0 || rate <= 0)
61362306a36Sopenharmony_ci		return -EINVAL;
61462306a36Sopenharmony_ci
61562306a36Sopenharmony_ci	rate = rate << 8;
61662306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(pd); i++)
61762306a36Sopenharmony_ci		if (sclk == rate * pd[i])
61862306a36Sopenharmony_ci			return i;
61962306a36Sopenharmony_ci
62062306a36Sopenharmony_ci	return -EINVAL;
62162306a36Sopenharmony_ci}
62262306a36Sopenharmony_ci
62362306a36Sopenharmony_cistatic int rt1305_hw_params(struct snd_pcm_substream *substream,
62462306a36Sopenharmony_ci	struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
62562306a36Sopenharmony_ci{
62662306a36Sopenharmony_ci	struct snd_soc_component *component = dai->component;
62762306a36Sopenharmony_ci	struct rt1305_priv *rt1305 = snd_soc_component_get_drvdata(component);
62862306a36Sopenharmony_ci	unsigned int val_len = 0, val_clk, mask_clk;
62962306a36Sopenharmony_ci	int pre_div, bclk_ms, frame_size;
63062306a36Sopenharmony_ci
63162306a36Sopenharmony_ci	rt1305->lrck = params_rate(params);
63262306a36Sopenharmony_ci	pre_div = rt1305_get_clk_info(rt1305->sysclk, rt1305->lrck);
63362306a36Sopenharmony_ci	if (pre_div < 0) {
63462306a36Sopenharmony_ci		dev_warn(component->dev, "Force using PLL ");
63562306a36Sopenharmony_ci		snd_soc_dai_set_pll(dai, 0, RT1305_PLL1_S_BCLK,
63662306a36Sopenharmony_ci			rt1305->lrck * 64, rt1305->lrck * 256);
63762306a36Sopenharmony_ci		snd_soc_dai_set_sysclk(dai, RT1305_FS_SYS_PRE_S_PLL1,
63862306a36Sopenharmony_ci			rt1305->lrck * 256, SND_SOC_CLOCK_IN);
63962306a36Sopenharmony_ci		pre_div = 0;
64062306a36Sopenharmony_ci	}
64162306a36Sopenharmony_ci	frame_size = snd_soc_params_to_frame_size(params);
64262306a36Sopenharmony_ci	if (frame_size < 0) {
64362306a36Sopenharmony_ci		dev_err(component->dev, "Unsupported frame size: %d\n",
64462306a36Sopenharmony_ci			frame_size);
64562306a36Sopenharmony_ci		return -EINVAL;
64662306a36Sopenharmony_ci	}
64762306a36Sopenharmony_ci
64862306a36Sopenharmony_ci	bclk_ms = frame_size > 32;
64962306a36Sopenharmony_ci	rt1305->bclk = rt1305->lrck * (32 << bclk_ms);
65062306a36Sopenharmony_ci
65162306a36Sopenharmony_ci	dev_dbg(component->dev, "bclk_ms is %d and pre_div is %d for iis %d\n",
65262306a36Sopenharmony_ci				bclk_ms, pre_div, dai->id);
65362306a36Sopenharmony_ci
65462306a36Sopenharmony_ci	dev_dbg(component->dev, "lrck is %dHz and pre_div is %d for iis %d\n",
65562306a36Sopenharmony_ci				rt1305->lrck, pre_div, dai->id);
65662306a36Sopenharmony_ci
65762306a36Sopenharmony_ci	switch (params_width(params)) {
65862306a36Sopenharmony_ci	case 16:
65962306a36Sopenharmony_ci		val_len |= RT1305_I2S_DL_SEL_16B;
66062306a36Sopenharmony_ci		break;
66162306a36Sopenharmony_ci	case 20:
66262306a36Sopenharmony_ci		val_len |= RT1305_I2S_DL_SEL_20B;
66362306a36Sopenharmony_ci		break;
66462306a36Sopenharmony_ci	case 24:
66562306a36Sopenharmony_ci		val_len |= RT1305_I2S_DL_SEL_24B;
66662306a36Sopenharmony_ci		break;
66762306a36Sopenharmony_ci	case 8:
66862306a36Sopenharmony_ci		val_len |= RT1305_I2S_DL_SEL_8B;
66962306a36Sopenharmony_ci		break;
67062306a36Sopenharmony_ci	default:
67162306a36Sopenharmony_ci		return -EINVAL;
67262306a36Sopenharmony_ci	}
67362306a36Sopenharmony_ci
67462306a36Sopenharmony_ci	switch (dai->id) {
67562306a36Sopenharmony_ci	case RT1305_AIF1:
67662306a36Sopenharmony_ci		mask_clk = RT1305_DIV_FS_SYS_MASK;
67762306a36Sopenharmony_ci		val_clk = pre_div << RT1305_DIV_FS_SYS_SFT;
67862306a36Sopenharmony_ci		snd_soc_component_update_bits(component, RT1305_I2S_SET_2,
67962306a36Sopenharmony_ci			RT1305_I2S_DL_SEL_MASK,
68062306a36Sopenharmony_ci			val_len);
68162306a36Sopenharmony_ci		break;
68262306a36Sopenharmony_ci	default:
68362306a36Sopenharmony_ci		dev_err(component->dev, "Invalid dai->id: %d\n", dai->id);
68462306a36Sopenharmony_ci		return -EINVAL;
68562306a36Sopenharmony_ci	}
68662306a36Sopenharmony_ci
68762306a36Sopenharmony_ci	snd_soc_component_update_bits(component, RT1305_CLK_2,
68862306a36Sopenharmony_ci		mask_clk, val_clk);
68962306a36Sopenharmony_ci
69062306a36Sopenharmony_ci	return 0;
69162306a36Sopenharmony_ci}
69262306a36Sopenharmony_ci
69362306a36Sopenharmony_cistatic int rt1305_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
69462306a36Sopenharmony_ci{
69562306a36Sopenharmony_ci	struct snd_soc_component *component = dai->component;
69662306a36Sopenharmony_ci	struct rt1305_priv *rt1305 = snd_soc_component_get_drvdata(component);
69762306a36Sopenharmony_ci	unsigned int reg_val = 0, reg1_val = 0;
69862306a36Sopenharmony_ci
69962306a36Sopenharmony_ci	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
70062306a36Sopenharmony_ci	case SND_SOC_DAIFMT_CBM_CFM:
70162306a36Sopenharmony_ci		reg_val |= RT1305_SEL_I2S_OUT_MODE_M;
70262306a36Sopenharmony_ci		rt1305->master = 1;
70362306a36Sopenharmony_ci		break;
70462306a36Sopenharmony_ci	case SND_SOC_DAIFMT_CBS_CFS:
70562306a36Sopenharmony_ci		reg_val |= RT1305_SEL_I2S_OUT_MODE_S;
70662306a36Sopenharmony_ci		rt1305->master = 0;
70762306a36Sopenharmony_ci		break;
70862306a36Sopenharmony_ci	default:
70962306a36Sopenharmony_ci		return -EINVAL;
71062306a36Sopenharmony_ci	}
71162306a36Sopenharmony_ci
71262306a36Sopenharmony_ci	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
71362306a36Sopenharmony_ci	case SND_SOC_DAIFMT_NB_NF:
71462306a36Sopenharmony_ci		break;
71562306a36Sopenharmony_ci	case SND_SOC_DAIFMT_IB_NF:
71662306a36Sopenharmony_ci		reg1_val |= RT1305_I2S_BCLK_INV;
71762306a36Sopenharmony_ci		break;
71862306a36Sopenharmony_ci	default:
71962306a36Sopenharmony_ci		return -EINVAL;
72062306a36Sopenharmony_ci	}
72162306a36Sopenharmony_ci
72262306a36Sopenharmony_ci	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
72362306a36Sopenharmony_ci	case SND_SOC_DAIFMT_I2S:
72462306a36Sopenharmony_ci		break;
72562306a36Sopenharmony_ci	case SND_SOC_DAIFMT_LEFT_J:
72662306a36Sopenharmony_ci		reg1_val |= RT1305_I2S_DF_SEL_LEFT;
72762306a36Sopenharmony_ci		break;
72862306a36Sopenharmony_ci	case SND_SOC_DAIFMT_DSP_A:
72962306a36Sopenharmony_ci		reg1_val |= RT1305_I2S_DF_SEL_PCM_A;
73062306a36Sopenharmony_ci		break;
73162306a36Sopenharmony_ci	case SND_SOC_DAIFMT_DSP_B:
73262306a36Sopenharmony_ci		reg1_val |= RT1305_I2S_DF_SEL_PCM_B;
73362306a36Sopenharmony_ci		break;
73462306a36Sopenharmony_ci	default:
73562306a36Sopenharmony_ci		return -EINVAL;
73662306a36Sopenharmony_ci	}
73762306a36Sopenharmony_ci
73862306a36Sopenharmony_ci	switch (dai->id) {
73962306a36Sopenharmony_ci	case RT1305_AIF1:
74062306a36Sopenharmony_ci		snd_soc_component_update_bits(component, RT1305_I2S_SET_1,
74162306a36Sopenharmony_ci			RT1305_SEL_I2S_OUT_MODE_MASK, reg_val);
74262306a36Sopenharmony_ci		snd_soc_component_update_bits(component, RT1305_I2S_SET_2,
74362306a36Sopenharmony_ci			RT1305_I2S_DF_SEL_MASK | RT1305_I2S_BCLK_MASK,
74462306a36Sopenharmony_ci			reg1_val);
74562306a36Sopenharmony_ci		break;
74662306a36Sopenharmony_ci	default:
74762306a36Sopenharmony_ci		dev_err(component->dev, "Invalid dai->id: %d\n", dai->id);
74862306a36Sopenharmony_ci		return -EINVAL;
74962306a36Sopenharmony_ci	}
75062306a36Sopenharmony_ci	return 0;
75162306a36Sopenharmony_ci}
75262306a36Sopenharmony_ci
75362306a36Sopenharmony_cistatic int rt1305_set_component_sysclk(struct snd_soc_component *component,
75462306a36Sopenharmony_ci		int clk_id, int source, unsigned int freq, int dir)
75562306a36Sopenharmony_ci{
75662306a36Sopenharmony_ci	struct rt1305_priv *rt1305 = snd_soc_component_get_drvdata(component);
75762306a36Sopenharmony_ci	unsigned int reg_val = 0;
75862306a36Sopenharmony_ci
75962306a36Sopenharmony_ci	if (freq == rt1305->sysclk && clk_id == rt1305->sysclk_src)
76062306a36Sopenharmony_ci		return 0;
76162306a36Sopenharmony_ci
76262306a36Sopenharmony_ci	switch (clk_id) {
76362306a36Sopenharmony_ci	case RT1305_FS_SYS_PRE_S_MCLK:
76462306a36Sopenharmony_ci		reg_val |= RT1305_SEL_FS_SYS_PRE_MCLK;
76562306a36Sopenharmony_ci		snd_soc_component_update_bits(component,
76662306a36Sopenharmony_ci			RT1305_CLOCK_DETECT, RT1305_SEL_CLK_DET_SRC_MASK,
76762306a36Sopenharmony_ci			RT1305_SEL_CLK_DET_SRC_MCLK);
76862306a36Sopenharmony_ci		break;
76962306a36Sopenharmony_ci	case RT1305_FS_SYS_PRE_S_PLL1:
77062306a36Sopenharmony_ci		reg_val |= RT1305_SEL_FS_SYS_PRE_PLL;
77162306a36Sopenharmony_ci		break;
77262306a36Sopenharmony_ci	case RT1305_FS_SYS_PRE_S_RCCLK:
77362306a36Sopenharmony_ci		reg_val |= RT1305_SEL_FS_SYS_PRE_RCCLK;
77462306a36Sopenharmony_ci		break;
77562306a36Sopenharmony_ci	default:
77662306a36Sopenharmony_ci		dev_err(component->dev, "Invalid clock id (%d)\n", clk_id);
77762306a36Sopenharmony_ci		return -EINVAL;
77862306a36Sopenharmony_ci	}
77962306a36Sopenharmony_ci	snd_soc_component_update_bits(component, RT1305_CLK_1,
78062306a36Sopenharmony_ci		RT1305_SEL_FS_SYS_PRE_MASK, reg_val);
78162306a36Sopenharmony_ci	rt1305->sysclk = freq;
78262306a36Sopenharmony_ci	rt1305->sysclk_src = clk_id;
78362306a36Sopenharmony_ci
78462306a36Sopenharmony_ci	dev_dbg(component->dev, "Sysclk is %dHz and clock id is %d\n",
78562306a36Sopenharmony_ci		freq, clk_id);
78662306a36Sopenharmony_ci
78762306a36Sopenharmony_ci	return 0;
78862306a36Sopenharmony_ci}
78962306a36Sopenharmony_ci
79062306a36Sopenharmony_cistatic int rt1305_set_component_pll(struct snd_soc_component *component,
79162306a36Sopenharmony_ci		int pll_id, int source, unsigned int freq_in,
79262306a36Sopenharmony_ci		unsigned int freq_out)
79362306a36Sopenharmony_ci{
79462306a36Sopenharmony_ci	struct rt1305_priv *rt1305 = snd_soc_component_get_drvdata(component);
79562306a36Sopenharmony_ci	struct rl6231_pll_code pll_code;
79662306a36Sopenharmony_ci	int ret;
79762306a36Sopenharmony_ci
79862306a36Sopenharmony_ci	if (source == rt1305->pll_src && freq_in == rt1305->pll_in &&
79962306a36Sopenharmony_ci	    freq_out == rt1305->pll_out)
80062306a36Sopenharmony_ci		return 0;
80162306a36Sopenharmony_ci
80262306a36Sopenharmony_ci	if (!freq_in || !freq_out) {
80362306a36Sopenharmony_ci		dev_dbg(component->dev, "PLL disabled\n");
80462306a36Sopenharmony_ci
80562306a36Sopenharmony_ci		rt1305->pll_in = 0;
80662306a36Sopenharmony_ci		rt1305->pll_out = 0;
80762306a36Sopenharmony_ci		snd_soc_component_update_bits(component, RT1305_CLK_1,
80862306a36Sopenharmony_ci			RT1305_SEL_FS_SYS_PRE_MASK | RT1305_SEL_PLL_SRC_1_MASK,
80962306a36Sopenharmony_ci			RT1305_SEL_FS_SYS_PRE_PLL | RT1305_SEL_PLL_SRC_1_BCLK);
81062306a36Sopenharmony_ci		return 0;
81162306a36Sopenharmony_ci	}
81262306a36Sopenharmony_ci
81362306a36Sopenharmony_ci	switch (source) {
81462306a36Sopenharmony_ci	case RT1305_PLL2_S_MCLK:
81562306a36Sopenharmony_ci		snd_soc_component_update_bits(component, RT1305_CLK_1,
81662306a36Sopenharmony_ci			RT1305_SEL_PLL_SRC_2_MASK | RT1305_SEL_PLL_SRC_1_MASK |
81762306a36Sopenharmony_ci			RT1305_DIV_PLL_SRC_2_MASK,
81862306a36Sopenharmony_ci			RT1305_SEL_PLL_SRC_2_MCLK | RT1305_SEL_PLL_SRC_1_PLL2);
81962306a36Sopenharmony_ci		snd_soc_component_update_bits(component,
82062306a36Sopenharmony_ci			RT1305_CLOCK_DETECT, RT1305_SEL_CLK_DET_SRC_MASK,
82162306a36Sopenharmony_ci			RT1305_SEL_CLK_DET_SRC_MCLK);
82262306a36Sopenharmony_ci		break;
82362306a36Sopenharmony_ci	case RT1305_PLL1_S_BCLK:
82462306a36Sopenharmony_ci		snd_soc_component_update_bits(component,
82562306a36Sopenharmony_ci			RT1305_CLK_1, RT1305_SEL_PLL_SRC_1_MASK,
82662306a36Sopenharmony_ci			RT1305_SEL_PLL_SRC_1_BCLK);
82762306a36Sopenharmony_ci		break;
82862306a36Sopenharmony_ci	case RT1305_PLL2_S_RCCLK:
82962306a36Sopenharmony_ci		snd_soc_component_update_bits(component, RT1305_CLK_1,
83062306a36Sopenharmony_ci			RT1305_SEL_PLL_SRC_2_MASK | RT1305_SEL_PLL_SRC_1_MASK |
83162306a36Sopenharmony_ci			RT1305_DIV_PLL_SRC_2_MASK,
83262306a36Sopenharmony_ci			RT1305_SEL_PLL_SRC_2_RCCLK | RT1305_SEL_PLL_SRC_1_PLL2);
83362306a36Sopenharmony_ci		freq_in = 98304000;
83462306a36Sopenharmony_ci		break;
83562306a36Sopenharmony_ci	default:
83662306a36Sopenharmony_ci		dev_err(component->dev, "Unknown PLL Source %d\n", source);
83762306a36Sopenharmony_ci		return -EINVAL;
83862306a36Sopenharmony_ci	}
83962306a36Sopenharmony_ci
84062306a36Sopenharmony_ci	ret = rl6231_pll_calc(freq_in, freq_out, &pll_code);
84162306a36Sopenharmony_ci	if (ret < 0) {
84262306a36Sopenharmony_ci		dev_err(component->dev, "Unsupported input clock %d\n", freq_in);
84362306a36Sopenharmony_ci		return ret;
84462306a36Sopenharmony_ci	}
84562306a36Sopenharmony_ci
84662306a36Sopenharmony_ci	dev_dbg(component->dev, "bypass=%d m=%d n=%d k=%d\n",
84762306a36Sopenharmony_ci		pll_code.m_bp, (pll_code.m_bp ? 0 : pll_code.m_code),
84862306a36Sopenharmony_ci		pll_code.n_code, pll_code.k_code);
84962306a36Sopenharmony_ci
85062306a36Sopenharmony_ci	snd_soc_component_write(component, RT1305_PLL1_1,
85162306a36Sopenharmony_ci		((pll_code.m_bp ? 0 : pll_code.m_code) << RT1305_PLL_1_M_SFT) |
85262306a36Sopenharmony_ci		(pll_code.m_bp << RT1305_PLL_1_M_BYPASS_SFT) |
85362306a36Sopenharmony_ci		pll_code.n_code);
85462306a36Sopenharmony_ci	snd_soc_component_write(component, RT1305_PLL1_2,
85562306a36Sopenharmony_ci		pll_code.k_code);
85662306a36Sopenharmony_ci
85762306a36Sopenharmony_ci	rt1305->pll_in = freq_in;
85862306a36Sopenharmony_ci	rt1305->pll_out = freq_out;
85962306a36Sopenharmony_ci	rt1305->pll_src = source;
86062306a36Sopenharmony_ci
86162306a36Sopenharmony_ci	return 0;
86262306a36Sopenharmony_ci}
86362306a36Sopenharmony_ci
86462306a36Sopenharmony_cistatic int rt1305_probe(struct snd_soc_component *component)
86562306a36Sopenharmony_ci{
86662306a36Sopenharmony_ci	struct rt1305_priv *rt1305 = snd_soc_component_get_drvdata(component);
86762306a36Sopenharmony_ci
86862306a36Sopenharmony_ci	rt1305->component = component;
86962306a36Sopenharmony_ci
87062306a36Sopenharmony_ci	/* initial settings */
87162306a36Sopenharmony_ci	rt1305_reg_init(component);
87262306a36Sopenharmony_ci
87362306a36Sopenharmony_ci	return 0;
87462306a36Sopenharmony_ci}
87562306a36Sopenharmony_ci
87662306a36Sopenharmony_cistatic void rt1305_remove(struct snd_soc_component *component)
87762306a36Sopenharmony_ci{
87862306a36Sopenharmony_ci	struct rt1305_priv *rt1305 = snd_soc_component_get_drvdata(component);
87962306a36Sopenharmony_ci
88062306a36Sopenharmony_ci	rt1305_reset(rt1305->regmap);
88162306a36Sopenharmony_ci}
88262306a36Sopenharmony_ci
88362306a36Sopenharmony_ci#ifdef CONFIG_PM
88462306a36Sopenharmony_cistatic int rt1305_suspend(struct snd_soc_component *component)
88562306a36Sopenharmony_ci{
88662306a36Sopenharmony_ci	struct rt1305_priv *rt1305 = snd_soc_component_get_drvdata(component);
88762306a36Sopenharmony_ci
88862306a36Sopenharmony_ci	regcache_cache_only(rt1305->regmap, true);
88962306a36Sopenharmony_ci	regcache_mark_dirty(rt1305->regmap);
89062306a36Sopenharmony_ci
89162306a36Sopenharmony_ci	return 0;
89262306a36Sopenharmony_ci}
89362306a36Sopenharmony_ci
89462306a36Sopenharmony_cistatic int rt1305_resume(struct snd_soc_component *component)
89562306a36Sopenharmony_ci{
89662306a36Sopenharmony_ci	struct rt1305_priv *rt1305 = snd_soc_component_get_drvdata(component);
89762306a36Sopenharmony_ci
89862306a36Sopenharmony_ci	regcache_cache_only(rt1305->regmap, false);
89962306a36Sopenharmony_ci	regcache_sync(rt1305->regmap);
90062306a36Sopenharmony_ci
90162306a36Sopenharmony_ci	return 0;
90262306a36Sopenharmony_ci}
90362306a36Sopenharmony_ci#else
90462306a36Sopenharmony_ci#define rt1305_suspend NULL
90562306a36Sopenharmony_ci#define rt1305_resume NULL
90662306a36Sopenharmony_ci#endif
90762306a36Sopenharmony_ci
90862306a36Sopenharmony_ci#define RT1305_STEREO_RATES SNDRV_PCM_RATE_8000_192000
90962306a36Sopenharmony_ci#define RT1305_FORMATS (SNDRV_PCM_FMTBIT_S8 | \
91062306a36Sopenharmony_ci			SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S16_LE | \
91162306a36Sopenharmony_ci			SNDRV_PCM_FMTBIT_S24_LE)
91262306a36Sopenharmony_ci
91362306a36Sopenharmony_cistatic const struct snd_soc_dai_ops rt1305_aif_dai_ops = {
91462306a36Sopenharmony_ci	.hw_params = rt1305_hw_params,
91562306a36Sopenharmony_ci	.set_fmt = rt1305_set_dai_fmt,
91662306a36Sopenharmony_ci};
91762306a36Sopenharmony_ci
91862306a36Sopenharmony_cistatic struct snd_soc_dai_driver rt1305_dai[] = {
91962306a36Sopenharmony_ci	{
92062306a36Sopenharmony_ci		.name = "rt1305-aif",
92162306a36Sopenharmony_ci		.playback = {
92262306a36Sopenharmony_ci			.stream_name = "AIF1 Playback",
92362306a36Sopenharmony_ci			.channels_min = 1,
92462306a36Sopenharmony_ci			.channels_max = 2,
92562306a36Sopenharmony_ci			.rates = RT1305_STEREO_RATES,
92662306a36Sopenharmony_ci			.formats = RT1305_FORMATS,
92762306a36Sopenharmony_ci		},
92862306a36Sopenharmony_ci		.ops = &rt1305_aif_dai_ops,
92962306a36Sopenharmony_ci	},
93062306a36Sopenharmony_ci};
93162306a36Sopenharmony_ci
93262306a36Sopenharmony_cistatic const struct snd_soc_component_driver soc_component_dev_rt1305 = {
93362306a36Sopenharmony_ci	.probe = rt1305_probe,
93462306a36Sopenharmony_ci	.remove = rt1305_remove,
93562306a36Sopenharmony_ci	.suspend = rt1305_suspend,
93662306a36Sopenharmony_ci	.resume = rt1305_resume,
93762306a36Sopenharmony_ci	.controls = rt1305_snd_controls,
93862306a36Sopenharmony_ci	.num_controls = ARRAY_SIZE(rt1305_snd_controls),
93962306a36Sopenharmony_ci	.dapm_widgets = rt1305_dapm_widgets,
94062306a36Sopenharmony_ci	.num_dapm_widgets = ARRAY_SIZE(rt1305_dapm_widgets),
94162306a36Sopenharmony_ci	.dapm_routes = rt1305_dapm_routes,
94262306a36Sopenharmony_ci	.num_dapm_routes = ARRAY_SIZE(rt1305_dapm_routes),
94362306a36Sopenharmony_ci	.set_sysclk = rt1305_set_component_sysclk,
94462306a36Sopenharmony_ci	.set_pll = rt1305_set_component_pll,
94562306a36Sopenharmony_ci	.use_pmdown_time	= 1,
94662306a36Sopenharmony_ci	.endianness		= 1,
94762306a36Sopenharmony_ci};
94862306a36Sopenharmony_ci
94962306a36Sopenharmony_cistatic const struct regmap_config rt1305_regmap = {
95062306a36Sopenharmony_ci	.reg_bits = 8,
95162306a36Sopenharmony_ci	.val_bits = 16,
95262306a36Sopenharmony_ci	.max_register = RT1305_MAX_REG + 1 + (ARRAY_SIZE(rt1305_ranges) *
95362306a36Sopenharmony_ci					       RT1305_PR_SPACING),
95462306a36Sopenharmony_ci	.volatile_reg = rt1305_volatile_register,
95562306a36Sopenharmony_ci	.readable_reg = rt1305_readable_register,
95662306a36Sopenharmony_ci	.cache_type = REGCACHE_MAPLE,
95762306a36Sopenharmony_ci	.reg_defaults = rt1305_reg,
95862306a36Sopenharmony_ci	.num_reg_defaults = ARRAY_SIZE(rt1305_reg),
95962306a36Sopenharmony_ci	.ranges = rt1305_ranges,
96062306a36Sopenharmony_ci	.num_ranges = ARRAY_SIZE(rt1305_ranges),
96162306a36Sopenharmony_ci	.use_single_read = true,
96262306a36Sopenharmony_ci	.use_single_write = true,
96362306a36Sopenharmony_ci};
96462306a36Sopenharmony_ci
96562306a36Sopenharmony_ci#if defined(CONFIG_OF)
96662306a36Sopenharmony_cistatic const struct of_device_id rt1305_of_match[] = {
96762306a36Sopenharmony_ci	{ .compatible = "realtek,rt1305", },
96862306a36Sopenharmony_ci	{ .compatible = "realtek,rt1306", },
96962306a36Sopenharmony_ci	{},
97062306a36Sopenharmony_ci};
97162306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, rt1305_of_match);
97262306a36Sopenharmony_ci#endif
97362306a36Sopenharmony_ci
97462306a36Sopenharmony_ci#ifdef CONFIG_ACPI
97562306a36Sopenharmony_cistatic const struct acpi_device_id rt1305_acpi_match[] = {
97662306a36Sopenharmony_ci	{"10EC1305", 0,},
97762306a36Sopenharmony_ci	{"10EC1306", 0,},
97862306a36Sopenharmony_ci	{},
97962306a36Sopenharmony_ci};
98062306a36Sopenharmony_ciMODULE_DEVICE_TABLE(acpi, rt1305_acpi_match);
98162306a36Sopenharmony_ci#endif
98262306a36Sopenharmony_ci
98362306a36Sopenharmony_cistatic const struct i2c_device_id rt1305_i2c_id[] = {
98462306a36Sopenharmony_ci	{ "rt1305", 0 },
98562306a36Sopenharmony_ci	{ "rt1306", 0 },
98662306a36Sopenharmony_ci	{ }
98762306a36Sopenharmony_ci};
98862306a36Sopenharmony_ciMODULE_DEVICE_TABLE(i2c, rt1305_i2c_id);
98962306a36Sopenharmony_ci
99062306a36Sopenharmony_cistatic void rt1305_calibrate(struct rt1305_priv *rt1305)
99162306a36Sopenharmony_ci{
99262306a36Sopenharmony_ci	unsigned int valmsb, vallsb, offsetl, offsetr;
99362306a36Sopenharmony_ci	unsigned int rh, rl, rhl, r0ohm;
99462306a36Sopenharmony_ci	u64 r0l, r0r;
99562306a36Sopenharmony_ci
99662306a36Sopenharmony_ci	regcache_cache_bypass(rt1305->regmap, true);
99762306a36Sopenharmony_ci
99862306a36Sopenharmony_ci	rt1305_reset(rt1305->regmap);
99962306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_ADC_SET_3, 0x0219);
100062306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_PR_BASE + 0xcf, 0x5548);
100162306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_PR_BASE + 0xc1, 0x0320);
100262306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_CLOCK_DETECT, 0x1000);
100362306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_CLK_1, 0x0600);
100462306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_POWER_CTRL_3, 0xffd0);
100562306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_EFUSE_1, 0x0080);
100662306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_EFUSE_1, 0x0880);
100762306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_POWER_CTRL_1, 0x0dfe);
100862306a36Sopenharmony_ci
100962306a36Sopenharmony_ci	/* Sin Gen */
101062306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_PR_BASE + 0x5d, 0x0442);
101162306a36Sopenharmony_ci
101262306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_CAL_EFUSE_CLOCK, 0xb000);
101362306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_PR_BASE + 0xc3, 0xd4a0);
101462306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_PR_BASE + 0xcc, 0x00cc);
101562306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_PR_BASE + 0xc1, 0x0320);
101662306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_POWER_STATUS, 0x0000);
101762306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_POWER_CTRL_2, 0xffff);
101862306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_POWER_CTRL_3, 0xfc20);
101962306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_PR_BASE + 0x06, 0x00c0);
102062306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_POWER_CTRL_3, 0xfca0);
102162306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_POWER_CTRL_3, 0xfce0);
102262306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_POWER_CTRL_3, 0xfcf0);
102362306a36Sopenharmony_ci
102462306a36Sopenharmony_ci	/* EFUSE read */
102562306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_EFUSE_1, 0x0080);
102662306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_EFUSE_1, 0x0880);
102762306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_EFUSE_1, 0x0880);
102862306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_POWER_CTRL_3, 0xfce0);
102962306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_POWER_CTRL_3, 0xfca0);
103062306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_POWER_CTRL_3, 0xfc20);
103162306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_PR_BASE + 0x06, 0x0000);
103262306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_EFUSE_1, 0x0000);
103362306a36Sopenharmony_ci
103462306a36Sopenharmony_ci	regmap_read(rt1305->regmap, RT1305_DAC_OFFSET_5, &valmsb);
103562306a36Sopenharmony_ci	regmap_read(rt1305->regmap, RT1305_DAC_OFFSET_6, &vallsb);
103662306a36Sopenharmony_ci	offsetl = valmsb << 16 | vallsb;
103762306a36Sopenharmony_ci	regmap_read(rt1305->regmap, RT1305_DAC_OFFSET_7, &valmsb);
103862306a36Sopenharmony_ci	regmap_read(rt1305->regmap, RT1305_DAC_OFFSET_8, &vallsb);
103962306a36Sopenharmony_ci	offsetr = valmsb << 16 | vallsb;
104062306a36Sopenharmony_ci	pr_info("DC offsetl=0x%x, offsetr=0x%x\n", offsetl, offsetr);
104162306a36Sopenharmony_ci
104262306a36Sopenharmony_ci	/* R0 calibration */
104362306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_PR_BASE + 0x5d, 0x9542);
104462306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_POWER_CTRL_3, 0xfcf0);
104562306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_POWER_CTRL_2, 0xffff);
104662306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_POWER_CTRL_1, 0x1dfe);
104762306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_SILENCE_DETECT, 0x0e13);
104862306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_CLK_1, 0x0650);
104962306a36Sopenharmony_ci
105062306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_PR_BASE + 0x50, 0x0064);
105162306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_PR_BASE + 0x51, 0x0770);
105262306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_PR_BASE + 0x52, 0xc30c);
105362306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_SPK_TEMP_PROTECTION_1, 0x8200);
105462306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_PR_BASE + 0xd4, 0xfb00);
105562306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_PR_BASE + 0xd4, 0xff80);
105662306a36Sopenharmony_ci	msleep(2000);
105762306a36Sopenharmony_ci	regmap_read(rt1305->regmap, RT1305_PR_BASE + 0x55, &rh);
105862306a36Sopenharmony_ci	regmap_read(rt1305->regmap, RT1305_PR_BASE + 0x56, &rl);
105962306a36Sopenharmony_ci	rhl = (rh << 16) | rl;
106062306a36Sopenharmony_ci	r0ohm = (rhl*10) / 33554432;
106162306a36Sopenharmony_ci
106262306a36Sopenharmony_ci	pr_debug("Left_rhl = 0x%x rh=0x%x rl=0x%x\n", rhl, rh, rl);
106362306a36Sopenharmony_ci	pr_info("Left channel %d.%dohm\n", (r0ohm/10), (r0ohm%10));
106462306a36Sopenharmony_ci
106562306a36Sopenharmony_ci	r0l = 562949953421312ULL;
106662306a36Sopenharmony_ci	if (rhl != 0)
106762306a36Sopenharmony_ci		do_div(r0l, rhl);
106862306a36Sopenharmony_ci	pr_debug("Left_r0 = 0x%llx\n", r0l);
106962306a36Sopenharmony_ci
107062306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_SPK_TEMP_PROTECTION_1, 0x9200);
107162306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_PR_BASE + 0xd4, 0xfb00);
107262306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_PR_BASE + 0xd4, 0xff80);
107362306a36Sopenharmony_ci	msleep(2000);
107462306a36Sopenharmony_ci	regmap_read(rt1305->regmap, RT1305_PR_BASE + 0x55, &rh);
107562306a36Sopenharmony_ci	regmap_read(rt1305->regmap, RT1305_PR_BASE + 0x56, &rl);
107662306a36Sopenharmony_ci	rhl = (rh << 16) | rl;
107762306a36Sopenharmony_ci	r0ohm = (rhl*10) / 33554432;
107862306a36Sopenharmony_ci
107962306a36Sopenharmony_ci	pr_debug("Right_rhl = 0x%x rh=0x%x rl=0x%x\n", rhl, rh, rl);
108062306a36Sopenharmony_ci	pr_info("Right channel %d.%dohm\n", (r0ohm/10), (r0ohm%10));
108162306a36Sopenharmony_ci
108262306a36Sopenharmony_ci	r0r = 562949953421312ULL;
108362306a36Sopenharmony_ci	if (rhl != 0)
108462306a36Sopenharmony_ci		do_div(r0r, rhl);
108562306a36Sopenharmony_ci	pr_debug("Right_r0 = 0x%llx\n", r0r);
108662306a36Sopenharmony_ci
108762306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_SPK_TEMP_PROTECTION_1, 0xc2ec);
108862306a36Sopenharmony_ci
108962306a36Sopenharmony_ci	if ((r0l > R0_UPPER) && (r0l < R0_LOWER) &&
109062306a36Sopenharmony_ci		(r0r > R0_UPPER) && (r0r < R0_LOWER)) {
109162306a36Sopenharmony_ci		regmap_write(rt1305->regmap, RT1305_PR_BASE + 0x4e,
109262306a36Sopenharmony_ci			(r0l >> 16) & 0xffff);
109362306a36Sopenharmony_ci		regmap_write(rt1305->regmap, RT1305_PR_BASE + 0x4f,
109462306a36Sopenharmony_ci			r0l & 0xffff);
109562306a36Sopenharmony_ci		regmap_write(rt1305->regmap, RT1305_PR_BASE + 0xfe,
109662306a36Sopenharmony_ci			((r0r >> 16) & 0xffff) | 0xf800);
109762306a36Sopenharmony_ci		regmap_write(rt1305->regmap, RT1305_PR_BASE + 0xfd,
109862306a36Sopenharmony_ci			r0r & 0xffff);
109962306a36Sopenharmony_ci	} else {
110062306a36Sopenharmony_ci		pr_err("R0 calibration failed\n");
110162306a36Sopenharmony_ci	}
110262306a36Sopenharmony_ci
110362306a36Sopenharmony_ci	/* restore some registers */
110462306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_POWER_CTRL_1, 0x0dfe);
110562306a36Sopenharmony_ci	usleep_range(200000, 400000);
110662306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_PR_BASE + 0x5d, 0x0442);
110762306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_CLOCK_DETECT, 0x3000);
110862306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_CLK_1, 0x0400);
110962306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_POWER_CTRL_1, 0x0000);
111062306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_CAL_EFUSE_CLOCK, 0x8000);
111162306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_POWER_CTRL_2, 0x1020);
111262306a36Sopenharmony_ci	regmap_write(rt1305->regmap, RT1305_POWER_CTRL_3, 0x0000);
111362306a36Sopenharmony_ci
111462306a36Sopenharmony_ci	regcache_cache_bypass(rt1305->regmap, false);
111562306a36Sopenharmony_ci}
111662306a36Sopenharmony_ci
111762306a36Sopenharmony_cistatic int rt1305_i2c_probe(struct i2c_client *i2c)
111862306a36Sopenharmony_ci{
111962306a36Sopenharmony_ci	struct rt1305_priv *rt1305;
112062306a36Sopenharmony_ci	int ret;
112162306a36Sopenharmony_ci	unsigned int val;
112262306a36Sopenharmony_ci
112362306a36Sopenharmony_ci	rt1305 = devm_kzalloc(&i2c->dev, sizeof(struct rt1305_priv),
112462306a36Sopenharmony_ci				GFP_KERNEL);
112562306a36Sopenharmony_ci	if (rt1305 == NULL)
112662306a36Sopenharmony_ci		return -ENOMEM;
112762306a36Sopenharmony_ci
112862306a36Sopenharmony_ci	i2c_set_clientdata(i2c, rt1305);
112962306a36Sopenharmony_ci
113062306a36Sopenharmony_ci	rt1305->regmap = devm_regmap_init_i2c(i2c, &rt1305_regmap);
113162306a36Sopenharmony_ci	if (IS_ERR(rt1305->regmap)) {
113262306a36Sopenharmony_ci		ret = PTR_ERR(rt1305->regmap);
113362306a36Sopenharmony_ci		dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
113462306a36Sopenharmony_ci			ret);
113562306a36Sopenharmony_ci		return ret;
113662306a36Sopenharmony_ci	}
113762306a36Sopenharmony_ci
113862306a36Sopenharmony_ci	regmap_read(rt1305->regmap, RT1305_DEVICE_ID, &val);
113962306a36Sopenharmony_ci	if (val != RT1305_DEVICE_ID_NUM) {
114062306a36Sopenharmony_ci		dev_err(&i2c->dev,
114162306a36Sopenharmony_ci			"Device with ID register %x is not rt1305\n", val);
114262306a36Sopenharmony_ci		return -ENODEV;
114362306a36Sopenharmony_ci	}
114462306a36Sopenharmony_ci
114562306a36Sopenharmony_ci	rt1305_reset(rt1305->regmap);
114662306a36Sopenharmony_ci	rt1305_calibrate(rt1305);
114762306a36Sopenharmony_ci
114862306a36Sopenharmony_ci	return devm_snd_soc_register_component(&i2c->dev,
114962306a36Sopenharmony_ci			&soc_component_dev_rt1305,
115062306a36Sopenharmony_ci			rt1305_dai, ARRAY_SIZE(rt1305_dai));
115162306a36Sopenharmony_ci}
115262306a36Sopenharmony_ci
115362306a36Sopenharmony_cistatic void rt1305_i2c_shutdown(struct i2c_client *client)
115462306a36Sopenharmony_ci{
115562306a36Sopenharmony_ci	struct rt1305_priv *rt1305 = i2c_get_clientdata(client);
115662306a36Sopenharmony_ci
115762306a36Sopenharmony_ci	rt1305_reset(rt1305->regmap);
115862306a36Sopenharmony_ci}
115962306a36Sopenharmony_ci
116062306a36Sopenharmony_ci
116162306a36Sopenharmony_cistatic struct i2c_driver rt1305_i2c_driver = {
116262306a36Sopenharmony_ci	.driver = {
116362306a36Sopenharmony_ci		.name = "rt1305",
116462306a36Sopenharmony_ci#if defined(CONFIG_OF)
116562306a36Sopenharmony_ci		.of_match_table = rt1305_of_match,
116662306a36Sopenharmony_ci#endif
116762306a36Sopenharmony_ci#if defined(CONFIG_ACPI)
116862306a36Sopenharmony_ci		.acpi_match_table = ACPI_PTR(rt1305_acpi_match)
116962306a36Sopenharmony_ci#endif
117062306a36Sopenharmony_ci	},
117162306a36Sopenharmony_ci	.probe = rt1305_i2c_probe,
117262306a36Sopenharmony_ci	.shutdown = rt1305_i2c_shutdown,
117362306a36Sopenharmony_ci	.id_table = rt1305_i2c_id,
117462306a36Sopenharmony_ci};
117562306a36Sopenharmony_cimodule_i2c_driver(rt1305_i2c_driver);
117662306a36Sopenharmony_ci
117762306a36Sopenharmony_ciMODULE_DESCRIPTION("ASoC RT1305 amplifier driver");
117862306a36Sopenharmony_ciMODULE_AUTHOR("Shuming Fan <shumingf@realtek.com>");
117962306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
1180