162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci// Copyright (c) 2017, Maxim Integrated 362306a36Sopenharmony_ci 462306a36Sopenharmony_ci#include <linux/acpi.h> 562306a36Sopenharmony_ci#include <linux/delay.h> 662306a36Sopenharmony_ci#include <linux/gpio.h> 762306a36Sopenharmony_ci#include <linux/i2c.h> 862306a36Sopenharmony_ci#include <linux/module.h> 962306a36Sopenharmony_ci#include <linux/mod_devicetable.h> 1062306a36Sopenharmony_ci#include <linux/of.h> 1162306a36Sopenharmony_ci#include <linux/of_gpio.h> 1262306a36Sopenharmony_ci#include <linux/pm.h> 1362306a36Sopenharmony_ci#include <linux/regmap.h> 1462306a36Sopenharmony_ci#include <linux/slab.h> 1562306a36Sopenharmony_ci#include <linux/cdev.h> 1662306a36Sopenharmony_ci#include <sound/pcm.h> 1762306a36Sopenharmony_ci#include <sound/pcm_params.h> 1862306a36Sopenharmony_ci#include <sound/soc.h> 1962306a36Sopenharmony_ci#include <sound/tlv.h> 2062306a36Sopenharmony_ci#include "max98373.h" 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_cistatic const u32 max98373_i2c_cache_reg[] = { 2362306a36Sopenharmony_ci MAX98373_R2054_MEAS_ADC_PVDD_CH_READBACK, 2462306a36Sopenharmony_ci MAX98373_R2055_MEAS_ADC_THERM_CH_READBACK, 2562306a36Sopenharmony_ci MAX98373_R20B6_BDE_CUR_STATE_READBACK, 2662306a36Sopenharmony_ci}; 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_cistatic struct reg_default max98373_reg[] = { 2962306a36Sopenharmony_ci {MAX98373_R2000_SW_RESET, 0x00}, 3062306a36Sopenharmony_ci {MAX98373_R2001_INT_RAW1, 0x00}, 3162306a36Sopenharmony_ci {MAX98373_R2002_INT_RAW2, 0x00}, 3262306a36Sopenharmony_ci {MAX98373_R2003_INT_RAW3, 0x00}, 3362306a36Sopenharmony_ci {MAX98373_R2004_INT_STATE1, 0x00}, 3462306a36Sopenharmony_ci {MAX98373_R2005_INT_STATE2, 0x00}, 3562306a36Sopenharmony_ci {MAX98373_R2006_INT_STATE3, 0x00}, 3662306a36Sopenharmony_ci {MAX98373_R2007_INT_FLAG1, 0x00}, 3762306a36Sopenharmony_ci {MAX98373_R2008_INT_FLAG2, 0x00}, 3862306a36Sopenharmony_ci {MAX98373_R2009_INT_FLAG3, 0x00}, 3962306a36Sopenharmony_ci {MAX98373_R200A_INT_EN1, 0x00}, 4062306a36Sopenharmony_ci {MAX98373_R200B_INT_EN2, 0x00}, 4162306a36Sopenharmony_ci {MAX98373_R200C_INT_EN3, 0x00}, 4262306a36Sopenharmony_ci {MAX98373_R200D_INT_FLAG_CLR1, 0x00}, 4362306a36Sopenharmony_ci {MAX98373_R200E_INT_FLAG_CLR2, 0x00}, 4462306a36Sopenharmony_ci {MAX98373_R200F_INT_FLAG_CLR3, 0x00}, 4562306a36Sopenharmony_ci {MAX98373_R2010_IRQ_CTRL, 0x00}, 4662306a36Sopenharmony_ci {MAX98373_R2014_THERM_WARN_THRESH, 0x10}, 4762306a36Sopenharmony_ci {MAX98373_R2015_THERM_SHDN_THRESH, 0x27}, 4862306a36Sopenharmony_ci {MAX98373_R2016_THERM_HYSTERESIS, 0x01}, 4962306a36Sopenharmony_ci {MAX98373_R2017_THERM_FOLDBACK_SET, 0xC0}, 5062306a36Sopenharmony_ci {MAX98373_R2018_THERM_FOLDBACK_EN, 0x00}, 5162306a36Sopenharmony_ci {MAX98373_R201E_PIN_DRIVE_STRENGTH, 0x55}, 5262306a36Sopenharmony_ci {MAX98373_R2020_PCM_TX_HIZ_EN_1, 0xFE}, 5362306a36Sopenharmony_ci {MAX98373_R2021_PCM_TX_HIZ_EN_2, 0xFF}, 5462306a36Sopenharmony_ci {MAX98373_R2022_PCM_TX_SRC_1, 0x00}, 5562306a36Sopenharmony_ci {MAX98373_R2023_PCM_TX_SRC_2, 0x00}, 5662306a36Sopenharmony_ci {MAX98373_R2024_PCM_DATA_FMT_CFG, 0xC0}, 5762306a36Sopenharmony_ci {MAX98373_R2025_AUDIO_IF_MODE, 0x00}, 5862306a36Sopenharmony_ci {MAX98373_R2026_PCM_CLOCK_RATIO, 0x04}, 5962306a36Sopenharmony_ci {MAX98373_R2027_PCM_SR_SETUP_1, 0x08}, 6062306a36Sopenharmony_ci {MAX98373_R2028_PCM_SR_SETUP_2, 0x88}, 6162306a36Sopenharmony_ci {MAX98373_R2029_PCM_TO_SPK_MONO_MIX_1, 0x00}, 6262306a36Sopenharmony_ci {MAX98373_R202A_PCM_TO_SPK_MONO_MIX_2, 0x00}, 6362306a36Sopenharmony_ci {MAX98373_R202B_PCM_RX_EN, 0x00}, 6462306a36Sopenharmony_ci {MAX98373_R202C_PCM_TX_EN, 0x00}, 6562306a36Sopenharmony_ci {MAX98373_R202E_ICC_RX_CH_EN_1, 0x00}, 6662306a36Sopenharmony_ci {MAX98373_R202F_ICC_RX_CH_EN_2, 0x00}, 6762306a36Sopenharmony_ci {MAX98373_R2030_ICC_TX_HIZ_EN_1, 0xFF}, 6862306a36Sopenharmony_ci {MAX98373_R2031_ICC_TX_HIZ_EN_2, 0xFF}, 6962306a36Sopenharmony_ci {MAX98373_R2032_ICC_LINK_EN_CFG, 0x30}, 7062306a36Sopenharmony_ci {MAX98373_R2034_ICC_TX_CNTL, 0x00}, 7162306a36Sopenharmony_ci {MAX98373_R2035_ICC_TX_EN, 0x00}, 7262306a36Sopenharmony_ci {MAX98373_R2036_SOUNDWIRE_CTRL, 0x05}, 7362306a36Sopenharmony_ci {MAX98373_R203D_AMP_DIG_VOL_CTRL, 0x00}, 7462306a36Sopenharmony_ci {MAX98373_R203E_AMP_PATH_GAIN, 0x08}, 7562306a36Sopenharmony_ci {MAX98373_R203F_AMP_DSP_CFG, 0x02}, 7662306a36Sopenharmony_ci {MAX98373_R2040_TONE_GEN_CFG, 0x00}, 7762306a36Sopenharmony_ci {MAX98373_R2041_AMP_CFG, 0x03}, 7862306a36Sopenharmony_ci {MAX98373_R2042_AMP_EDGE_RATE_CFG, 0x00}, 7962306a36Sopenharmony_ci {MAX98373_R2043_AMP_EN, 0x00}, 8062306a36Sopenharmony_ci {MAX98373_R2046_IV_SENSE_ADC_DSP_CFG, 0x04}, 8162306a36Sopenharmony_ci {MAX98373_R2047_IV_SENSE_ADC_EN, 0x00}, 8262306a36Sopenharmony_ci {MAX98373_R2051_MEAS_ADC_SAMPLING_RATE, 0x00}, 8362306a36Sopenharmony_ci {MAX98373_R2052_MEAS_ADC_PVDD_FLT_CFG, 0x00}, 8462306a36Sopenharmony_ci {MAX98373_R2053_MEAS_ADC_THERM_FLT_CFG, 0x00}, 8562306a36Sopenharmony_ci {MAX98373_R2054_MEAS_ADC_PVDD_CH_READBACK, 0x00}, 8662306a36Sopenharmony_ci {MAX98373_R2055_MEAS_ADC_THERM_CH_READBACK, 0x00}, 8762306a36Sopenharmony_ci {MAX98373_R2056_MEAS_ADC_PVDD_CH_EN, 0x00}, 8862306a36Sopenharmony_ci {MAX98373_R2090_BDE_LVL_HOLD, 0x00}, 8962306a36Sopenharmony_ci {MAX98373_R2091_BDE_GAIN_ATK_REL_RATE, 0x00}, 9062306a36Sopenharmony_ci {MAX98373_R2092_BDE_CLIPPER_MODE, 0x00}, 9162306a36Sopenharmony_ci {MAX98373_R2097_BDE_L1_THRESH, 0x00}, 9262306a36Sopenharmony_ci {MAX98373_R2098_BDE_L2_THRESH, 0x00}, 9362306a36Sopenharmony_ci {MAX98373_R2099_BDE_L3_THRESH, 0x00}, 9462306a36Sopenharmony_ci {MAX98373_R209A_BDE_L4_THRESH, 0x00}, 9562306a36Sopenharmony_ci {MAX98373_R209B_BDE_THRESH_HYST, 0x00}, 9662306a36Sopenharmony_ci {MAX98373_R20A8_BDE_L1_CFG_1, 0x00}, 9762306a36Sopenharmony_ci {MAX98373_R20A9_BDE_L1_CFG_2, 0x00}, 9862306a36Sopenharmony_ci {MAX98373_R20AA_BDE_L1_CFG_3, 0x00}, 9962306a36Sopenharmony_ci {MAX98373_R20AB_BDE_L2_CFG_1, 0x00}, 10062306a36Sopenharmony_ci {MAX98373_R20AC_BDE_L2_CFG_2, 0x00}, 10162306a36Sopenharmony_ci {MAX98373_R20AD_BDE_L2_CFG_3, 0x00}, 10262306a36Sopenharmony_ci {MAX98373_R20AE_BDE_L3_CFG_1, 0x00}, 10362306a36Sopenharmony_ci {MAX98373_R20AF_BDE_L3_CFG_2, 0x00}, 10462306a36Sopenharmony_ci {MAX98373_R20B0_BDE_L3_CFG_3, 0x00}, 10562306a36Sopenharmony_ci {MAX98373_R20B1_BDE_L4_CFG_1, 0x00}, 10662306a36Sopenharmony_ci {MAX98373_R20B2_BDE_L4_CFG_2, 0x00}, 10762306a36Sopenharmony_ci {MAX98373_R20B3_BDE_L4_CFG_3, 0x00}, 10862306a36Sopenharmony_ci {MAX98373_R20B4_BDE_INFINITE_HOLD_RELEASE, 0x00}, 10962306a36Sopenharmony_ci {MAX98373_R20B5_BDE_EN, 0x00}, 11062306a36Sopenharmony_ci {MAX98373_R20B6_BDE_CUR_STATE_READBACK, 0x00}, 11162306a36Sopenharmony_ci {MAX98373_R20D1_DHT_CFG, 0x01}, 11262306a36Sopenharmony_ci {MAX98373_R20D2_DHT_ATTACK_CFG, 0x02}, 11362306a36Sopenharmony_ci {MAX98373_R20D3_DHT_RELEASE_CFG, 0x03}, 11462306a36Sopenharmony_ci {MAX98373_R20D4_DHT_EN, 0x00}, 11562306a36Sopenharmony_ci {MAX98373_R20E0_LIMITER_THRESH_CFG, 0x00}, 11662306a36Sopenharmony_ci {MAX98373_R20E1_LIMITER_ATK_REL_RATES, 0x00}, 11762306a36Sopenharmony_ci {MAX98373_R20E2_LIMITER_EN, 0x00}, 11862306a36Sopenharmony_ci {MAX98373_R20FE_DEVICE_AUTO_RESTART_CFG, 0x00}, 11962306a36Sopenharmony_ci {MAX98373_R20FF_GLOBAL_SHDN, 0x00}, 12062306a36Sopenharmony_ci {MAX98373_R21FF_REV_ID, 0x42}, 12162306a36Sopenharmony_ci}; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_cistatic int max98373_dai_set_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt) 12462306a36Sopenharmony_ci{ 12562306a36Sopenharmony_ci struct snd_soc_component *component = codec_dai->component; 12662306a36Sopenharmony_ci struct max98373_priv *max98373 = snd_soc_component_get_drvdata(component); 12762306a36Sopenharmony_ci unsigned int format = 0; 12862306a36Sopenharmony_ci unsigned int invert = 0; 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci dev_dbg(component->dev, "%s: fmt 0x%08X\n", __func__, fmt); 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci switch (fmt & SND_SOC_DAIFMT_INV_MASK) { 13362306a36Sopenharmony_ci case SND_SOC_DAIFMT_NB_NF: 13462306a36Sopenharmony_ci break; 13562306a36Sopenharmony_ci case SND_SOC_DAIFMT_IB_NF: 13662306a36Sopenharmony_ci invert = MAX98373_PCM_MODE_CFG_PCM_BCLKEDGE; 13762306a36Sopenharmony_ci break; 13862306a36Sopenharmony_ci default: 13962306a36Sopenharmony_ci dev_err(component->dev, "DAI invert mode unsupported\n"); 14062306a36Sopenharmony_ci return -EINVAL; 14162306a36Sopenharmony_ci } 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci regmap_update_bits(max98373->regmap, 14462306a36Sopenharmony_ci MAX98373_R2026_PCM_CLOCK_RATIO, 14562306a36Sopenharmony_ci MAX98373_PCM_MODE_CFG_PCM_BCLKEDGE, 14662306a36Sopenharmony_ci invert); 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci /* interface format */ 14962306a36Sopenharmony_ci switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) { 15062306a36Sopenharmony_ci case SND_SOC_DAIFMT_I2S: 15162306a36Sopenharmony_ci format = MAX98373_PCM_FORMAT_I2S; 15262306a36Sopenharmony_ci break; 15362306a36Sopenharmony_ci case SND_SOC_DAIFMT_LEFT_J: 15462306a36Sopenharmony_ci format = MAX98373_PCM_FORMAT_LJ; 15562306a36Sopenharmony_ci break; 15662306a36Sopenharmony_ci case SND_SOC_DAIFMT_DSP_A: 15762306a36Sopenharmony_ci format = MAX98373_PCM_FORMAT_TDM_MODE1; 15862306a36Sopenharmony_ci break; 15962306a36Sopenharmony_ci case SND_SOC_DAIFMT_DSP_B: 16062306a36Sopenharmony_ci format = MAX98373_PCM_FORMAT_TDM_MODE0; 16162306a36Sopenharmony_ci break; 16262306a36Sopenharmony_ci default: 16362306a36Sopenharmony_ci return -EINVAL; 16462306a36Sopenharmony_ci } 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_ci regmap_update_bits(max98373->regmap, 16762306a36Sopenharmony_ci MAX98373_R2024_PCM_DATA_FMT_CFG, 16862306a36Sopenharmony_ci MAX98373_PCM_MODE_CFG_FORMAT_MASK, 16962306a36Sopenharmony_ci format << MAX98373_PCM_MODE_CFG_FORMAT_SHIFT); 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci return 0; 17262306a36Sopenharmony_ci} 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_ci/* BCLKs per LRCLK */ 17562306a36Sopenharmony_cistatic const int bclk_sel_table[] = { 17662306a36Sopenharmony_ci 32, 48, 64, 96, 128, 192, 256, 384, 512, 320, 17762306a36Sopenharmony_ci}; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_cistatic int max98373_get_bclk_sel(int bclk) 18062306a36Sopenharmony_ci{ 18162306a36Sopenharmony_ci int i; 18262306a36Sopenharmony_ci /* match BCLKs per LRCLK */ 18362306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(bclk_sel_table); i++) { 18462306a36Sopenharmony_ci if (bclk_sel_table[i] == bclk) 18562306a36Sopenharmony_ci return i + 2; 18662306a36Sopenharmony_ci } 18762306a36Sopenharmony_ci return 0; 18862306a36Sopenharmony_ci} 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_cistatic int max98373_set_clock(struct snd_soc_component *component, 19162306a36Sopenharmony_ci struct snd_pcm_hw_params *params) 19262306a36Sopenharmony_ci{ 19362306a36Sopenharmony_ci struct max98373_priv *max98373 = snd_soc_component_get_drvdata(component); 19462306a36Sopenharmony_ci /* BCLK/LRCLK ratio calculation */ 19562306a36Sopenharmony_ci int blr_clk_ratio = params_channels(params) * max98373->ch_size; 19662306a36Sopenharmony_ci int value; 19762306a36Sopenharmony_ci 19862306a36Sopenharmony_ci if (!max98373->tdm_mode) { 19962306a36Sopenharmony_ci /* BCLK configuration */ 20062306a36Sopenharmony_ci value = max98373_get_bclk_sel(blr_clk_ratio); 20162306a36Sopenharmony_ci if (!value) { 20262306a36Sopenharmony_ci dev_err(component->dev, "format unsupported %d\n", 20362306a36Sopenharmony_ci params_format(params)); 20462306a36Sopenharmony_ci return -EINVAL; 20562306a36Sopenharmony_ci } 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci regmap_update_bits(max98373->regmap, 20862306a36Sopenharmony_ci MAX98373_R2026_PCM_CLOCK_RATIO, 20962306a36Sopenharmony_ci MAX98373_PCM_CLK_SETUP_BSEL_MASK, 21062306a36Sopenharmony_ci value); 21162306a36Sopenharmony_ci } 21262306a36Sopenharmony_ci return 0; 21362306a36Sopenharmony_ci} 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_cistatic int max98373_dai_hw_params(struct snd_pcm_substream *substream, 21662306a36Sopenharmony_ci struct snd_pcm_hw_params *params, 21762306a36Sopenharmony_ci struct snd_soc_dai *dai) 21862306a36Sopenharmony_ci{ 21962306a36Sopenharmony_ci struct snd_soc_component *component = dai->component; 22062306a36Sopenharmony_ci struct max98373_priv *max98373 = snd_soc_component_get_drvdata(component); 22162306a36Sopenharmony_ci unsigned int sampling_rate = 0; 22262306a36Sopenharmony_ci unsigned int chan_sz = 0; 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_ci /* pcm mode configuration */ 22562306a36Sopenharmony_ci switch (snd_pcm_format_width(params_format(params))) { 22662306a36Sopenharmony_ci case 16: 22762306a36Sopenharmony_ci chan_sz = MAX98373_PCM_MODE_CFG_CHANSZ_16; 22862306a36Sopenharmony_ci break; 22962306a36Sopenharmony_ci case 24: 23062306a36Sopenharmony_ci chan_sz = MAX98373_PCM_MODE_CFG_CHANSZ_24; 23162306a36Sopenharmony_ci break; 23262306a36Sopenharmony_ci case 32: 23362306a36Sopenharmony_ci chan_sz = MAX98373_PCM_MODE_CFG_CHANSZ_32; 23462306a36Sopenharmony_ci break; 23562306a36Sopenharmony_ci default: 23662306a36Sopenharmony_ci dev_err(component->dev, "format unsupported %d\n", 23762306a36Sopenharmony_ci params_format(params)); 23862306a36Sopenharmony_ci goto err; 23962306a36Sopenharmony_ci } 24062306a36Sopenharmony_ci 24162306a36Sopenharmony_ci max98373->ch_size = snd_pcm_format_width(params_format(params)); 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci regmap_update_bits(max98373->regmap, 24462306a36Sopenharmony_ci MAX98373_R2024_PCM_DATA_FMT_CFG, 24562306a36Sopenharmony_ci MAX98373_PCM_MODE_CFG_CHANSZ_MASK, chan_sz); 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_ci dev_dbg(component->dev, "format supported %d", 24862306a36Sopenharmony_ci params_format(params)); 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_ci /* sampling rate configuration */ 25162306a36Sopenharmony_ci switch (params_rate(params)) { 25262306a36Sopenharmony_ci case 8000: 25362306a36Sopenharmony_ci sampling_rate = MAX98373_PCM_SR_SET1_SR_8000; 25462306a36Sopenharmony_ci break; 25562306a36Sopenharmony_ci case 11025: 25662306a36Sopenharmony_ci sampling_rate = MAX98373_PCM_SR_SET1_SR_11025; 25762306a36Sopenharmony_ci break; 25862306a36Sopenharmony_ci case 12000: 25962306a36Sopenharmony_ci sampling_rate = MAX98373_PCM_SR_SET1_SR_12000; 26062306a36Sopenharmony_ci break; 26162306a36Sopenharmony_ci case 16000: 26262306a36Sopenharmony_ci sampling_rate = MAX98373_PCM_SR_SET1_SR_16000; 26362306a36Sopenharmony_ci break; 26462306a36Sopenharmony_ci case 22050: 26562306a36Sopenharmony_ci sampling_rate = MAX98373_PCM_SR_SET1_SR_22050; 26662306a36Sopenharmony_ci break; 26762306a36Sopenharmony_ci case 24000: 26862306a36Sopenharmony_ci sampling_rate = MAX98373_PCM_SR_SET1_SR_24000; 26962306a36Sopenharmony_ci break; 27062306a36Sopenharmony_ci case 32000: 27162306a36Sopenharmony_ci sampling_rate = MAX98373_PCM_SR_SET1_SR_32000; 27262306a36Sopenharmony_ci break; 27362306a36Sopenharmony_ci case 44100: 27462306a36Sopenharmony_ci sampling_rate = MAX98373_PCM_SR_SET1_SR_44100; 27562306a36Sopenharmony_ci break; 27662306a36Sopenharmony_ci case 48000: 27762306a36Sopenharmony_ci sampling_rate = MAX98373_PCM_SR_SET1_SR_48000; 27862306a36Sopenharmony_ci break; 27962306a36Sopenharmony_ci case 88200: 28062306a36Sopenharmony_ci sampling_rate = MAX98373_PCM_SR_SET1_SR_88200; 28162306a36Sopenharmony_ci break; 28262306a36Sopenharmony_ci case 96000: 28362306a36Sopenharmony_ci sampling_rate = MAX98373_PCM_SR_SET1_SR_96000; 28462306a36Sopenharmony_ci break; 28562306a36Sopenharmony_ci default: 28662306a36Sopenharmony_ci dev_err(component->dev, "rate %d not supported\n", 28762306a36Sopenharmony_ci params_rate(params)); 28862306a36Sopenharmony_ci goto err; 28962306a36Sopenharmony_ci } 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci /* set DAI_SR to correct LRCLK frequency */ 29262306a36Sopenharmony_ci regmap_update_bits(max98373->regmap, 29362306a36Sopenharmony_ci MAX98373_R2027_PCM_SR_SETUP_1, 29462306a36Sopenharmony_ci MAX98373_PCM_SR_SET1_SR_MASK, 29562306a36Sopenharmony_ci sampling_rate); 29662306a36Sopenharmony_ci regmap_update_bits(max98373->regmap, 29762306a36Sopenharmony_ci MAX98373_R2028_PCM_SR_SETUP_2, 29862306a36Sopenharmony_ci MAX98373_PCM_SR_SET2_SR_MASK, 29962306a36Sopenharmony_ci sampling_rate << MAX98373_PCM_SR_SET2_SR_SHIFT); 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci /* set sampling rate of IV */ 30262306a36Sopenharmony_ci if (max98373->interleave_mode && 30362306a36Sopenharmony_ci sampling_rate > MAX98373_PCM_SR_SET1_SR_16000) 30462306a36Sopenharmony_ci regmap_update_bits(max98373->regmap, 30562306a36Sopenharmony_ci MAX98373_R2028_PCM_SR_SETUP_2, 30662306a36Sopenharmony_ci MAX98373_PCM_SR_SET2_IVADC_SR_MASK, 30762306a36Sopenharmony_ci sampling_rate - 3); 30862306a36Sopenharmony_ci else 30962306a36Sopenharmony_ci regmap_update_bits(max98373->regmap, 31062306a36Sopenharmony_ci MAX98373_R2028_PCM_SR_SETUP_2, 31162306a36Sopenharmony_ci MAX98373_PCM_SR_SET2_IVADC_SR_MASK, 31262306a36Sopenharmony_ci sampling_rate); 31362306a36Sopenharmony_ci 31462306a36Sopenharmony_ci return max98373_set_clock(component, params); 31562306a36Sopenharmony_cierr: 31662306a36Sopenharmony_ci return -EINVAL; 31762306a36Sopenharmony_ci} 31862306a36Sopenharmony_ci 31962306a36Sopenharmony_cistatic int max98373_dai_tdm_slot(struct snd_soc_dai *dai, 32062306a36Sopenharmony_ci unsigned int tx_mask, unsigned int rx_mask, 32162306a36Sopenharmony_ci int slots, int slot_width) 32262306a36Sopenharmony_ci{ 32362306a36Sopenharmony_ci struct snd_soc_component *component = dai->component; 32462306a36Sopenharmony_ci struct max98373_priv *max98373 = snd_soc_component_get_drvdata(component); 32562306a36Sopenharmony_ci int bsel = 0; 32662306a36Sopenharmony_ci unsigned int chan_sz = 0; 32762306a36Sopenharmony_ci unsigned int mask; 32862306a36Sopenharmony_ci int x, slot_found; 32962306a36Sopenharmony_ci 33062306a36Sopenharmony_ci if (!tx_mask && !rx_mask && !slots && !slot_width) 33162306a36Sopenharmony_ci max98373->tdm_mode = false; 33262306a36Sopenharmony_ci else 33362306a36Sopenharmony_ci max98373->tdm_mode = true; 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ci /* BCLK configuration */ 33662306a36Sopenharmony_ci bsel = max98373_get_bclk_sel(slots * slot_width); 33762306a36Sopenharmony_ci if (bsel == 0) { 33862306a36Sopenharmony_ci dev_err(component->dev, "BCLK %d not supported\n", 33962306a36Sopenharmony_ci slots * slot_width); 34062306a36Sopenharmony_ci return -EINVAL; 34162306a36Sopenharmony_ci } 34262306a36Sopenharmony_ci 34362306a36Sopenharmony_ci regmap_update_bits(max98373->regmap, 34462306a36Sopenharmony_ci MAX98373_R2026_PCM_CLOCK_RATIO, 34562306a36Sopenharmony_ci MAX98373_PCM_CLK_SETUP_BSEL_MASK, 34662306a36Sopenharmony_ci bsel); 34762306a36Sopenharmony_ci 34862306a36Sopenharmony_ci /* Channel size configuration */ 34962306a36Sopenharmony_ci switch (slot_width) { 35062306a36Sopenharmony_ci case 16: 35162306a36Sopenharmony_ci chan_sz = MAX98373_PCM_MODE_CFG_CHANSZ_16; 35262306a36Sopenharmony_ci break; 35362306a36Sopenharmony_ci case 24: 35462306a36Sopenharmony_ci chan_sz = MAX98373_PCM_MODE_CFG_CHANSZ_24; 35562306a36Sopenharmony_ci break; 35662306a36Sopenharmony_ci case 32: 35762306a36Sopenharmony_ci chan_sz = MAX98373_PCM_MODE_CFG_CHANSZ_32; 35862306a36Sopenharmony_ci break; 35962306a36Sopenharmony_ci default: 36062306a36Sopenharmony_ci dev_err(component->dev, "format unsupported %d\n", 36162306a36Sopenharmony_ci slot_width); 36262306a36Sopenharmony_ci return -EINVAL; 36362306a36Sopenharmony_ci } 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_ci regmap_update_bits(max98373->regmap, 36662306a36Sopenharmony_ci MAX98373_R2024_PCM_DATA_FMT_CFG, 36762306a36Sopenharmony_ci MAX98373_PCM_MODE_CFG_CHANSZ_MASK, chan_sz); 36862306a36Sopenharmony_ci 36962306a36Sopenharmony_ci /* Rx slot configuration */ 37062306a36Sopenharmony_ci slot_found = 0; 37162306a36Sopenharmony_ci mask = rx_mask; 37262306a36Sopenharmony_ci for (x = 0 ; x < 16 ; x++, mask >>= 1) { 37362306a36Sopenharmony_ci if (mask & 0x1) { 37462306a36Sopenharmony_ci if (slot_found == 0) 37562306a36Sopenharmony_ci regmap_update_bits(max98373->regmap, 37662306a36Sopenharmony_ci MAX98373_R2029_PCM_TO_SPK_MONO_MIX_1, 37762306a36Sopenharmony_ci MAX98373_PCM_TO_SPK_CH0_SRC_MASK, x); 37862306a36Sopenharmony_ci else 37962306a36Sopenharmony_ci regmap_write(max98373->regmap, 38062306a36Sopenharmony_ci MAX98373_R202A_PCM_TO_SPK_MONO_MIX_2, 38162306a36Sopenharmony_ci x); 38262306a36Sopenharmony_ci slot_found++; 38362306a36Sopenharmony_ci if (slot_found > 1) 38462306a36Sopenharmony_ci break; 38562306a36Sopenharmony_ci } 38662306a36Sopenharmony_ci } 38762306a36Sopenharmony_ci 38862306a36Sopenharmony_ci /* Tx slot Hi-Z configuration */ 38962306a36Sopenharmony_ci regmap_write(max98373->regmap, 39062306a36Sopenharmony_ci MAX98373_R2020_PCM_TX_HIZ_EN_1, 39162306a36Sopenharmony_ci ~tx_mask & 0xFF); 39262306a36Sopenharmony_ci regmap_write(max98373->regmap, 39362306a36Sopenharmony_ci MAX98373_R2021_PCM_TX_HIZ_EN_2, 39462306a36Sopenharmony_ci (~tx_mask & 0xFF00) >> 8); 39562306a36Sopenharmony_ci 39662306a36Sopenharmony_ci return 0; 39762306a36Sopenharmony_ci} 39862306a36Sopenharmony_ci 39962306a36Sopenharmony_ci#define MAX98373_RATES SNDRV_PCM_RATE_8000_96000 40062306a36Sopenharmony_ci 40162306a36Sopenharmony_ci#define MAX98373_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | \ 40262306a36Sopenharmony_ci SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE) 40362306a36Sopenharmony_ci 40462306a36Sopenharmony_cistatic const struct snd_soc_dai_ops max98373_dai_ops = { 40562306a36Sopenharmony_ci .set_fmt = max98373_dai_set_fmt, 40662306a36Sopenharmony_ci .hw_params = max98373_dai_hw_params, 40762306a36Sopenharmony_ci .set_tdm_slot = max98373_dai_tdm_slot, 40862306a36Sopenharmony_ci}; 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_cistatic bool max98373_readable_register(struct device *dev, unsigned int reg) 41162306a36Sopenharmony_ci{ 41262306a36Sopenharmony_ci switch (reg) { 41362306a36Sopenharmony_ci case MAX98373_R2000_SW_RESET: 41462306a36Sopenharmony_ci case MAX98373_R2001_INT_RAW1 ... MAX98373_R200C_INT_EN3: 41562306a36Sopenharmony_ci case MAX98373_R2010_IRQ_CTRL: 41662306a36Sopenharmony_ci case MAX98373_R2014_THERM_WARN_THRESH 41762306a36Sopenharmony_ci ... MAX98373_R2018_THERM_FOLDBACK_EN: 41862306a36Sopenharmony_ci case MAX98373_R201E_PIN_DRIVE_STRENGTH 41962306a36Sopenharmony_ci ... MAX98373_R2036_SOUNDWIRE_CTRL: 42062306a36Sopenharmony_ci case MAX98373_R203D_AMP_DIG_VOL_CTRL ... MAX98373_R2043_AMP_EN: 42162306a36Sopenharmony_ci case MAX98373_R2046_IV_SENSE_ADC_DSP_CFG 42262306a36Sopenharmony_ci ... MAX98373_R2047_IV_SENSE_ADC_EN: 42362306a36Sopenharmony_ci case MAX98373_R2051_MEAS_ADC_SAMPLING_RATE 42462306a36Sopenharmony_ci ... MAX98373_R2056_MEAS_ADC_PVDD_CH_EN: 42562306a36Sopenharmony_ci case MAX98373_R2090_BDE_LVL_HOLD ... MAX98373_R2092_BDE_CLIPPER_MODE: 42662306a36Sopenharmony_ci case MAX98373_R2097_BDE_L1_THRESH 42762306a36Sopenharmony_ci ... MAX98373_R209B_BDE_THRESH_HYST: 42862306a36Sopenharmony_ci case MAX98373_R20A8_BDE_L1_CFG_1 ... MAX98373_R20B3_BDE_L4_CFG_3: 42962306a36Sopenharmony_ci case MAX98373_R20B5_BDE_EN ... MAX98373_R20B6_BDE_CUR_STATE_READBACK: 43062306a36Sopenharmony_ci case MAX98373_R20D1_DHT_CFG ... MAX98373_R20D4_DHT_EN: 43162306a36Sopenharmony_ci case MAX98373_R20E0_LIMITER_THRESH_CFG ... MAX98373_R20E2_LIMITER_EN: 43262306a36Sopenharmony_ci case MAX98373_R20FE_DEVICE_AUTO_RESTART_CFG 43362306a36Sopenharmony_ci ... MAX98373_R20FF_GLOBAL_SHDN: 43462306a36Sopenharmony_ci case MAX98373_R21FF_REV_ID: 43562306a36Sopenharmony_ci return true; 43662306a36Sopenharmony_ci default: 43762306a36Sopenharmony_ci return false; 43862306a36Sopenharmony_ci } 43962306a36Sopenharmony_ci}; 44062306a36Sopenharmony_ci 44162306a36Sopenharmony_cistatic bool max98373_volatile_reg(struct device *dev, unsigned int reg) 44262306a36Sopenharmony_ci{ 44362306a36Sopenharmony_ci switch (reg) { 44462306a36Sopenharmony_ci case MAX98373_R2000_SW_RESET ... MAX98373_R2009_INT_FLAG3: 44562306a36Sopenharmony_ci case MAX98373_R2054_MEAS_ADC_PVDD_CH_READBACK: 44662306a36Sopenharmony_ci case MAX98373_R2055_MEAS_ADC_THERM_CH_READBACK: 44762306a36Sopenharmony_ci case MAX98373_R20B6_BDE_CUR_STATE_READBACK: 44862306a36Sopenharmony_ci case MAX98373_R20FF_GLOBAL_SHDN: 44962306a36Sopenharmony_ci case MAX98373_R21FF_REV_ID: 45062306a36Sopenharmony_ci return true; 45162306a36Sopenharmony_ci default: 45262306a36Sopenharmony_ci return false; 45362306a36Sopenharmony_ci } 45462306a36Sopenharmony_ci} 45562306a36Sopenharmony_ci 45662306a36Sopenharmony_cistatic struct snd_soc_dai_driver max98373_dai[] = { 45762306a36Sopenharmony_ci { 45862306a36Sopenharmony_ci .name = "max98373-aif1", 45962306a36Sopenharmony_ci .playback = { 46062306a36Sopenharmony_ci .stream_name = "HiFi Playback", 46162306a36Sopenharmony_ci .channels_min = 1, 46262306a36Sopenharmony_ci .channels_max = 2, 46362306a36Sopenharmony_ci .rates = MAX98373_RATES, 46462306a36Sopenharmony_ci .formats = MAX98373_FORMATS, 46562306a36Sopenharmony_ci }, 46662306a36Sopenharmony_ci .capture = { 46762306a36Sopenharmony_ci .stream_name = "HiFi Capture", 46862306a36Sopenharmony_ci .channels_min = 1, 46962306a36Sopenharmony_ci .channels_max = 2, 47062306a36Sopenharmony_ci .rates = MAX98373_RATES, 47162306a36Sopenharmony_ci .formats = MAX98373_FORMATS, 47262306a36Sopenharmony_ci }, 47362306a36Sopenharmony_ci .ops = &max98373_dai_ops, 47462306a36Sopenharmony_ci } 47562306a36Sopenharmony_ci}; 47662306a36Sopenharmony_ci 47762306a36Sopenharmony_ci#ifdef CONFIG_PM_SLEEP 47862306a36Sopenharmony_cistatic int max98373_suspend(struct device *dev) 47962306a36Sopenharmony_ci{ 48062306a36Sopenharmony_ci struct max98373_priv *max98373 = dev_get_drvdata(dev); 48162306a36Sopenharmony_ci int i; 48262306a36Sopenharmony_ci 48362306a36Sopenharmony_ci /* cache feedback register values before suspend */ 48462306a36Sopenharmony_ci for (i = 0; i < max98373->cache_num; i++) 48562306a36Sopenharmony_ci regmap_read(max98373->regmap, max98373->cache[i].reg, &max98373->cache[i].val); 48662306a36Sopenharmony_ci 48762306a36Sopenharmony_ci regcache_cache_only(max98373->regmap, true); 48862306a36Sopenharmony_ci regcache_mark_dirty(max98373->regmap); 48962306a36Sopenharmony_ci return 0; 49062306a36Sopenharmony_ci} 49162306a36Sopenharmony_ci 49262306a36Sopenharmony_cistatic int max98373_resume(struct device *dev) 49362306a36Sopenharmony_ci{ 49462306a36Sopenharmony_ci struct max98373_priv *max98373 = dev_get_drvdata(dev); 49562306a36Sopenharmony_ci 49662306a36Sopenharmony_ci regcache_cache_only(max98373->regmap, false); 49762306a36Sopenharmony_ci max98373_reset(max98373, dev); 49862306a36Sopenharmony_ci regcache_sync(max98373->regmap); 49962306a36Sopenharmony_ci return 0; 50062306a36Sopenharmony_ci} 50162306a36Sopenharmony_ci#endif 50262306a36Sopenharmony_ci 50362306a36Sopenharmony_cistatic const struct dev_pm_ops max98373_pm = { 50462306a36Sopenharmony_ci SET_SYSTEM_SLEEP_PM_OPS(max98373_suspend, max98373_resume) 50562306a36Sopenharmony_ci}; 50662306a36Sopenharmony_ci 50762306a36Sopenharmony_cistatic const struct regmap_config max98373_regmap = { 50862306a36Sopenharmony_ci .reg_bits = 16, 50962306a36Sopenharmony_ci .val_bits = 8, 51062306a36Sopenharmony_ci .max_register = MAX98373_R21FF_REV_ID, 51162306a36Sopenharmony_ci .reg_defaults = max98373_reg, 51262306a36Sopenharmony_ci .num_reg_defaults = ARRAY_SIZE(max98373_reg), 51362306a36Sopenharmony_ci .readable_reg = max98373_readable_register, 51462306a36Sopenharmony_ci .volatile_reg = max98373_volatile_reg, 51562306a36Sopenharmony_ci .cache_type = REGCACHE_RBTREE, 51662306a36Sopenharmony_ci}; 51762306a36Sopenharmony_ci 51862306a36Sopenharmony_cistatic int max98373_i2c_probe(struct i2c_client *i2c) 51962306a36Sopenharmony_ci{ 52062306a36Sopenharmony_ci int ret = 0; 52162306a36Sopenharmony_ci int reg = 0; 52262306a36Sopenharmony_ci int i; 52362306a36Sopenharmony_ci struct max98373_priv *max98373 = NULL; 52462306a36Sopenharmony_ci 52562306a36Sopenharmony_ci max98373 = devm_kzalloc(&i2c->dev, sizeof(*max98373), GFP_KERNEL); 52662306a36Sopenharmony_ci 52762306a36Sopenharmony_ci if (!max98373) { 52862306a36Sopenharmony_ci ret = -ENOMEM; 52962306a36Sopenharmony_ci return ret; 53062306a36Sopenharmony_ci } 53162306a36Sopenharmony_ci i2c_set_clientdata(i2c, max98373); 53262306a36Sopenharmony_ci 53362306a36Sopenharmony_ci /* update interleave mode info */ 53462306a36Sopenharmony_ci if (device_property_read_bool(&i2c->dev, "maxim,interleave_mode")) 53562306a36Sopenharmony_ci max98373->interleave_mode = true; 53662306a36Sopenharmony_ci else 53762306a36Sopenharmony_ci max98373->interleave_mode = false; 53862306a36Sopenharmony_ci 53962306a36Sopenharmony_ci /* regmap initialization */ 54062306a36Sopenharmony_ci max98373->regmap = devm_regmap_init_i2c(i2c, &max98373_regmap); 54162306a36Sopenharmony_ci if (IS_ERR(max98373->regmap)) { 54262306a36Sopenharmony_ci ret = PTR_ERR(max98373->regmap); 54362306a36Sopenharmony_ci dev_err(&i2c->dev, 54462306a36Sopenharmony_ci "Failed to allocate regmap: %d\n", ret); 54562306a36Sopenharmony_ci return ret; 54662306a36Sopenharmony_ci } 54762306a36Sopenharmony_ci 54862306a36Sopenharmony_ci max98373->cache_num = ARRAY_SIZE(max98373_i2c_cache_reg); 54962306a36Sopenharmony_ci max98373->cache = devm_kcalloc(&i2c->dev, max98373->cache_num, 55062306a36Sopenharmony_ci sizeof(*max98373->cache), 55162306a36Sopenharmony_ci GFP_KERNEL); 55262306a36Sopenharmony_ci if (!max98373->cache) { 55362306a36Sopenharmony_ci ret = -ENOMEM; 55462306a36Sopenharmony_ci return ret; 55562306a36Sopenharmony_ci } 55662306a36Sopenharmony_ci 55762306a36Sopenharmony_ci for (i = 0; i < max98373->cache_num; i++) 55862306a36Sopenharmony_ci max98373->cache[i].reg = max98373_i2c_cache_reg[i]; 55962306a36Sopenharmony_ci 56062306a36Sopenharmony_ci /* voltage/current slot & gpio configuration */ 56162306a36Sopenharmony_ci max98373_slot_config(&i2c->dev, max98373); 56262306a36Sopenharmony_ci 56362306a36Sopenharmony_ci /* Power on device */ 56462306a36Sopenharmony_ci if (gpio_is_valid(max98373->reset_gpio)) { 56562306a36Sopenharmony_ci ret = devm_gpio_request(&i2c->dev, max98373->reset_gpio, 56662306a36Sopenharmony_ci "MAX98373_RESET"); 56762306a36Sopenharmony_ci if (ret) { 56862306a36Sopenharmony_ci dev_err(&i2c->dev, "%s: Failed to request gpio %d\n", 56962306a36Sopenharmony_ci __func__, max98373->reset_gpio); 57062306a36Sopenharmony_ci return -EINVAL; 57162306a36Sopenharmony_ci } 57262306a36Sopenharmony_ci gpio_direction_output(max98373->reset_gpio, 0); 57362306a36Sopenharmony_ci msleep(50); 57462306a36Sopenharmony_ci gpio_direction_output(max98373->reset_gpio, 1); 57562306a36Sopenharmony_ci msleep(20); 57662306a36Sopenharmony_ci } 57762306a36Sopenharmony_ci 57862306a36Sopenharmony_ci /* Check Revision ID */ 57962306a36Sopenharmony_ci ret = regmap_read(max98373->regmap, 58062306a36Sopenharmony_ci MAX98373_R21FF_REV_ID, ®); 58162306a36Sopenharmony_ci if (ret < 0) { 58262306a36Sopenharmony_ci dev_err(&i2c->dev, 58362306a36Sopenharmony_ci "Failed to read: 0x%02X\n", MAX98373_R21FF_REV_ID); 58462306a36Sopenharmony_ci return ret; 58562306a36Sopenharmony_ci } 58662306a36Sopenharmony_ci dev_info(&i2c->dev, "MAX98373 revisionID: 0x%02X\n", reg); 58762306a36Sopenharmony_ci 58862306a36Sopenharmony_ci /* codec registration */ 58962306a36Sopenharmony_ci ret = devm_snd_soc_register_component(&i2c->dev, &soc_codec_dev_max98373, 59062306a36Sopenharmony_ci max98373_dai, ARRAY_SIZE(max98373_dai)); 59162306a36Sopenharmony_ci if (ret < 0) 59262306a36Sopenharmony_ci dev_err(&i2c->dev, "Failed to register codec: %d\n", ret); 59362306a36Sopenharmony_ci 59462306a36Sopenharmony_ci return ret; 59562306a36Sopenharmony_ci} 59662306a36Sopenharmony_ci 59762306a36Sopenharmony_cistatic const struct i2c_device_id max98373_i2c_id[] = { 59862306a36Sopenharmony_ci { "max98373", 0}, 59962306a36Sopenharmony_ci { }, 60062306a36Sopenharmony_ci}; 60162306a36Sopenharmony_ci 60262306a36Sopenharmony_ciMODULE_DEVICE_TABLE(i2c, max98373_i2c_id); 60362306a36Sopenharmony_ci 60462306a36Sopenharmony_ci#if defined(CONFIG_OF) 60562306a36Sopenharmony_cistatic const struct of_device_id max98373_of_match[] = { 60662306a36Sopenharmony_ci { .compatible = "maxim,max98373", }, 60762306a36Sopenharmony_ci { } 60862306a36Sopenharmony_ci}; 60962306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, max98373_of_match); 61062306a36Sopenharmony_ci#endif 61162306a36Sopenharmony_ci 61262306a36Sopenharmony_ci#ifdef CONFIG_ACPI 61362306a36Sopenharmony_cistatic const struct acpi_device_id max98373_acpi_match[] = { 61462306a36Sopenharmony_ci { "MX98373", 0 }, 61562306a36Sopenharmony_ci {}, 61662306a36Sopenharmony_ci}; 61762306a36Sopenharmony_ciMODULE_DEVICE_TABLE(acpi, max98373_acpi_match); 61862306a36Sopenharmony_ci#endif 61962306a36Sopenharmony_ci 62062306a36Sopenharmony_cistatic struct i2c_driver max98373_i2c_driver = { 62162306a36Sopenharmony_ci .driver = { 62262306a36Sopenharmony_ci .name = "max98373", 62362306a36Sopenharmony_ci .of_match_table = of_match_ptr(max98373_of_match), 62462306a36Sopenharmony_ci .acpi_match_table = ACPI_PTR(max98373_acpi_match), 62562306a36Sopenharmony_ci .pm = &max98373_pm, 62662306a36Sopenharmony_ci }, 62762306a36Sopenharmony_ci .probe = max98373_i2c_probe, 62862306a36Sopenharmony_ci .id_table = max98373_i2c_id, 62962306a36Sopenharmony_ci}; 63062306a36Sopenharmony_ci 63162306a36Sopenharmony_cimodule_i2c_driver(max98373_i2c_driver) 63262306a36Sopenharmony_ci 63362306a36Sopenharmony_ciMODULE_DESCRIPTION("ALSA SoC MAX98373 driver"); 63462306a36Sopenharmony_ciMODULE_AUTHOR("Ryan Lee <ryans.lee@maximintegrated.com>"); 63562306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 636