162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * max98090.c -- MAX98090 ALSA SoC Audio driver
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright 2011-2012 Maxim Integrated Products
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <linux/delay.h>
962306a36Sopenharmony_ci#include <linux/i2c.h>
1062306a36Sopenharmony_ci#include <linux/module.h>
1162306a36Sopenharmony_ci#include <linux/of.h>
1262306a36Sopenharmony_ci#include <linux/pm.h>
1362306a36Sopenharmony_ci#include <linux/regmap.h>
1462306a36Sopenharmony_ci#include <linux/slab.h>
1562306a36Sopenharmony_ci#include <linux/acpi.h>
1662306a36Sopenharmony_ci#include <linux/clk.h>
1762306a36Sopenharmony_ci#include <sound/jack.h>
1862306a36Sopenharmony_ci#include <sound/pcm.h>
1962306a36Sopenharmony_ci#include <sound/pcm_params.h>
2062306a36Sopenharmony_ci#include <sound/soc.h>
2162306a36Sopenharmony_ci#include <sound/tlv.h>
2262306a36Sopenharmony_ci#include <sound/max98090.h>
2362306a36Sopenharmony_ci#include "max98090.h"
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci/* Allows for sparsely populated register maps */
2662306a36Sopenharmony_cistatic const struct reg_default max98090_reg[] = {
2762306a36Sopenharmony_ci	{ 0x00, 0x00 }, /* 00 Software Reset */
2862306a36Sopenharmony_ci	{ 0x03, 0x04 }, /* 03 Interrupt Masks */
2962306a36Sopenharmony_ci	{ 0x04, 0x00 }, /* 04 System Clock Quick */
3062306a36Sopenharmony_ci	{ 0x05, 0x00 }, /* 05 Sample Rate Quick */
3162306a36Sopenharmony_ci	{ 0x06, 0x00 }, /* 06 DAI Interface Quick */
3262306a36Sopenharmony_ci	{ 0x07, 0x00 }, /* 07 DAC Path Quick */
3362306a36Sopenharmony_ci	{ 0x08, 0x00 }, /* 08 Mic/Direct to ADC Quick */
3462306a36Sopenharmony_ci	{ 0x09, 0x00 }, /* 09 Line to ADC Quick */
3562306a36Sopenharmony_ci	{ 0x0A, 0x00 }, /* 0A Analog Mic Loop Quick */
3662306a36Sopenharmony_ci	{ 0x0B, 0x00 }, /* 0B Analog Line Loop Quick */
3762306a36Sopenharmony_ci	{ 0x0C, 0x00 }, /* 0C Reserved */
3862306a36Sopenharmony_ci	{ 0x0D, 0x00 }, /* 0D Input Config */
3962306a36Sopenharmony_ci	{ 0x0E, 0x1B }, /* 0E Line Input Level */
4062306a36Sopenharmony_ci	{ 0x0F, 0x00 }, /* 0F Line Config */
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci	{ 0x10, 0x14 }, /* 10 Mic1 Input Level */
4362306a36Sopenharmony_ci	{ 0x11, 0x14 }, /* 11 Mic2 Input Level */
4462306a36Sopenharmony_ci	{ 0x12, 0x00 }, /* 12 Mic Bias Voltage */
4562306a36Sopenharmony_ci	{ 0x13, 0x00 }, /* 13 Digital Mic Config */
4662306a36Sopenharmony_ci	{ 0x14, 0x00 }, /* 14 Digital Mic Mode */
4762306a36Sopenharmony_ci	{ 0x15, 0x00 }, /* 15 Left ADC Mixer */
4862306a36Sopenharmony_ci	{ 0x16, 0x00 }, /* 16 Right ADC Mixer */
4962306a36Sopenharmony_ci	{ 0x17, 0x03 }, /* 17 Left ADC Level */
5062306a36Sopenharmony_ci	{ 0x18, 0x03 }, /* 18 Right ADC Level */
5162306a36Sopenharmony_ci	{ 0x19, 0x00 }, /* 19 ADC Biquad Level */
5262306a36Sopenharmony_ci	{ 0x1A, 0x00 }, /* 1A ADC Sidetone */
5362306a36Sopenharmony_ci	{ 0x1B, 0x00 }, /* 1B System Clock */
5462306a36Sopenharmony_ci	{ 0x1C, 0x00 }, /* 1C Clock Mode */
5562306a36Sopenharmony_ci	{ 0x1D, 0x00 }, /* 1D Any Clock 1 */
5662306a36Sopenharmony_ci	{ 0x1E, 0x00 }, /* 1E Any Clock 2 */
5762306a36Sopenharmony_ci	{ 0x1F, 0x00 }, /* 1F Any Clock 3 */
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci	{ 0x20, 0x00 }, /* 20 Any Clock 4 */
6062306a36Sopenharmony_ci	{ 0x21, 0x00 }, /* 21 Master Mode */
6162306a36Sopenharmony_ci	{ 0x22, 0x00 }, /* 22 Interface Format */
6262306a36Sopenharmony_ci	{ 0x23, 0x00 }, /* 23 TDM Format 1*/
6362306a36Sopenharmony_ci	{ 0x24, 0x00 }, /* 24 TDM Format 2*/
6462306a36Sopenharmony_ci	{ 0x25, 0x00 }, /* 25 I/O Configuration */
6562306a36Sopenharmony_ci	{ 0x26, 0x80 }, /* 26 Filter Config */
6662306a36Sopenharmony_ci	{ 0x27, 0x00 }, /* 27 DAI Playback Level */
6762306a36Sopenharmony_ci	{ 0x28, 0x00 }, /* 28 EQ Playback Level */
6862306a36Sopenharmony_ci	{ 0x29, 0x00 }, /* 29 Left HP Mixer */
6962306a36Sopenharmony_ci	{ 0x2A, 0x00 }, /* 2A Right HP Mixer */
7062306a36Sopenharmony_ci	{ 0x2B, 0x00 }, /* 2B HP Control */
7162306a36Sopenharmony_ci	{ 0x2C, 0x1A }, /* 2C Left HP Volume */
7262306a36Sopenharmony_ci	{ 0x2D, 0x1A }, /* 2D Right HP Volume */
7362306a36Sopenharmony_ci	{ 0x2E, 0x00 }, /* 2E Left Spk Mixer */
7462306a36Sopenharmony_ci	{ 0x2F, 0x00 }, /* 2F Right Spk Mixer */
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_ci	{ 0x30, 0x00 }, /* 30 Spk Control */
7762306a36Sopenharmony_ci	{ 0x31, 0x2C }, /* 31 Left Spk Volume */
7862306a36Sopenharmony_ci	{ 0x32, 0x2C }, /* 32 Right Spk Volume */
7962306a36Sopenharmony_ci	{ 0x33, 0x00 }, /* 33 ALC Timing */
8062306a36Sopenharmony_ci	{ 0x34, 0x00 }, /* 34 ALC Compressor */
8162306a36Sopenharmony_ci	{ 0x35, 0x00 }, /* 35 ALC Expander */
8262306a36Sopenharmony_ci	{ 0x36, 0x00 }, /* 36 ALC Gain */
8362306a36Sopenharmony_ci	{ 0x37, 0x00 }, /* 37 Rcv/Line OutL Mixer */
8462306a36Sopenharmony_ci	{ 0x38, 0x00 }, /* 38 Rcv/Line OutL Control */
8562306a36Sopenharmony_ci	{ 0x39, 0x15 }, /* 39 Rcv/Line OutL Volume */
8662306a36Sopenharmony_ci	{ 0x3A, 0x00 }, /* 3A Line OutR Mixer */
8762306a36Sopenharmony_ci	{ 0x3B, 0x00 }, /* 3B Line OutR Control */
8862306a36Sopenharmony_ci	{ 0x3C, 0x15 }, /* 3C Line OutR Volume */
8962306a36Sopenharmony_ci	{ 0x3D, 0x00 }, /* 3D Jack Detect */
9062306a36Sopenharmony_ci	{ 0x3E, 0x00 }, /* 3E Input Enable */
9162306a36Sopenharmony_ci	{ 0x3F, 0x00 }, /* 3F Output Enable */
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci	{ 0x40, 0x00 }, /* 40 Level Control */
9462306a36Sopenharmony_ci	{ 0x41, 0x00 }, /* 41 DSP Filter Enable */
9562306a36Sopenharmony_ci	{ 0x42, 0x00 }, /* 42 Bias Control */
9662306a36Sopenharmony_ci	{ 0x43, 0x00 }, /* 43 DAC Control */
9762306a36Sopenharmony_ci	{ 0x44, 0x06 }, /* 44 ADC Control */
9862306a36Sopenharmony_ci	{ 0x45, 0x00 }, /* 45 Device Shutdown */
9962306a36Sopenharmony_ci	{ 0x46, 0x00 }, /* 46 Equalizer Band 1 Coefficient B0 */
10062306a36Sopenharmony_ci	{ 0x47, 0x00 }, /* 47 Equalizer Band 1 Coefficient B0 */
10162306a36Sopenharmony_ci	{ 0x48, 0x00 }, /* 48 Equalizer Band 1 Coefficient B0 */
10262306a36Sopenharmony_ci	{ 0x49, 0x00 }, /* 49 Equalizer Band 1 Coefficient B1 */
10362306a36Sopenharmony_ci	{ 0x4A, 0x00 }, /* 4A Equalizer Band 1 Coefficient B1 */
10462306a36Sopenharmony_ci	{ 0x4B, 0x00 }, /* 4B Equalizer Band 1 Coefficient B1 */
10562306a36Sopenharmony_ci	{ 0x4C, 0x00 }, /* 4C Equalizer Band 1 Coefficient B2 */
10662306a36Sopenharmony_ci	{ 0x4D, 0x00 }, /* 4D Equalizer Band 1 Coefficient B2 */
10762306a36Sopenharmony_ci	{ 0x4E, 0x00 }, /* 4E Equalizer Band 1 Coefficient B2 */
10862306a36Sopenharmony_ci	{ 0x4F, 0x00 }, /* 4F Equalizer Band 1 Coefficient A1 */
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_ci	{ 0x50, 0x00 }, /* 50 Equalizer Band 1 Coefficient A1 */
11162306a36Sopenharmony_ci	{ 0x51, 0x00 }, /* 51 Equalizer Band 1 Coefficient A1 */
11262306a36Sopenharmony_ci	{ 0x52, 0x00 }, /* 52 Equalizer Band 1 Coefficient A2 */
11362306a36Sopenharmony_ci	{ 0x53, 0x00 }, /* 53 Equalizer Band 1 Coefficient A2 */
11462306a36Sopenharmony_ci	{ 0x54, 0x00 }, /* 54 Equalizer Band 1 Coefficient A2 */
11562306a36Sopenharmony_ci	{ 0x55, 0x00 }, /* 55 Equalizer Band 2 Coefficient B0 */
11662306a36Sopenharmony_ci	{ 0x56, 0x00 }, /* 56 Equalizer Band 2 Coefficient B0 */
11762306a36Sopenharmony_ci	{ 0x57, 0x00 }, /* 57 Equalizer Band 2 Coefficient B0 */
11862306a36Sopenharmony_ci	{ 0x58, 0x00 }, /* 58 Equalizer Band 2 Coefficient B1 */
11962306a36Sopenharmony_ci	{ 0x59, 0x00 }, /* 59 Equalizer Band 2 Coefficient B1 */
12062306a36Sopenharmony_ci	{ 0x5A, 0x00 }, /* 5A Equalizer Band 2 Coefficient B1 */
12162306a36Sopenharmony_ci	{ 0x5B, 0x00 }, /* 5B Equalizer Band 2 Coefficient B2 */
12262306a36Sopenharmony_ci	{ 0x5C, 0x00 }, /* 5C Equalizer Band 2 Coefficient B2 */
12362306a36Sopenharmony_ci	{ 0x5D, 0x00 }, /* 5D Equalizer Band 2 Coefficient B2 */
12462306a36Sopenharmony_ci	{ 0x5E, 0x00 }, /* 5E Equalizer Band 2 Coefficient A1 */
12562306a36Sopenharmony_ci	{ 0x5F, 0x00 }, /* 5F Equalizer Band 2 Coefficient A1 */
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci	{ 0x60, 0x00 }, /* 60 Equalizer Band 2 Coefficient A1 */
12862306a36Sopenharmony_ci	{ 0x61, 0x00 }, /* 61 Equalizer Band 2 Coefficient A2 */
12962306a36Sopenharmony_ci	{ 0x62, 0x00 }, /* 62 Equalizer Band 2 Coefficient A2 */
13062306a36Sopenharmony_ci	{ 0x63, 0x00 }, /* 63 Equalizer Band 2 Coefficient A2 */
13162306a36Sopenharmony_ci	{ 0x64, 0x00 }, /* 64 Equalizer Band 3 Coefficient B0 */
13262306a36Sopenharmony_ci	{ 0x65, 0x00 }, /* 65 Equalizer Band 3 Coefficient B0 */
13362306a36Sopenharmony_ci	{ 0x66, 0x00 }, /* 66 Equalizer Band 3 Coefficient B0 */
13462306a36Sopenharmony_ci	{ 0x67, 0x00 }, /* 67 Equalizer Band 3 Coefficient B1 */
13562306a36Sopenharmony_ci	{ 0x68, 0x00 }, /* 68 Equalizer Band 3 Coefficient B1 */
13662306a36Sopenharmony_ci	{ 0x69, 0x00 }, /* 69 Equalizer Band 3 Coefficient B1 */
13762306a36Sopenharmony_ci	{ 0x6A, 0x00 }, /* 6A Equalizer Band 3 Coefficient B2 */
13862306a36Sopenharmony_ci	{ 0x6B, 0x00 }, /* 6B Equalizer Band 3 Coefficient B2 */
13962306a36Sopenharmony_ci	{ 0x6C, 0x00 }, /* 6C Equalizer Band 3 Coefficient B2 */
14062306a36Sopenharmony_ci	{ 0x6D, 0x00 }, /* 6D Equalizer Band 3 Coefficient A1 */
14162306a36Sopenharmony_ci	{ 0x6E, 0x00 }, /* 6E Equalizer Band 3 Coefficient A1 */
14262306a36Sopenharmony_ci	{ 0x6F, 0x00 }, /* 6F Equalizer Band 3 Coefficient A1 */
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci	{ 0x70, 0x00 }, /* 70 Equalizer Band 3 Coefficient A2 */
14562306a36Sopenharmony_ci	{ 0x71, 0x00 }, /* 71 Equalizer Band 3 Coefficient A2 */
14662306a36Sopenharmony_ci	{ 0x72, 0x00 }, /* 72 Equalizer Band 3 Coefficient A2 */
14762306a36Sopenharmony_ci	{ 0x73, 0x00 }, /* 73 Equalizer Band 4 Coefficient B0 */
14862306a36Sopenharmony_ci	{ 0x74, 0x00 }, /* 74 Equalizer Band 4 Coefficient B0 */
14962306a36Sopenharmony_ci	{ 0x75, 0x00 }, /* 75 Equalizer Band 4 Coefficient B0 */
15062306a36Sopenharmony_ci	{ 0x76, 0x00 }, /* 76 Equalizer Band 4 Coefficient B1 */
15162306a36Sopenharmony_ci	{ 0x77, 0x00 }, /* 77 Equalizer Band 4 Coefficient B1 */
15262306a36Sopenharmony_ci	{ 0x78, 0x00 }, /* 78 Equalizer Band 4 Coefficient B1 */
15362306a36Sopenharmony_ci	{ 0x79, 0x00 }, /* 79 Equalizer Band 4 Coefficient B2 */
15462306a36Sopenharmony_ci	{ 0x7A, 0x00 }, /* 7A Equalizer Band 4 Coefficient B2 */
15562306a36Sopenharmony_ci	{ 0x7B, 0x00 }, /* 7B Equalizer Band 4 Coefficient B2 */
15662306a36Sopenharmony_ci	{ 0x7C, 0x00 }, /* 7C Equalizer Band 4 Coefficient A1 */
15762306a36Sopenharmony_ci	{ 0x7D, 0x00 }, /* 7D Equalizer Band 4 Coefficient A1 */
15862306a36Sopenharmony_ci	{ 0x7E, 0x00 }, /* 7E Equalizer Band 4 Coefficient A1 */
15962306a36Sopenharmony_ci	{ 0x7F, 0x00 }, /* 7F Equalizer Band 4 Coefficient A2 */
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_ci	{ 0x80, 0x00 }, /* 80 Equalizer Band 4 Coefficient A2 */
16262306a36Sopenharmony_ci	{ 0x81, 0x00 }, /* 81 Equalizer Band 4 Coefficient A2 */
16362306a36Sopenharmony_ci	{ 0x82, 0x00 }, /* 82 Equalizer Band 5 Coefficient B0 */
16462306a36Sopenharmony_ci	{ 0x83, 0x00 }, /* 83 Equalizer Band 5 Coefficient B0 */
16562306a36Sopenharmony_ci	{ 0x84, 0x00 }, /* 84 Equalizer Band 5 Coefficient B0 */
16662306a36Sopenharmony_ci	{ 0x85, 0x00 }, /* 85 Equalizer Band 5 Coefficient B1 */
16762306a36Sopenharmony_ci	{ 0x86, 0x00 }, /* 86 Equalizer Band 5 Coefficient B1 */
16862306a36Sopenharmony_ci	{ 0x87, 0x00 }, /* 87 Equalizer Band 5 Coefficient B1 */
16962306a36Sopenharmony_ci	{ 0x88, 0x00 }, /* 88 Equalizer Band 5 Coefficient B2 */
17062306a36Sopenharmony_ci	{ 0x89, 0x00 }, /* 89 Equalizer Band 5 Coefficient B2 */
17162306a36Sopenharmony_ci	{ 0x8A, 0x00 }, /* 8A Equalizer Band 5 Coefficient B2 */
17262306a36Sopenharmony_ci	{ 0x8B, 0x00 }, /* 8B Equalizer Band 5 Coefficient A1 */
17362306a36Sopenharmony_ci	{ 0x8C, 0x00 }, /* 8C Equalizer Band 5 Coefficient A1 */
17462306a36Sopenharmony_ci	{ 0x8D, 0x00 }, /* 8D Equalizer Band 5 Coefficient A1 */
17562306a36Sopenharmony_ci	{ 0x8E, 0x00 }, /* 8E Equalizer Band 5 Coefficient A2 */
17662306a36Sopenharmony_ci	{ 0x8F, 0x00 }, /* 8F Equalizer Band 5 Coefficient A2 */
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ci	{ 0x90, 0x00 }, /* 90 Equalizer Band 5 Coefficient A2 */
17962306a36Sopenharmony_ci	{ 0x91, 0x00 }, /* 91 Equalizer Band 6 Coefficient B0 */
18062306a36Sopenharmony_ci	{ 0x92, 0x00 }, /* 92 Equalizer Band 6 Coefficient B0 */
18162306a36Sopenharmony_ci	{ 0x93, 0x00 }, /* 93 Equalizer Band 6 Coefficient B0 */
18262306a36Sopenharmony_ci	{ 0x94, 0x00 }, /* 94 Equalizer Band 6 Coefficient B1 */
18362306a36Sopenharmony_ci	{ 0x95, 0x00 }, /* 95 Equalizer Band 6 Coefficient B1 */
18462306a36Sopenharmony_ci	{ 0x96, 0x00 }, /* 96 Equalizer Band 6 Coefficient B1 */
18562306a36Sopenharmony_ci	{ 0x97, 0x00 }, /* 97 Equalizer Band 6 Coefficient B2 */
18662306a36Sopenharmony_ci	{ 0x98, 0x00 }, /* 98 Equalizer Band 6 Coefficient B2 */
18762306a36Sopenharmony_ci	{ 0x99, 0x00 }, /* 99 Equalizer Band 6 Coefficient B2 */
18862306a36Sopenharmony_ci	{ 0x9A, 0x00 }, /* 9A Equalizer Band 6 Coefficient A1 */
18962306a36Sopenharmony_ci	{ 0x9B, 0x00 }, /* 9B Equalizer Band 6 Coefficient A1 */
19062306a36Sopenharmony_ci	{ 0x9C, 0x00 }, /* 9C Equalizer Band 6 Coefficient A1 */
19162306a36Sopenharmony_ci	{ 0x9D, 0x00 }, /* 9D Equalizer Band 6 Coefficient A2 */
19262306a36Sopenharmony_ci	{ 0x9E, 0x00 }, /* 9E Equalizer Band 6 Coefficient A2 */
19362306a36Sopenharmony_ci	{ 0x9F, 0x00 }, /* 9F Equalizer Band 6 Coefficient A2 */
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci	{ 0xA0, 0x00 }, /* A0 Equalizer Band 7 Coefficient B0 */
19662306a36Sopenharmony_ci	{ 0xA1, 0x00 }, /* A1 Equalizer Band 7 Coefficient B0 */
19762306a36Sopenharmony_ci	{ 0xA2, 0x00 }, /* A2 Equalizer Band 7 Coefficient B0 */
19862306a36Sopenharmony_ci	{ 0xA3, 0x00 }, /* A3 Equalizer Band 7 Coefficient B1 */
19962306a36Sopenharmony_ci	{ 0xA4, 0x00 }, /* A4 Equalizer Band 7 Coefficient B1 */
20062306a36Sopenharmony_ci	{ 0xA5, 0x00 }, /* A5 Equalizer Band 7 Coefficient B1 */
20162306a36Sopenharmony_ci	{ 0xA6, 0x00 }, /* A6 Equalizer Band 7 Coefficient B2 */
20262306a36Sopenharmony_ci	{ 0xA7, 0x00 }, /* A7 Equalizer Band 7 Coefficient B2 */
20362306a36Sopenharmony_ci	{ 0xA8, 0x00 }, /* A8 Equalizer Band 7 Coefficient B2 */
20462306a36Sopenharmony_ci	{ 0xA9, 0x00 }, /* A9 Equalizer Band 7 Coefficient A1 */
20562306a36Sopenharmony_ci	{ 0xAA, 0x00 }, /* AA Equalizer Band 7 Coefficient A1 */
20662306a36Sopenharmony_ci	{ 0xAB, 0x00 }, /* AB Equalizer Band 7 Coefficient A1 */
20762306a36Sopenharmony_ci	{ 0xAC, 0x00 }, /* AC Equalizer Band 7 Coefficient A2 */
20862306a36Sopenharmony_ci	{ 0xAD, 0x00 }, /* AD Equalizer Band 7 Coefficient A2 */
20962306a36Sopenharmony_ci	{ 0xAE, 0x00 }, /* AE Equalizer Band 7 Coefficient A2 */
21062306a36Sopenharmony_ci	{ 0xAF, 0x00 }, /* AF ADC Biquad Coefficient B0 */
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_ci	{ 0xB0, 0x00 }, /* B0 ADC Biquad Coefficient B0 */
21362306a36Sopenharmony_ci	{ 0xB1, 0x00 }, /* B1 ADC Biquad Coefficient B0 */
21462306a36Sopenharmony_ci	{ 0xB2, 0x00 }, /* B2 ADC Biquad Coefficient B1 */
21562306a36Sopenharmony_ci	{ 0xB3, 0x00 }, /* B3 ADC Biquad Coefficient B1 */
21662306a36Sopenharmony_ci	{ 0xB4, 0x00 }, /* B4 ADC Biquad Coefficient B1 */
21762306a36Sopenharmony_ci	{ 0xB5, 0x00 }, /* B5 ADC Biquad Coefficient B2 */
21862306a36Sopenharmony_ci	{ 0xB6, 0x00 }, /* B6 ADC Biquad Coefficient B2 */
21962306a36Sopenharmony_ci	{ 0xB7, 0x00 }, /* B7 ADC Biquad Coefficient B2 */
22062306a36Sopenharmony_ci	{ 0xB8, 0x00 }, /* B8 ADC Biquad Coefficient A1 */
22162306a36Sopenharmony_ci	{ 0xB9, 0x00 }, /* B9 ADC Biquad Coefficient A1 */
22262306a36Sopenharmony_ci	{ 0xBA, 0x00 }, /* BA ADC Biquad Coefficient A1 */
22362306a36Sopenharmony_ci	{ 0xBB, 0x00 }, /* BB ADC Biquad Coefficient A2 */
22462306a36Sopenharmony_ci	{ 0xBC, 0x00 }, /* BC ADC Biquad Coefficient A2 */
22562306a36Sopenharmony_ci	{ 0xBD, 0x00 }, /* BD ADC Biquad Coefficient A2 */
22662306a36Sopenharmony_ci	{ 0xBE, 0x00 }, /* BE Digital Mic 3 Volume */
22762306a36Sopenharmony_ci	{ 0xBF, 0x00 }, /* BF Digital Mic 4 Volume */
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_ci	{ 0xC0, 0x00 }, /* C0 Digital Mic 34 Biquad Pre Atten */
23062306a36Sopenharmony_ci	{ 0xC1, 0x00 }, /* C1 Record TDM Slot */
23162306a36Sopenharmony_ci	{ 0xC2, 0x00 }, /* C2 Sample Rate */
23262306a36Sopenharmony_ci	{ 0xC3, 0x00 }, /* C3 Digital Mic 34 Biquad Coefficient C3 */
23362306a36Sopenharmony_ci	{ 0xC4, 0x00 }, /* C4 Digital Mic 34 Biquad Coefficient C4 */
23462306a36Sopenharmony_ci	{ 0xC5, 0x00 }, /* C5 Digital Mic 34 Biquad Coefficient C5 */
23562306a36Sopenharmony_ci	{ 0xC6, 0x00 }, /* C6 Digital Mic 34 Biquad Coefficient C6 */
23662306a36Sopenharmony_ci	{ 0xC7, 0x00 }, /* C7 Digital Mic 34 Biquad Coefficient C7 */
23762306a36Sopenharmony_ci	{ 0xC8, 0x00 }, /* C8 Digital Mic 34 Biquad Coefficient C8 */
23862306a36Sopenharmony_ci	{ 0xC9, 0x00 }, /* C9 Digital Mic 34 Biquad Coefficient C9 */
23962306a36Sopenharmony_ci	{ 0xCA, 0x00 }, /* CA Digital Mic 34 Biquad Coefficient CA */
24062306a36Sopenharmony_ci	{ 0xCB, 0x00 }, /* CB Digital Mic 34 Biquad Coefficient CB */
24162306a36Sopenharmony_ci	{ 0xCC, 0x00 }, /* CC Digital Mic 34 Biquad Coefficient CC */
24262306a36Sopenharmony_ci	{ 0xCD, 0x00 }, /* CD Digital Mic 34 Biquad Coefficient CD */
24362306a36Sopenharmony_ci	{ 0xCE, 0x00 }, /* CE Digital Mic 34 Biquad Coefficient CE */
24462306a36Sopenharmony_ci	{ 0xCF, 0x00 }, /* CF Digital Mic 34 Biquad Coefficient CF */
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_ci	{ 0xD0, 0x00 }, /* D0 Digital Mic 34 Biquad Coefficient D0 */
24762306a36Sopenharmony_ci	{ 0xD1, 0x00 }, /* D1 Digital Mic 34 Biquad Coefficient D1 */
24862306a36Sopenharmony_ci};
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_cistatic bool max98090_volatile_register(struct device *dev, unsigned int reg)
25162306a36Sopenharmony_ci{
25262306a36Sopenharmony_ci	switch (reg) {
25362306a36Sopenharmony_ci	case M98090_REG_SOFTWARE_RESET:
25462306a36Sopenharmony_ci	case M98090_REG_DEVICE_STATUS:
25562306a36Sopenharmony_ci	case M98090_REG_JACK_STATUS:
25662306a36Sopenharmony_ci	case M98090_REG_REVISION_ID:
25762306a36Sopenharmony_ci		return true;
25862306a36Sopenharmony_ci	default:
25962306a36Sopenharmony_ci		return false;
26062306a36Sopenharmony_ci	}
26162306a36Sopenharmony_ci}
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_cistatic bool max98090_readable_register(struct device *dev, unsigned int reg)
26462306a36Sopenharmony_ci{
26562306a36Sopenharmony_ci	switch (reg) {
26662306a36Sopenharmony_ci	case M98090_REG_DEVICE_STATUS ... M98090_REG_INTERRUPT_S:
26762306a36Sopenharmony_ci	case M98090_REG_LINE_INPUT_CONFIG ... 0xD1:
26862306a36Sopenharmony_ci	case M98090_REG_REVISION_ID:
26962306a36Sopenharmony_ci		return true;
27062306a36Sopenharmony_ci	default:
27162306a36Sopenharmony_ci		return false;
27262306a36Sopenharmony_ci	}
27362306a36Sopenharmony_ci}
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_cistatic int max98090_reset(struct max98090_priv *max98090)
27662306a36Sopenharmony_ci{
27762306a36Sopenharmony_ci	int ret;
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_ci	/* Reset the codec by writing to this write-only reset register */
28062306a36Sopenharmony_ci	ret = regmap_write(max98090->regmap, M98090_REG_SOFTWARE_RESET,
28162306a36Sopenharmony_ci		M98090_SWRESET_MASK);
28262306a36Sopenharmony_ci	if (ret < 0) {
28362306a36Sopenharmony_ci		dev_err(max98090->component->dev,
28462306a36Sopenharmony_ci			"Failed to reset codec: %d\n", ret);
28562306a36Sopenharmony_ci		return ret;
28662306a36Sopenharmony_ci	}
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_ci	msleep(20);
28962306a36Sopenharmony_ci	return ret;
29062306a36Sopenharmony_ci}
29162306a36Sopenharmony_ci
29262306a36Sopenharmony_cistatic const DECLARE_TLV_DB_RANGE(max98090_micboost_tlv,
29362306a36Sopenharmony_ci	0, 1, TLV_DB_SCALE_ITEM(0, 2000, 0),
29462306a36Sopenharmony_ci	2, 2, TLV_DB_SCALE_ITEM(3000, 0, 0)
29562306a36Sopenharmony_ci);
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_cistatic const DECLARE_TLV_DB_SCALE(max98090_mic_tlv, 0, 100, 0);
29862306a36Sopenharmony_ci
29962306a36Sopenharmony_cistatic const DECLARE_TLV_DB_SCALE(max98090_line_single_ended_tlv,
30062306a36Sopenharmony_ci	-600, 600, 0);
30162306a36Sopenharmony_ci
30262306a36Sopenharmony_cistatic const DECLARE_TLV_DB_RANGE(max98090_line_tlv,
30362306a36Sopenharmony_ci	0, 3, TLV_DB_SCALE_ITEM(-600, 300, 0),
30462306a36Sopenharmony_ci	4, 5, TLV_DB_SCALE_ITEM(1400, 600, 0)
30562306a36Sopenharmony_ci);
30662306a36Sopenharmony_ci
30762306a36Sopenharmony_cistatic const DECLARE_TLV_DB_SCALE(max98090_avg_tlv, 0, 600, 0);
30862306a36Sopenharmony_cistatic const DECLARE_TLV_DB_SCALE(max98090_av_tlv, -1200, 100, 0);
30962306a36Sopenharmony_ci
31062306a36Sopenharmony_cistatic const DECLARE_TLV_DB_SCALE(max98090_dvg_tlv, 0, 600, 0);
31162306a36Sopenharmony_cistatic const DECLARE_TLV_DB_SCALE(max98090_dv_tlv, -1500, 100, 0);
31262306a36Sopenharmony_ci
31362306a36Sopenharmony_cistatic const DECLARE_TLV_DB_SCALE(max98090_alcmakeup_tlv, 0, 100, 0);
31462306a36Sopenharmony_cistatic const DECLARE_TLV_DB_SCALE(max98090_alccomp_tlv, -3100, 100, 0);
31562306a36Sopenharmony_cistatic const DECLARE_TLV_DB_SCALE(max98090_drcexp_tlv, -6600, 100, 0);
31662306a36Sopenharmony_cistatic const DECLARE_TLV_DB_SCALE(max98090_sdg_tlv, 50, 200, 0);
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_cistatic const DECLARE_TLV_DB_RANGE(max98090_mixout_tlv,
31962306a36Sopenharmony_ci	0, 1, TLV_DB_SCALE_ITEM(-1200, 250, 0),
32062306a36Sopenharmony_ci	2, 3, TLV_DB_SCALE_ITEM(-600, 600, 0)
32162306a36Sopenharmony_ci);
32262306a36Sopenharmony_ci
32362306a36Sopenharmony_cistatic const DECLARE_TLV_DB_RANGE(max98090_hp_tlv,
32462306a36Sopenharmony_ci	0, 6, TLV_DB_SCALE_ITEM(-6700, 400, 0),
32562306a36Sopenharmony_ci	7, 14, TLV_DB_SCALE_ITEM(-4000, 300, 0),
32662306a36Sopenharmony_ci	15, 21, TLV_DB_SCALE_ITEM(-1700, 200, 0),
32762306a36Sopenharmony_ci	22, 27, TLV_DB_SCALE_ITEM(-400, 100, 0),
32862306a36Sopenharmony_ci	28, 31, TLV_DB_SCALE_ITEM(150, 50, 0)
32962306a36Sopenharmony_ci);
33062306a36Sopenharmony_ci
33162306a36Sopenharmony_cistatic const DECLARE_TLV_DB_RANGE(max98090_spk_tlv,
33262306a36Sopenharmony_ci	0, 4, TLV_DB_SCALE_ITEM(-4800, 400, 0),
33362306a36Sopenharmony_ci	5, 10, TLV_DB_SCALE_ITEM(-2900, 300, 0),
33462306a36Sopenharmony_ci	11, 14, TLV_DB_SCALE_ITEM(-1200, 200, 0),
33562306a36Sopenharmony_ci	15, 29, TLV_DB_SCALE_ITEM(-500, 100, 0),
33662306a36Sopenharmony_ci	30, 39, TLV_DB_SCALE_ITEM(950, 50, 0)
33762306a36Sopenharmony_ci);
33862306a36Sopenharmony_ci
33962306a36Sopenharmony_cistatic const DECLARE_TLV_DB_RANGE(max98090_rcv_lout_tlv,
34062306a36Sopenharmony_ci	0, 6, TLV_DB_SCALE_ITEM(-6200, 400, 0),
34162306a36Sopenharmony_ci	7, 14, TLV_DB_SCALE_ITEM(-3500, 300, 0),
34262306a36Sopenharmony_ci	15, 21, TLV_DB_SCALE_ITEM(-1200, 200, 0),
34362306a36Sopenharmony_ci	22, 27, TLV_DB_SCALE_ITEM(100, 100, 0),
34462306a36Sopenharmony_ci	28, 31, TLV_DB_SCALE_ITEM(650, 50, 0)
34562306a36Sopenharmony_ci);
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_cistatic int max98090_get_enab_tlv(struct snd_kcontrol *kcontrol,
34862306a36Sopenharmony_ci				struct snd_ctl_elem_value *ucontrol)
34962306a36Sopenharmony_ci{
35062306a36Sopenharmony_ci	struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
35162306a36Sopenharmony_ci	struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
35262306a36Sopenharmony_ci	struct soc_mixer_control *mc =
35362306a36Sopenharmony_ci		(struct soc_mixer_control *)kcontrol->private_value;
35462306a36Sopenharmony_ci	unsigned int mask = (1 << fls(mc->max)) - 1;
35562306a36Sopenharmony_ci	unsigned int val = snd_soc_component_read(component, mc->reg);
35662306a36Sopenharmony_ci	unsigned int *select;
35762306a36Sopenharmony_ci
35862306a36Sopenharmony_ci	switch (mc->reg) {
35962306a36Sopenharmony_ci	case M98090_REG_MIC1_INPUT_LEVEL:
36062306a36Sopenharmony_ci		select = &(max98090->pa1en);
36162306a36Sopenharmony_ci		break;
36262306a36Sopenharmony_ci	case M98090_REG_MIC2_INPUT_LEVEL:
36362306a36Sopenharmony_ci		select = &(max98090->pa2en);
36462306a36Sopenharmony_ci		break;
36562306a36Sopenharmony_ci	case M98090_REG_ADC_SIDETONE:
36662306a36Sopenharmony_ci		select = &(max98090->sidetone);
36762306a36Sopenharmony_ci		break;
36862306a36Sopenharmony_ci	default:
36962306a36Sopenharmony_ci		return -EINVAL;
37062306a36Sopenharmony_ci	}
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_ci	val = (val >> mc->shift) & mask;
37362306a36Sopenharmony_ci
37462306a36Sopenharmony_ci	if (val >= 1) {
37562306a36Sopenharmony_ci		/* If on, return the volume */
37662306a36Sopenharmony_ci		val = val - 1;
37762306a36Sopenharmony_ci		*select = val;
37862306a36Sopenharmony_ci	} else {
37962306a36Sopenharmony_ci		/* If off, return last stored value */
38062306a36Sopenharmony_ci		val = *select;
38162306a36Sopenharmony_ci	}
38262306a36Sopenharmony_ci
38362306a36Sopenharmony_ci	ucontrol->value.integer.value[0] = val;
38462306a36Sopenharmony_ci	return 0;
38562306a36Sopenharmony_ci}
38662306a36Sopenharmony_ci
38762306a36Sopenharmony_cistatic int max98090_put_enab_tlv(struct snd_kcontrol *kcontrol,
38862306a36Sopenharmony_ci				struct snd_ctl_elem_value *ucontrol)
38962306a36Sopenharmony_ci{
39062306a36Sopenharmony_ci	struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
39162306a36Sopenharmony_ci	struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
39262306a36Sopenharmony_ci	struct soc_mixer_control *mc =
39362306a36Sopenharmony_ci		(struct soc_mixer_control *)kcontrol->private_value;
39462306a36Sopenharmony_ci	unsigned int mask = (1 << fls(mc->max)) - 1;
39562306a36Sopenharmony_ci	int sel_unchecked = ucontrol->value.integer.value[0];
39662306a36Sopenharmony_ci	unsigned int sel;
39762306a36Sopenharmony_ci	unsigned int val = snd_soc_component_read(component, mc->reg);
39862306a36Sopenharmony_ci	unsigned int *select;
39962306a36Sopenharmony_ci	int change;
40062306a36Sopenharmony_ci
40162306a36Sopenharmony_ci	switch (mc->reg) {
40262306a36Sopenharmony_ci	case M98090_REG_MIC1_INPUT_LEVEL:
40362306a36Sopenharmony_ci		select = &(max98090->pa1en);
40462306a36Sopenharmony_ci		break;
40562306a36Sopenharmony_ci	case M98090_REG_MIC2_INPUT_LEVEL:
40662306a36Sopenharmony_ci		select = &(max98090->pa2en);
40762306a36Sopenharmony_ci		break;
40862306a36Sopenharmony_ci	case M98090_REG_ADC_SIDETONE:
40962306a36Sopenharmony_ci		select = &(max98090->sidetone);
41062306a36Sopenharmony_ci		break;
41162306a36Sopenharmony_ci	default:
41262306a36Sopenharmony_ci		return -EINVAL;
41362306a36Sopenharmony_ci	}
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_ci	val = (val >> mc->shift) & mask;
41662306a36Sopenharmony_ci
41762306a36Sopenharmony_ci	if (sel_unchecked < 0 || sel_unchecked > mc->max)
41862306a36Sopenharmony_ci		return -EINVAL;
41962306a36Sopenharmony_ci	sel = sel_unchecked;
42062306a36Sopenharmony_ci
42162306a36Sopenharmony_ci	change = *select != sel;
42262306a36Sopenharmony_ci	*select = sel;
42362306a36Sopenharmony_ci
42462306a36Sopenharmony_ci	/* Setting a volume is only valid if it is already On */
42562306a36Sopenharmony_ci	if (val >= 1) {
42662306a36Sopenharmony_ci		sel = sel + 1;
42762306a36Sopenharmony_ci	} else {
42862306a36Sopenharmony_ci		/* Write what was already there */
42962306a36Sopenharmony_ci		sel = val;
43062306a36Sopenharmony_ci	}
43162306a36Sopenharmony_ci
43262306a36Sopenharmony_ci	snd_soc_component_update_bits(component, mc->reg,
43362306a36Sopenharmony_ci		mask << mc->shift,
43462306a36Sopenharmony_ci		sel << mc->shift);
43562306a36Sopenharmony_ci
43662306a36Sopenharmony_ci	return change;
43762306a36Sopenharmony_ci}
43862306a36Sopenharmony_ci
43962306a36Sopenharmony_cistatic const char *max98090_perf_pwr_text[] =
44062306a36Sopenharmony_ci	{ "High Performance", "Low Power" };
44162306a36Sopenharmony_cistatic const char *max98090_pwr_perf_text[] =
44262306a36Sopenharmony_ci	{ "Low Power", "High Performance" };
44362306a36Sopenharmony_ci
44462306a36Sopenharmony_cistatic SOC_ENUM_SINGLE_DECL(max98090_vcmbandgap_enum,
44562306a36Sopenharmony_ci			    M98090_REG_BIAS_CONTROL,
44662306a36Sopenharmony_ci			    M98090_VCM_MODE_SHIFT,
44762306a36Sopenharmony_ci			    max98090_pwr_perf_text);
44862306a36Sopenharmony_ci
44962306a36Sopenharmony_cistatic const char *max98090_osr128_text[] = { "64*fs", "128*fs" };
45062306a36Sopenharmony_ci
45162306a36Sopenharmony_cistatic SOC_ENUM_SINGLE_DECL(max98090_osr128_enum,
45262306a36Sopenharmony_ci			    M98090_REG_ADC_CONTROL,
45362306a36Sopenharmony_ci			    M98090_OSR128_SHIFT,
45462306a36Sopenharmony_ci			    max98090_osr128_text);
45562306a36Sopenharmony_ci
45662306a36Sopenharmony_cistatic const char *max98090_mode_text[] = { "Voice", "Music" };
45762306a36Sopenharmony_ci
45862306a36Sopenharmony_cistatic SOC_ENUM_SINGLE_DECL(max98090_mode_enum,
45962306a36Sopenharmony_ci			    M98090_REG_FILTER_CONFIG,
46062306a36Sopenharmony_ci			    M98090_MODE_SHIFT,
46162306a36Sopenharmony_ci			    max98090_mode_text);
46262306a36Sopenharmony_ci
46362306a36Sopenharmony_cistatic SOC_ENUM_SINGLE_DECL(max98090_filter_dmic34mode_enum,
46462306a36Sopenharmony_ci			    M98090_REG_FILTER_CONFIG,
46562306a36Sopenharmony_ci			    M98090_FLT_DMIC34MODE_SHIFT,
46662306a36Sopenharmony_ci			    max98090_mode_text);
46762306a36Sopenharmony_ci
46862306a36Sopenharmony_cistatic const char *max98090_drcatk_text[] =
46962306a36Sopenharmony_ci	{ "0.5ms", "1ms", "5ms", "10ms", "25ms", "50ms", "100ms", "200ms" };
47062306a36Sopenharmony_ci
47162306a36Sopenharmony_cistatic SOC_ENUM_SINGLE_DECL(max98090_drcatk_enum,
47262306a36Sopenharmony_ci			    M98090_REG_DRC_TIMING,
47362306a36Sopenharmony_ci			    M98090_DRCATK_SHIFT,
47462306a36Sopenharmony_ci			    max98090_drcatk_text);
47562306a36Sopenharmony_ci
47662306a36Sopenharmony_cistatic const char *max98090_drcrls_text[] =
47762306a36Sopenharmony_ci	{ "8s", "4s", "2s", "1s", "0.5s", "0.25s", "0.125s", "0.0625s" };
47862306a36Sopenharmony_ci
47962306a36Sopenharmony_cistatic SOC_ENUM_SINGLE_DECL(max98090_drcrls_enum,
48062306a36Sopenharmony_ci			    M98090_REG_DRC_TIMING,
48162306a36Sopenharmony_ci			    M98090_DRCRLS_SHIFT,
48262306a36Sopenharmony_ci			    max98090_drcrls_text);
48362306a36Sopenharmony_ci
48462306a36Sopenharmony_cistatic const char *max98090_alccmp_text[] =
48562306a36Sopenharmony_ci	{ "1:1", "1:1.5", "1:2", "1:4", "1:INF" };
48662306a36Sopenharmony_ci
48762306a36Sopenharmony_cistatic SOC_ENUM_SINGLE_DECL(max98090_alccmp_enum,
48862306a36Sopenharmony_ci			    M98090_REG_DRC_COMPRESSOR,
48962306a36Sopenharmony_ci			    M98090_DRCCMP_SHIFT,
49062306a36Sopenharmony_ci			    max98090_alccmp_text);
49162306a36Sopenharmony_ci
49262306a36Sopenharmony_cistatic const char *max98090_drcexp_text[] = { "1:1", "2:1", "3:1" };
49362306a36Sopenharmony_ci
49462306a36Sopenharmony_cistatic SOC_ENUM_SINGLE_DECL(max98090_drcexp_enum,
49562306a36Sopenharmony_ci			    M98090_REG_DRC_EXPANDER,
49662306a36Sopenharmony_ci			    M98090_DRCEXP_SHIFT,
49762306a36Sopenharmony_ci			    max98090_drcexp_text);
49862306a36Sopenharmony_ci
49962306a36Sopenharmony_cistatic SOC_ENUM_SINGLE_DECL(max98090_dac_perfmode_enum,
50062306a36Sopenharmony_ci			    M98090_REG_DAC_CONTROL,
50162306a36Sopenharmony_ci			    M98090_PERFMODE_SHIFT,
50262306a36Sopenharmony_ci			    max98090_perf_pwr_text);
50362306a36Sopenharmony_ci
50462306a36Sopenharmony_cistatic SOC_ENUM_SINGLE_DECL(max98090_dachp_enum,
50562306a36Sopenharmony_ci			    M98090_REG_DAC_CONTROL,
50662306a36Sopenharmony_ci			    M98090_DACHP_SHIFT,
50762306a36Sopenharmony_ci			    max98090_pwr_perf_text);
50862306a36Sopenharmony_ci
50962306a36Sopenharmony_cistatic SOC_ENUM_SINGLE_DECL(max98090_adchp_enum,
51062306a36Sopenharmony_ci			    M98090_REG_ADC_CONTROL,
51162306a36Sopenharmony_ci			    M98090_ADCHP_SHIFT,
51262306a36Sopenharmony_ci			    max98090_pwr_perf_text);
51362306a36Sopenharmony_ci
51462306a36Sopenharmony_cistatic const struct snd_kcontrol_new max98090_snd_controls[] = {
51562306a36Sopenharmony_ci	SOC_ENUM("MIC Bias VCM Bandgap", max98090_vcmbandgap_enum),
51662306a36Sopenharmony_ci
51762306a36Sopenharmony_ci	SOC_SINGLE("DMIC MIC Comp Filter Config", M98090_REG_DIGITAL_MIC_CONFIG,
51862306a36Sopenharmony_ci		M98090_DMIC_COMP_SHIFT, M98090_DMIC_COMP_NUM - 1, 0),
51962306a36Sopenharmony_ci
52062306a36Sopenharmony_ci	SOC_SINGLE_EXT_TLV("MIC1 Boost Volume",
52162306a36Sopenharmony_ci		M98090_REG_MIC1_INPUT_LEVEL, M98090_MIC_PA1EN_SHIFT,
52262306a36Sopenharmony_ci		M98090_MIC_PA1EN_NUM - 1, 0, max98090_get_enab_tlv,
52362306a36Sopenharmony_ci		max98090_put_enab_tlv, max98090_micboost_tlv),
52462306a36Sopenharmony_ci
52562306a36Sopenharmony_ci	SOC_SINGLE_EXT_TLV("MIC2 Boost Volume",
52662306a36Sopenharmony_ci		M98090_REG_MIC2_INPUT_LEVEL, M98090_MIC_PA2EN_SHIFT,
52762306a36Sopenharmony_ci		M98090_MIC_PA2EN_NUM - 1, 0, max98090_get_enab_tlv,
52862306a36Sopenharmony_ci		max98090_put_enab_tlv, max98090_micboost_tlv),
52962306a36Sopenharmony_ci
53062306a36Sopenharmony_ci	SOC_SINGLE_TLV("MIC1 Volume", M98090_REG_MIC1_INPUT_LEVEL,
53162306a36Sopenharmony_ci		M98090_MIC_PGAM1_SHIFT, M98090_MIC_PGAM1_NUM - 1, 1,
53262306a36Sopenharmony_ci		max98090_mic_tlv),
53362306a36Sopenharmony_ci
53462306a36Sopenharmony_ci	SOC_SINGLE_TLV("MIC2 Volume", M98090_REG_MIC2_INPUT_LEVEL,
53562306a36Sopenharmony_ci		M98090_MIC_PGAM2_SHIFT, M98090_MIC_PGAM2_NUM - 1, 1,
53662306a36Sopenharmony_ci		max98090_mic_tlv),
53762306a36Sopenharmony_ci
53862306a36Sopenharmony_ci	SOC_SINGLE_RANGE_TLV("LINEA Single Ended Volume",
53962306a36Sopenharmony_ci		M98090_REG_LINE_INPUT_LEVEL, M98090_MIXG135_SHIFT, 0,
54062306a36Sopenharmony_ci		M98090_MIXG135_NUM - 1, 1, max98090_line_single_ended_tlv),
54162306a36Sopenharmony_ci
54262306a36Sopenharmony_ci	SOC_SINGLE_RANGE_TLV("LINEB Single Ended Volume",
54362306a36Sopenharmony_ci		M98090_REG_LINE_INPUT_LEVEL, M98090_MIXG246_SHIFT, 0,
54462306a36Sopenharmony_ci		M98090_MIXG246_NUM - 1, 1, max98090_line_single_ended_tlv),
54562306a36Sopenharmony_ci
54662306a36Sopenharmony_ci	SOC_SINGLE_RANGE_TLV("LINEA Volume", M98090_REG_LINE_INPUT_LEVEL,
54762306a36Sopenharmony_ci		M98090_LINAPGA_SHIFT, 0, M98090_LINAPGA_NUM - 1, 1,
54862306a36Sopenharmony_ci		max98090_line_tlv),
54962306a36Sopenharmony_ci
55062306a36Sopenharmony_ci	SOC_SINGLE_RANGE_TLV("LINEB Volume", M98090_REG_LINE_INPUT_LEVEL,
55162306a36Sopenharmony_ci		M98090_LINBPGA_SHIFT, 0, M98090_LINBPGA_NUM - 1, 1,
55262306a36Sopenharmony_ci		max98090_line_tlv),
55362306a36Sopenharmony_ci
55462306a36Sopenharmony_ci	SOC_SINGLE("LINEA Ext Resistor Gain Mode", M98090_REG_INPUT_MODE,
55562306a36Sopenharmony_ci		M98090_EXTBUFA_SHIFT, M98090_EXTBUFA_NUM - 1, 0),
55662306a36Sopenharmony_ci	SOC_SINGLE("LINEB Ext Resistor Gain Mode", M98090_REG_INPUT_MODE,
55762306a36Sopenharmony_ci		M98090_EXTBUFB_SHIFT, M98090_EXTBUFB_NUM - 1, 0),
55862306a36Sopenharmony_ci
55962306a36Sopenharmony_ci	SOC_SINGLE_TLV("ADCL Boost Volume", M98090_REG_LEFT_ADC_LEVEL,
56062306a36Sopenharmony_ci		M98090_AVLG_SHIFT, M98090_AVLG_NUM - 1, 0,
56162306a36Sopenharmony_ci		max98090_avg_tlv),
56262306a36Sopenharmony_ci	SOC_SINGLE_TLV("ADCR Boost Volume", M98090_REG_RIGHT_ADC_LEVEL,
56362306a36Sopenharmony_ci		M98090_AVRG_SHIFT, M98090_AVLG_NUM - 1, 0,
56462306a36Sopenharmony_ci		max98090_avg_tlv),
56562306a36Sopenharmony_ci
56662306a36Sopenharmony_ci	SOC_SINGLE_TLV("ADCL Volume", M98090_REG_LEFT_ADC_LEVEL,
56762306a36Sopenharmony_ci		M98090_AVL_SHIFT, M98090_AVL_NUM - 1, 1,
56862306a36Sopenharmony_ci		max98090_av_tlv),
56962306a36Sopenharmony_ci	SOC_SINGLE_TLV("ADCR Volume", M98090_REG_RIGHT_ADC_LEVEL,
57062306a36Sopenharmony_ci		M98090_AVR_SHIFT, M98090_AVR_NUM - 1, 1,
57162306a36Sopenharmony_ci		max98090_av_tlv),
57262306a36Sopenharmony_ci
57362306a36Sopenharmony_ci	SOC_ENUM("ADC Oversampling Rate", max98090_osr128_enum),
57462306a36Sopenharmony_ci	SOC_SINGLE("ADC Quantizer Dither", M98090_REG_ADC_CONTROL,
57562306a36Sopenharmony_ci		M98090_ADCDITHER_SHIFT, M98090_ADCDITHER_NUM - 1, 0),
57662306a36Sopenharmony_ci	SOC_ENUM("ADC High Performance Mode", max98090_adchp_enum),
57762306a36Sopenharmony_ci
57862306a36Sopenharmony_ci	SOC_SINGLE("DAC Mono Mode", M98090_REG_IO_CONFIGURATION,
57962306a36Sopenharmony_ci		M98090_DMONO_SHIFT, M98090_DMONO_NUM - 1, 0),
58062306a36Sopenharmony_ci	SOC_SINGLE("SDIN Mode", M98090_REG_IO_CONFIGURATION,
58162306a36Sopenharmony_ci		M98090_SDIEN_SHIFT, M98090_SDIEN_NUM - 1, 0),
58262306a36Sopenharmony_ci	SOC_SINGLE("SDOUT Mode", M98090_REG_IO_CONFIGURATION,
58362306a36Sopenharmony_ci		M98090_SDOEN_SHIFT, M98090_SDOEN_NUM - 1, 0),
58462306a36Sopenharmony_ci	SOC_SINGLE("SDOUT Hi-Z Mode", M98090_REG_IO_CONFIGURATION,
58562306a36Sopenharmony_ci		M98090_HIZOFF_SHIFT, M98090_HIZOFF_NUM - 1, 1),
58662306a36Sopenharmony_ci	SOC_ENUM("Filter Mode", max98090_mode_enum),
58762306a36Sopenharmony_ci	SOC_SINGLE("Record Path DC Blocking", M98090_REG_FILTER_CONFIG,
58862306a36Sopenharmony_ci		M98090_AHPF_SHIFT, M98090_AHPF_NUM - 1, 0),
58962306a36Sopenharmony_ci	SOC_SINGLE("Playback Path DC Blocking", M98090_REG_FILTER_CONFIG,
59062306a36Sopenharmony_ci		M98090_DHPF_SHIFT, M98090_DHPF_NUM - 1, 0),
59162306a36Sopenharmony_ci	SOC_SINGLE_TLV("Digital BQ Volume", M98090_REG_ADC_BIQUAD_LEVEL,
59262306a36Sopenharmony_ci		M98090_AVBQ_SHIFT, M98090_AVBQ_NUM - 1, 1, max98090_dv_tlv),
59362306a36Sopenharmony_ci	SOC_SINGLE_EXT_TLV("Digital Sidetone Volume",
59462306a36Sopenharmony_ci		M98090_REG_ADC_SIDETONE, M98090_DVST_SHIFT,
59562306a36Sopenharmony_ci		M98090_DVST_NUM - 1, 1, max98090_get_enab_tlv,
59662306a36Sopenharmony_ci		max98090_put_enab_tlv, max98090_sdg_tlv),
59762306a36Sopenharmony_ci	SOC_SINGLE_TLV("Digital Coarse Volume", M98090_REG_DAI_PLAYBACK_LEVEL,
59862306a36Sopenharmony_ci		M98090_DVG_SHIFT, M98090_DVG_NUM - 1, 0,
59962306a36Sopenharmony_ci		max98090_dvg_tlv),
60062306a36Sopenharmony_ci	SOC_SINGLE_TLV("Digital Volume", M98090_REG_DAI_PLAYBACK_LEVEL,
60162306a36Sopenharmony_ci		M98090_DV_SHIFT, M98090_DV_NUM - 1, 1,
60262306a36Sopenharmony_ci		max98090_dv_tlv),
60362306a36Sopenharmony_ci	SND_SOC_BYTES("EQ Coefficients", M98090_REG_EQUALIZER_BASE, 105),
60462306a36Sopenharmony_ci	SOC_SINGLE("Digital EQ 3 Band Switch", M98090_REG_DSP_FILTER_ENABLE,
60562306a36Sopenharmony_ci		M98090_EQ3BANDEN_SHIFT, M98090_EQ3BANDEN_NUM - 1, 0),
60662306a36Sopenharmony_ci	SOC_SINGLE("Digital EQ 5 Band Switch", M98090_REG_DSP_FILTER_ENABLE,
60762306a36Sopenharmony_ci		M98090_EQ5BANDEN_SHIFT, M98090_EQ5BANDEN_NUM - 1, 0),
60862306a36Sopenharmony_ci	SOC_SINGLE("Digital EQ 7 Band Switch", M98090_REG_DSP_FILTER_ENABLE,
60962306a36Sopenharmony_ci		M98090_EQ7BANDEN_SHIFT, M98090_EQ7BANDEN_NUM - 1, 0),
61062306a36Sopenharmony_ci	SOC_SINGLE("Digital EQ Clipping Detection", M98090_REG_DAI_PLAYBACK_LEVEL_EQ,
61162306a36Sopenharmony_ci		M98090_EQCLPN_SHIFT, M98090_EQCLPN_NUM - 1,
61262306a36Sopenharmony_ci		1),
61362306a36Sopenharmony_ci	SOC_SINGLE_TLV("Digital EQ Volume", M98090_REG_DAI_PLAYBACK_LEVEL_EQ,
61462306a36Sopenharmony_ci		M98090_DVEQ_SHIFT, M98090_DVEQ_NUM - 1, 1,
61562306a36Sopenharmony_ci		max98090_dv_tlv),
61662306a36Sopenharmony_ci
61762306a36Sopenharmony_ci	SOC_SINGLE("ALC Enable", M98090_REG_DRC_TIMING,
61862306a36Sopenharmony_ci		M98090_DRCEN_SHIFT, M98090_DRCEN_NUM - 1, 0),
61962306a36Sopenharmony_ci	SOC_ENUM("ALC Attack Time", max98090_drcatk_enum),
62062306a36Sopenharmony_ci	SOC_ENUM("ALC Release Time", max98090_drcrls_enum),
62162306a36Sopenharmony_ci	SOC_SINGLE_TLV("ALC Make Up Volume", M98090_REG_DRC_GAIN,
62262306a36Sopenharmony_ci		M98090_DRCG_SHIFT, M98090_DRCG_NUM - 1, 0,
62362306a36Sopenharmony_ci		max98090_alcmakeup_tlv),
62462306a36Sopenharmony_ci	SOC_ENUM("ALC Compression Ratio", max98090_alccmp_enum),
62562306a36Sopenharmony_ci	SOC_ENUM("ALC Expansion Ratio", max98090_drcexp_enum),
62662306a36Sopenharmony_ci	SOC_SINGLE_TLV("ALC Compression Threshold Volume",
62762306a36Sopenharmony_ci		M98090_REG_DRC_COMPRESSOR, M98090_DRCTHC_SHIFT,
62862306a36Sopenharmony_ci		M98090_DRCTHC_NUM - 1, 1, max98090_alccomp_tlv),
62962306a36Sopenharmony_ci	SOC_SINGLE_TLV("ALC Expansion Threshold Volume",
63062306a36Sopenharmony_ci		M98090_REG_DRC_EXPANDER, M98090_DRCTHE_SHIFT,
63162306a36Sopenharmony_ci		M98090_DRCTHE_NUM - 1, 1, max98090_drcexp_tlv),
63262306a36Sopenharmony_ci
63362306a36Sopenharmony_ci	SOC_ENUM("DAC HP Playback Performance Mode",
63462306a36Sopenharmony_ci		max98090_dac_perfmode_enum),
63562306a36Sopenharmony_ci	SOC_ENUM("DAC High Performance Mode", max98090_dachp_enum),
63662306a36Sopenharmony_ci
63762306a36Sopenharmony_ci	SOC_SINGLE_TLV("Headphone Left Mixer Volume",
63862306a36Sopenharmony_ci		M98090_REG_HP_CONTROL, M98090_MIXHPLG_SHIFT,
63962306a36Sopenharmony_ci		M98090_MIXHPLG_NUM - 1, 1, max98090_mixout_tlv),
64062306a36Sopenharmony_ci	SOC_SINGLE_TLV("Headphone Right Mixer Volume",
64162306a36Sopenharmony_ci		M98090_REG_HP_CONTROL, M98090_MIXHPRG_SHIFT,
64262306a36Sopenharmony_ci		M98090_MIXHPRG_NUM - 1, 1, max98090_mixout_tlv),
64362306a36Sopenharmony_ci
64462306a36Sopenharmony_ci	SOC_SINGLE_TLV("Speaker Left Mixer Volume",
64562306a36Sopenharmony_ci		M98090_REG_SPK_CONTROL, M98090_MIXSPLG_SHIFT,
64662306a36Sopenharmony_ci		M98090_MIXSPLG_NUM - 1, 1, max98090_mixout_tlv),
64762306a36Sopenharmony_ci	SOC_SINGLE_TLV("Speaker Right Mixer Volume",
64862306a36Sopenharmony_ci		M98090_REG_SPK_CONTROL, M98090_MIXSPRG_SHIFT,
64962306a36Sopenharmony_ci		M98090_MIXSPRG_NUM - 1, 1, max98090_mixout_tlv),
65062306a36Sopenharmony_ci
65162306a36Sopenharmony_ci	SOC_SINGLE_TLV("Receiver Left Mixer Volume",
65262306a36Sopenharmony_ci		M98090_REG_RCV_LOUTL_CONTROL, M98090_MIXRCVLG_SHIFT,
65362306a36Sopenharmony_ci		M98090_MIXRCVLG_NUM - 1, 1, max98090_mixout_tlv),
65462306a36Sopenharmony_ci	SOC_SINGLE_TLV("Receiver Right Mixer Volume",
65562306a36Sopenharmony_ci		M98090_REG_LOUTR_CONTROL, M98090_MIXRCVRG_SHIFT,
65662306a36Sopenharmony_ci		M98090_MIXRCVRG_NUM - 1, 1, max98090_mixout_tlv),
65762306a36Sopenharmony_ci
65862306a36Sopenharmony_ci	SOC_DOUBLE_R_TLV("Headphone Volume", M98090_REG_LEFT_HP_VOLUME,
65962306a36Sopenharmony_ci		M98090_REG_RIGHT_HP_VOLUME, M98090_HPVOLL_SHIFT,
66062306a36Sopenharmony_ci		M98090_HPVOLL_NUM - 1, 0, max98090_hp_tlv),
66162306a36Sopenharmony_ci
66262306a36Sopenharmony_ci	SOC_DOUBLE_R_RANGE_TLV("Speaker Volume",
66362306a36Sopenharmony_ci		M98090_REG_LEFT_SPK_VOLUME, M98090_REG_RIGHT_SPK_VOLUME,
66462306a36Sopenharmony_ci		M98090_SPVOLL_SHIFT, 24, M98090_SPVOLL_NUM - 1 + 24,
66562306a36Sopenharmony_ci		0, max98090_spk_tlv),
66662306a36Sopenharmony_ci
66762306a36Sopenharmony_ci	SOC_DOUBLE_R_TLV("Receiver Volume", M98090_REG_RCV_LOUTL_VOLUME,
66862306a36Sopenharmony_ci		M98090_REG_LOUTR_VOLUME, M98090_RCVLVOL_SHIFT,
66962306a36Sopenharmony_ci		M98090_RCVLVOL_NUM - 1, 0, max98090_rcv_lout_tlv),
67062306a36Sopenharmony_ci
67162306a36Sopenharmony_ci	SOC_SINGLE("Headphone Left Switch", M98090_REG_LEFT_HP_VOLUME,
67262306a36Sopenharmony_ci		M98090_HPLM_SHIFT, 1, 1),
67362306a36Sopenharmony_ci	SOC_SINGLE("Headphone Right Switch", M98090_REG_RIGHT_HP_VOLUME,
67462306a36Sopenharmony_ci		M98090_HPRM_SHIFT, 1, 1),
67562306a36Sopenharmony_ci
67662306a36Sopenharmony_ci	SOC_SINGLE("Speaker Left Switch", M98090_REG_LEFT_SPK_VOLUME,
67762306a36Sopenharmony_ci		M98090_SPLM_SHIFT, 1, 1),
67862306a36Sopenharmony_ci	SOC_SINGLE("Speaker Right Switch", M98090_REG_RIGHT_SPK_VOLUME,
67962306a36Sopenharmony_ci		M98090_SPRM_SHIFT, 1, 1),
68062306a36Sopenharmony_ci
68162306a36Sopenharmony_ci	SOC_SINGLE("Receiver Left Switch", M98090_REG_RCV_LOUTL_VOLUME,
68262306a36Sopenharmony_ci		M98090_RCVLM_SHIFT, 1, 1),
68362306a36Sopenharmony_ci	SOC_SINGLE("Receiver Right Switch", M98090_REG_LOUTR_VOLUME,
68462306a36Sopenharmony_ci		M98090_RCVRM_SHIFT, 1, 1),
68562306a36Sopenharmony_ci
68662306a36Sopenharmony_ci	SOC_SINGLE("Zero-Crossing Detection", M98090_REG_LEVEL_CONTROL,
68762306a36Sopenharmony_ci		M98090_ZDENN_SHIFT, M98090_ZDENN_NUM - 1, 1),
68862306a36Sopenharmony_ci	SOC_SINGLE("Enhanced Vol Smoothing", M98090_REG_LEVEL_CONTROL,
68962306a36Sopenharmony_ci		M98090_VS2ENN_SHIFT, M98090_VS2ENN_NUM - 1, 1),
69062306a36Sopenharmony_ci	SOC_SINGLE("Volume Adjustment Smoothing", M98090_REG_LEVEL_CONTROL,
69162306a36Sopenharmony_ci		M98090_VSENN_SHIFT, M98090_VSENN_NUM - 1, 1),
69262306a36Sopenharmony_ci
69362306a36Sopenharmony_ci	SND_SOC_BYTES("Biquad Coefficients", M98090_REG_RECORD_BIQUAD_BASE, 15),
69462306a36Sopenharmony_ci	SOC_SINGLE("Biquad Switch", M98090_REG_DSP_FILTER_ENABLE,
69562306a36Sopenharmony_ci		M98090_ADCBQEN_SHIFT, M98090_ADCBQEN_NUM - 1, 0),
69662306a36Sopenharmony_ci};
69762306a36Sopenharmony_ci
69862306a36Sopenharmony_cistatic const struct snd_kcontrol_new max98091_snd_controls[] = {
69962306a36Sopenharmony_ci
70062306a36Sopenharmony_ci	SOC_SINGLE("DMIC34 Zeropad", M98090_REG_SAMPLE_RATE,
70162306a36Sopenharmony_ci		M98090_DMIC34_ZEROPAD_SHIFT,
70262306a36Sopenharmony_ci		M98090_DMIC34_ZEROPAD_NUM - 1, 0),
70362306a36Sopenharmony_ci
70462306a36Sopenharmony_ci	SOC_ENUM("Filter DMIC34 Mode", max98090_filter_dmic34mode_enum),
70562306a36Sopenharmony_ci	SOC_SINGLE("DMIC34 DC Blocking", M98090_REG_FILTER_CONFIG,
70662306a36Sopenharmony_ci		M98090_FLT_DMIC34HPF_SHIFT,
70762306a36Sopenharmony_ci		M98090_FLT_DMIC34HPF_NUM - 1, 0),
70862306a36Sopenharmony_ci
70962306a36Sopenharmony_ci	SOC_SINGLE_TLV("DMIC3 Boost Volume", M98090_REG_DMIC3_VOLUME,
71062306a36Sopenharmony_ci		M98090_DMIC_AV3G_SHIFT, M98090_DMIC_AV3G_NUM - 1, 0,
71162306a36Sopenharmony_ci		max98090_avg_tlv),
71262306a36Sopenharmony_ci	SOC_SINGLE_TLV("DMIC4 Boost Volume", M98090_REG_DMIC4_VOLUME,
71362306a36Sopenharmony_ci		M98090_DMIC_AV4G_SHIFT, M98090_DMIC_AV4G_NUM - 1, 0,
71462306a36Sopenharmony_ci		max98090_avg_tlv),
71562306a36Sopenharmony_ci
71662306a36Sopenharmony_ci	SOC_SINGLE_TLV("DMIC3 Volume", M98090_REG_DMIC3_VOLUME,
71762306a36Sopenharmony_ci		M98090_DMIC_AV3_SHIFT, M98090_DMIC_AV3_NUM - 1, 1,
71862306a36Sopenharmony_ci		max98090_av_tlv),
71962306a36Sopenharmony_ci	SOC_SINGLE_TLV("DMIC4 Volume", M98090_REG_DMIC4_VOLUME,
72062306a36Sopenharmony_ci		M98090_DMIC_AV4_SHIFT, M98090_DMIC_AV4_NUM - 1, 1,
72162306a36Sopenharmony_ci		max98090_av_tlv),
72262306a36Sopenharmony_ci
72362306a36Sopenharmony_ci	SND_SOC_BYTES("DMIC34 Biquad Coefficients",
72462306a36Sopenharmony_ci		M98090_REG_DMIC34_BIQUAD_BASE, 15),
72562306a36Sopenharmony_ci	SOC_SINGLE("DMIC34 Biquad Switch", M98090_REG_DSP_FILTER_ENABLE,
72662306a36Sopenharmony_ci		M98090_DMIC34BQEN_SHIFT, M98090_DMIC34BQEN_NUM - 1, 0),
72762306a36Sopenharmony_ci
72862306a36Sopenharmony_ci	SOC_SINGLE_TLV("DMIC34 BQ PreAttenuation Volume",
72962306a36Sopenharmony_ci		M98090_REG_DMIC34_BQ_PREATTEN, M98090_AV34BQ_SHIFT,
73062306a36Sopenharmony_ci		M98090_AV34BQ_NUM - 1, 1, max98090_dv_tlv),
73162306a36Sopenharmony_ci};
73262306a36Sopenharmony_ci
73362306a36Sopenharmony_cistatic int max98090_micinput_event(struct snd_soc_dapm_widget *w,
73462306a36Sopenharmony_ci				 struct snd_kcontrol *kcontrol, int event)
73562306a36Sopenharmony_ci{
73662306a36Sopenharmony_ci	struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
73762306a36Sopenharmony_ci	struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
73862306a36Sopenharmony_ci
73962306a36Sopenharmony_ci	unsigned int val = snd_soc_component_read(component, w->reg);
74062306a36Sopenharmony_ci
74162306a36Sopenharmony_ci	if (w->reg == M98090_REG_MIC1_INPUT_LEVEL)
74262306a36Sopenharmony_ci		val = (val & M98090_MIC_PA1EN_MASK) >> M98090_MIC_PA1EN_SHIFT;
74362306a36Sopenharmony_ci	else
74462306a36Sopenharmony_ci		val = (val & M98090_MIC_PA2EN_MASK) >> M98090_MIC_PA2EN_SHIFT;
74562306a36Sopenharmony_ci
74662306a36Sopenharmony_ci	if (val >= 1) {
74762306a36Sopenharmony_ci		if (w->reg == M98090_REG_MIC1_INPUT_LEVEL) {
74862306a36Sopenharmony_ci			max98090->pa1en = val - 1; /* Update for volatile */
74962306a36Sopenharmony_ci		} else {
75062306a36Sopenharmony_ci			max98090->pa2en = val - 1; /* Update for volatile */
75162306a36Sopenharmony_ci		}
75262306a36Sopenharmony_ci	}
75362306a36Sopenharmony_ci
75462306a36Sopenharmony_ci	switch (event) {
75562306a36Sopenharmony_ci	case SND_SOC_DAPM_POST_PMU:
75662306a36Sopenharmony_ci		/* If turning on, set to most recently selected volume */
75762306a36Sopenharmony_ci		if (w->reg == M98090_REG_MIC1_INPUT_LEVEL)
75862306a36Sopenharmony_ci			val = max98090->pa1en + 1;
75962306a36Sopenharmony_ci		else
76062306a36Sopenharmony_ci			val = max98090->pa2en + 1;
76162306a36Sopenharmony_ci		break;
76262306a36Sopenharmony_ci	case SND_SOC_DAPM_POST_PMD:
76362306a36Sopenharmony_ci		/* If turning off, turn off */
76462306a36Sopenharmony_ci		val = 0;
76562306a36Sopenharmony_ci		break;
76662306a36Sopenharmony_ci	default:
76762306a36Sopenharmony_ci		return -EINVAL;
76862306a36Sopenharmony_ci	}
76962306a36Sopenharmony_ci
77062306a36Sopenharmony_ci	if (w->reg == M98090_REG_MIC1_INPUT_LEVEL)
77162306a36Sopenharmony_ci		snd_soc_component_update_bits(component, w->reg, M98090_MIC_PA1EN_MASK,
77262306a36Sopenharmony_ci			val << M98090_MIC_PA1EN_SHIFT);
77362306a36Sopenharmony_ci	else
77462306a36Sopenharmony_ci		snd_soc_component_update_bits(component, w->reg, M98090_MIC_PA2EN_MASK,
77562306a36Sopenharmony_ci			val << M98090_MIC_PA2EN_SHIFT);
77662306a36Sopenharmony_ci
77762306a36Sopenharmony_ci	return 0;
77862306a36Sopenharmony_ci}
77962306a36Sopenharmony_ci
78062306a36Sopenharmony_cistatic int max98090_shdn_event(struct snd_soc_dapm_widget *w,
78162306a36Sopenharmony_ci				 struct snd_kcontrol *kcontrol, int event)
78262306a36Sopenharmony_ci{
78362306a36Sopenharmony_ci	struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
78462306a36Sopenharmony_ci	struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
78562306a36Sopenharmony_ci
78662306a36Sopenharmony_ci	if (event & SND_SOC_DAPM_POST_PMU)
78762306a36Sopenharmony_ci		max98090->shdn_pending = true;
78862306a36Sopenharmony_ci
78962306a36Sopenharmony_ci	return 0;
79062306a36Sopenharmony_ci
79162306a36Sopenharmony_ci}
79262306a36Sopenharmony_ci
79362306a36Sopenharmony_cistatic const char *mic1_mux_text[] = { "IN12", "IN56" };
79462306a36Sopenharmony_ci
79562306a36Sopenharmony_cistatic SOC_ENUM_SINGLE_DECL(mic1_mux_enum,
79662306a36Sopenharmony_ci			    M98090_REG_INPUT_MODE,
79762306a36Sopenharmony_ci			    M98090_EXTMIC1_SHIFT,
79862306a36Sopenharmony_ci			    mic1_mux_text);
79962306a36Sopenharmony_ci
80062306a36Sopenharmony_cistatic const struct snd_kcontrol_new max98090_mic1_mux =
80162306a36Sopenharmony_ci	SOC_DAPM_ENUM("MIC1 Mux", mic1_mux_enum);
80262306a36Sopenharmony_ci
80362306a36Sopenharmony_cistatic const char *mic2_mux_text[] = { "IN34", "IN56" };
80462306a36Sopenharmony_ci
80562306a36Sopenharmony_cistatic SOC_ENUM_SINGLE_DECL(mic2_mux_enum,
80662306a36Sopenharmony_ci			    M98090_REG_INPUT_MODE,
80762306a36Sopenharmony_ci			    M98090_EXTMIC2_SHIFT,
80862306a36Sopenharmony_ci			    mic2_mux_text);
80962306a36Sopenharmony_ci
81062306a36Sopenharmony_cistatic const struct snd_kcontrol_new max98090_mic2_mux =
81162306a36Sopenharmony_ci	SOC_DAPM_ENUM("MIC2 Mux", mic2_mux_enum);
81262306a36Sopenharmony_ci
81362306a36Sopenharmony_cistatic const char *dmic_mux_text[] = { "ADC", "DMIC" };
81462306a36Sopenharmony_ci
81562306a36Sopenharmony_cistatic SOC_ENUM_SINGLE_VIRT_DECL(dmic_mux_enum, dmic_mux_text);
81662306a36Sopenharmony_ci
81762306a36Sopenharmony_cistatic const struct snd_kcontrol_new max98090_dmic_mux =
81862306a36Sopenharmony_ci	SOC_DAPM_ENUM("DMIC Mux", dmic_mux_enum);
81962306a36Sopenharmony_ci
82062306a36Sopenharmony_ci/* LINEA mixer switch */
82162306a36Sopenharmony_cistatic const struct snd_kcontrol_new max98090_linea_mixer_controls[] = {
82262306a36Sopenharmony_ci	SOC_DAPM_SINGLE("IN1 Switch", M98090_REG_LINE_INPUT_CONFIG,
82362306a36Sopenharmony_ci		M98090_IN1SEEN_SHIFT, 1, 0),
82462306a36Sopenharmony_ci	SOC_DAPM_SINGLE("IN3 Switch", M98090_REG_LINE_INPUT_CONFIG,
82562306a36Sopenharmony_ci		M98090_IN3SEEN_SHIFT, 1, 0),
82662306a36Sopenharmony_ci	SOC_DAPM_SINGLE("IN5 Switch", M98090_REG_LINE_INPUT_CONFIG,
82762306a36Sopenharmony_ci		M98090_IN5SEEN_SHIFT, 1, 0),
82862306a36Sopenharmony_ci	SOC_DAPM_SINGLE("IN34 Switch", M98090_REG_LINE_INPUT_CONFIG,
82962306a36Sopenharmony_ci		M98090_IN34DIFF_SHIFT, 1, 0),
83062306a36Sopenharmony_ci};
83162306a36Sopenharmony_ci
83262306a36Sopenharmony_ci/* LINEB mixer switch */
83362306a36Sopenharmony_cistatic const struct snd_kcontrol_new max98090_lineb_mixer_controls[] = {
83462306a36Sopenharmony_ci	SOC_DAPM_SINGLE("IN2 Switch", M98090_REG_LINE_INPUT_CONFIG,
83562306a36Sopenharmony_ci		M98090_IN2SEEN_SHIFT, 1, 0),
83662306a36Sopenharmony_ci	SOC_DAPM_SINGLE("IN4 Switch", M98090_REG_LINE_INPUT_CONFIG,
83762306a36Sopenharmony_ci		M98090_IN4SEEN_SHIFT, 1, 0),
83862306a36Sopenharmony_ci	SOC_DAPM_SINGLE("IN6 Switch", M98090_REG_LINE_INPUT_CONFIG,
83962306a36Sopenharmony_ci		M98090_IN6SEEN_SHIFT, 1, 0),
84062306a36Sopenharmony_ci	SOC_DAPM_SINGLE("IN56 Switch", M98090_REG_LINE_INPUT_CONFIG,
84162306a36Sopenharmony_ci		M98090_IN56DIFF_SHIFT, 1, 0),
84262306a36Sopenharmony_ci};
84362306a36Sopenharmony_ci
84462306a36Sopenharmony_ci/* Left ADC mixer switch */
84562306a36Sopenharmony_cistatic const struct snd_kcontrol_new max98090_left_adc_mixer_controls[] = {
84662306a36Sopenharmony_ci	SOC_DAPM_SINGLE("IN12 Switch", M98090_REG_LEFT_ADC_MIXER,
84762306a36Sopenharmony_ci		M98090_MIXADL_IN12DIFF_SHIFT, 1, 0),
84862306a36Sopenharmony_ci	SOC_DAPM_SINGLE("IN34 Switch", M98090_REG_LEFT_ADC_MIXER,
84962306a36Sopenharmony_ci		M98090_MIXADL_IN34DIFF_SHIFT, 1, 0),
85062306a36Sopenharmony_ci	SOC_DAPM_SINGLE("IN56 Switch", M98090_REG_LEFT_ADC_MIXER,
85162306a36Sopenharmony_ci		M98090_MIXADL_IN65DIFF_SHIFT, 1, 0),
85262306a36Sopenharmony_ci	SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LEFT_ADC_MIXER,
85362306a36Sopenharmony_ci		M98090_MIXADL_LINEA_SHIFT, 1, 0),
85462306a36Sopenharmony_ci	SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LEFT_ADC_MIXER,
85562306a36Sopenharmony_ci		M98090_MIXADL_LINEB_SHIFT, 1, 0),
85662306a36Sopenharmony_ci	SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LEFT_ADC_MIXER,
85762306a36Sopenharmony_ci		M98090_MIXADL_MIC1_SHIFT, 1, 0),
85862306a36Sopenharmony_ci	SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LEFT_ADC_MIXER,
85962306a36Sopenharmony_ci		M98090_MIXADL_MIC2_SHIFT, 1, 0),
86062306a36Sopenharmony_ci};
86162306a36Sopenharmony_ci
86262306a36Sopenharmony_ci/* Right ADC mixer switch */
86362306a36Sopenharmony_cistatic const struct snd_kcontrol_new max98090_right_adc_mixer_controls[] = {
86462306a36Sopenharmony_ci	SOC_DAPM_SINGLE("IN12 Switch", M98090_REG_RIGHT_ADC_MIXER,
86562306a36Sopenharmony_ci		M98090_MIXADR_IN12DIFF_SHIFT, 1, 0),
86662306a36Sopenharmony_ci	SOC_DAPM_SINGLE("IN34 Switch", M98090_REG_RIGHT_ADC_MIXER,
86762306a36Sopenharmony_ci		M98090_MIXADR_IN34DIFF_SHIFT, 1, 0),
86862306a36Sopenharmony_ci	SOC_DAPM_SINGLE("IN56 Switch", M98090_REG_RIGHT_ADC_MIXER,
86962306a36Sopenharmony_ci		M98090_MIXADR_IN65DIFF_SHIFT, 1, 0),
87062306a36Sopenharmony_ci	SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RIGHT_ADC_MIXER,
87162306a36Sopenharmony_ci		M98090_MIXADR_LINEA_SHIFT, 1, 0),
87262306a36Sopenharmony_ci	SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RIGHT_ADC_MIXER,
87362306a36Sopenharmony_ci		M98090_MIXADR_LINEB_SHIFT, 1, 0),
87462306a36Sopenharmony_ci	SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RIGHT_ADC_MIXER,
87562306a36Sopenharmony_ci		M98090_MIXADR_MIC1_SHIFT, 1, 0),
87662306a36Sopenharmony_ci	SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RIGHT_ADC_MIXER,
87762306a36Sopenharmony_ci		M98090_MIXADR_MIC2_SHIFT, 1, 0),
87862306a36Sopenharmony_ci};
87962306a36Sopenharmony_ci
88062306a36Sopenharmony_cistatic const char *lten_mux_text[] = { "Normal", "Loopthrough" };
88162306a36Sopenharmony_ci
88262306a36Sopenharmony_cistatic SOC_ENUM_SINGLE_DECL(ltenl_mux_enum,
88362306a36Sopenharmony_ci			    M98090_REG_IO_CONFIGURATION,
88462306a36Sopenharmony_ci			    M98090_LTEN_SHIFT,
88562306a36Sopenharmony_ci			    lten_mux_text);
88662306a36Sopenharmony_ci
88762306a36Sopenharmony_cistatic SOC_ENUM_SINGLE_DECL(ltenr_mux_enum,
88862306a36Sopenharmony_ci			    M98090_REG_IO_CONFIGURATION,
88962306a36Sopenharmony_ci			    M98090_LTEN_SHIFT,
89062306a36Sopenharmony_ci			    lten_mux_text);
89162306a36Sopenharmony_ci
89262306a36Sopenharmony_cistatic const struct snd_kcontrol_new max98090_ltenl_mux =
89362306a36Sopenharmony_ci	SOC_DAPM_ENUM("LTENL Mux", ltenl_mux_enum);
89462306a36Sopenharmony_ci
89562306a36Sopenharmony_cistatic const struct snd_kcontrol_new max98090_ltenr_mux =
89662306a36Sopenharmony_ci	SOC_DAPM_ENUM("LTENR Mux", ltenr_mux_enum);
89762306a36Sopenharmony_ci
89862306a36Sopenharmony_cistatic const char *lben_mux_text[] = { "Normal", "Loopback" };
89962306a36Sopenharmony_ci
90062306a36Sopenharmony_cistatic SOC_ENUM_SINGLE_DECL(lbenl_mux_enum,
90162306a36Sopenharmony_ci			    M98090_REG_IO_CONFIGURATION,
90262306a36Sopenharmony_ci			    M98090_LBEN_SHIFT,
90362306a36Sopenharmony_ci			    lben_mux_text);
90462306a36Sopenharmony_ci
90562306a36Sopenharmony_cistatic SOC_ENUM_SINGLE_DECL(lbenr_mux_enum,
90662306a36Sopenharmony_ci			    M98090_REG_IO_CONFIGURATION,
90762306a36Sopenharmony_ci			    M98090_LBEN_SHIFT,
90862306a36Sopenharmony_ci			    lben_mux_text);
90962306a36Sopenharmony_ci
91062306a36Sopenharmony_cistatic const struct snd_kcontrol_new max98090_lbenl_mux =
91162306a36Sopenharmony_ci	SOC_DAPM_ENUM("LBENL Mux", lbenl_mux_enum);
91262306a36Sopenharmony_ci
91362306a36Sopenharmony_cistatic const struct snd_kcontrol_new max98090_lbenr_mux =
91462306a36Sopenharmony_ci	SOC_DAPM_ENUM("LBENR Mux", lbenr_mux_enum);
91562306a36Sopenharmony_ci
91662306a36Sopenharmony_cistatic const char *stenl_mux_text[] = { "Normal", "Sidetone Left" };
91762306a36Sopenharmony_ci
91862306a36Sopenharmony_cistatic const char *stenr_mux_text[] = { "Normal", "Sidetone Right" };
91962306a36Sopenharmony_ci
92062306a36Sopenharmony_cistatic SOC_ENUM_SINGLE_DECL(stenl_mux_enum,
92162306a36Sopenharmony_ci			    M98090_REG_ADC_SIDETONE,
92262306a36Sopenharmony_ci			    M98090_DSTSL_SHIFT,
92362306a36Sopenharmony_ci			    stenl_mux_text);
92462306a36Sopenharmony_ci
92562306a36Sopenharmony_cistatic SOC_ENUM_SINGLE_DECL(stenr_mux_enum,
92662306a36Sopenharmony_ci			    M98090_REG_ADC_SIDETONE,
92762306a36Sopenharmony_ci			    M98090_DSTSR_SHIFT,
92862306a36Sopenharmony_ci			    stenr_mux_text);
92962306a36Sopenharmony_ci
93062306a36Sopenharmony_cistatic const struct snd_kcontrol_new max98090_stenl_mux =
93162306a36Sopenharmony_ci	SOC_DAPM_ENUM("STENL Mux", stenl_mux_enum);
93262306a36Sopenharmony_ci
93362306a36Sopenharmony_cistatic const struct snd_kcontrol_new max98090_stenr_mux =
93462306a36Sopenharmony_ci	SOC_DAPM_ENUM("STENR Mux", stenr_mux_enum);
93562306a36Sopenharmony_ci
93662306a36Sopenharmony_ci/* Left speaker mixer switch */
93762306a36Sopenharmony_cistatic const struct
93862306a36Sopenharmony_ci	snd_kcontrol_new max98090_left_speaker_mixer_controls[] = {
93962306a36Sopenharmony_ci	SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_LEFT_SPK_MIXER,
94062306a36Sopenharmony_ci		M98090_MIXSPL_DACL_SHIFT, 1, 0),
94162306a36Sopenharmony_ci	SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_LEFT_SPK_MIXER,
94262306a36Sopenharmony_ci		M98090_MIXSPL_DACR_SHIFT, 1, 0),
94362306a36Sopenharmony_ci	SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LEFT_SPK_MIXER,
94462306a36Sopenharmony_ci		M98090_MIXSPL_LINEA_SHIFT, 1, 0),
94562306a36Sopenharmony_ci	SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LEFT_SPK_MIXER,
94662306a36Sopenharmony_ci		M98090_MIXSPL_LINEB_SHIFT, 1, 0),
94762306a36Sopenharmony_ci	SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LEFT_SPK_MIXER,
94862306a36Sopenharmony_ci		M98090_MIXSPL_MIC1_SHIFT, 1, 0),
94962306a36Sopenharmony_ci	SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LEFT_SPK_MIXER,
95062306a36Sopenharmony_ci		M98090_MIXSPL_MIC2_SHIFT, 1, 0),
95162306a36Sopenharmony_ci};
95262306a36Sopenharmony_ci
95362306a36Sopenharmony_ci/* Right speaker mixer switch */
95462306a36Sopenharmony_cistatic const struct
95562306a36Sopenharmony_ci	snd_kcontrol_new max98090_right_speaker_mixer_controls[] = {
95662306a36Sopenharmony_ci	SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_RIGHT_SPK_MIXER,
95762306a36Sopenharmony_ci		M98090_MIXSPR_DACL_SHIFT, 1, 0),
95862306a36Sopenharmony_ci	SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_RIGHT_SPK_MIXER,
95962306a36Sopenharmony_ci		M98090_MIXSPR_DACR_SHIFT, 1, 0),
96062306a36Sopenharmony_ci	SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RIGHT_SPK_MIXER,
96162306a36Sopenharmony_ci		M98090_MIXSPR_LINEA_SHIFT, 1, 0),
96262306a36Sopenharmony_ci	SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RIGHT_SPK_MIXER,
96362306a36Sopenharmony_ci		M98090_MIXSPR_LINEB_SHIFT, 1, 0),
96462306a36Sopenharmony_ci	SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RIGHT_SPK_MIXER,
96562306a36Sopenharmony_ci		M98090_MIXSPR_MIC1_SHIFT, 1, 0),
96662306a36Sopenharmony_ci	SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RIGHT_SPK_MIXER,
96762306a36Sopenharmony_ci		M98090_MIXSPR_MIC2_SHIFT, 1, 0),
96862306a36Sopenharmony_ci};
96962306a36Sopenharmony_ci
97062306a36Sopenharmony_ci/* Left headphone mixer switch */
97162306a36Sopenharmony_cistatic const struct snd_kcontrol_new max98090_left_hp_mixer_controls[] = {
97262306a36Sopenharmony_ci	SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_LEFT_HP_MIXER,
97362306a36Sopenharmony_ci		M98090_MIXHPL_DACL_SHIFT, 1, 0),
97462306a36Sopenharmony_ci	SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_LEFT_HP_MIXER,
97562306a36Sopenharmony_ci		M98090_MIXHPL_DACR_SHIFT, 1, 0),
97662306a36Sopenharmony_ci	SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LEFT_HP_MIXER,
97762306a36Sopenharmony_ci		M98090_MIXHPL_LINEA_SHIFT, 1, 0),
97862306a36Sopenharmony_ci	SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LEFT_HP_MIXER,
97962306a36Sopenharmony_ci		M98090_MIXHPL_LINEB_SHIFT, 1, 0),
98062306a36Sopenharmony_ci	SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LEFT_HP_MIXER,
98162306a36Sopenharmony_ci		M98090_MIXHPL_MIC1_SHIFT, 1, 0),
98262306a36Sopenharmony_ci	SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LEFT_HP_MIXER,
98362306a36Sopenharmony_ci		M98090_MIXHPL_MIC2_SHIFT, 1, 0),
98462306a36Sopenharmony_ci};
98562306a36Sopenharmony_ci
98662306a36Sopenharmony_ci/* Right headphone mixer switch */
98762306a36Sopenharmony_cistatic const struct snd_kcontrol_new max98090_right_hp_mixer_controls[] = {
98862306a36Sopenharmony_ci	SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_RIGHT_HP_MIXER,
98962306a36Sopenharmony_ci		M98090_MIXHPR_DACL_SHIFT, 1, 0),
99062306a36Sopenharmony_ci	SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_RIGHT_HP_MIXER,
99162306a36Sopenharmony_ci		M98090_MIXHPR_DACR_SHIFT, 1, 0),
99262306a36Sopenharmony_ci	SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RIGHT_HP_MIXER,
99362306a36Sopenharmony_ci		M98090_MIXHPR_LINEA_SHIFT, 1, 0),
99462306a36Sopenharmony_ci	SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RIGHT_HP_MIXER,
99562306a36Sopenharmony_ci		M98090_MIXHPR_LINEB_SHIFT, 1, 0),
99662306a36Sopenharmony_ci	SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RIGHT_HP_MIXER,
99762306a36Sopenharmony_ci		M98090_MIXHPR_MIC1_SHIFT, 1, 0),
99862306a36Sopenharmony_ci	SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RIGHT_HP_MIXER,
99962306a36Sopenharmony_ci		M98090_MIXHPR_MIC2_SHIFT, 1, 0),
100062306a36Sopenharmony_ci};
100162306a36Sopenharmony_ci
100262306a36Sopenharmony_ci/* Left receiver mixer switch */
100362306a36Sopenharmony_cistatic const struct snd_kcontrol_new max98090_left_rcv_mixer_controls[] = {
100462306a36Sopenharmony_ci	SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_RCV_LOUTL_MIXER,
100562306a36Sopenharmony_ci		M98090_MIXRCVL_DACL_SHIFT, 1, 0),
100662306a36Sopenharmony_ci	SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_RCV_LOUTL_MIXER,
100762306a36Sopenharmony_ci		M98090_MIXRCVL_DACR_SHIFT, 1, 0),
100862306a36Sopenharmony_ci	SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RCV_LOUTL_MIXER,
100962306a36Sopenharmony_ci		M98090_MIXRCVL_LINEA_SHIFT, 1, 0),
101062306a36Sopenharmony_ci	SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RCV_LOUTL_MIXER,
101162306a36Sopenharmony_ci		M98090_MIXRCVL_LINEB_SHIFT, 1, 0),
101262306a36Sopenharmony_ci	SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RCV_LOUTL_MIXER,
101362306a36Sopenharmony_ci		M98090_MIXRCVL_MIC1_SHIFT, 1, 0),
101462306a36Sopenharmony_ci	SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RCV_LOUTL_MIXER,
101562306a36Sopenharmony_ci		M98090_MIXRCVL_MIC2_SHIFT, 1, 0),
101662306a36Sopenharmony_ci};
101762306a36Sopenharmony_ci
101862306a36Sopenharmony_ci/* Right receiver mixer switch */
101962306a36Sopenharmony_cistatic const struct snd_kcontrol_new max98090_right_rcv_mixer_controls[] = {
102062306a36Sopenharmony_ci	SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_LOUTR_MIXER,
102162306a36Sopenharmony_ci		M98090_MIXRCVR_DACL_SHIFT, 1, 0),
102262306a36Sopenharmony_ci	SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_LOUTR_MIXER,
102362306a36Sopenharmony_ci		M98090_MIXRCVR_DACR_SHIFT, 1, 0),
102462306a36Sopenharmony_ci	SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LOUTR_MIXER,
102562306a36Sopenharmony_ci		M98090_MIXRCVR_LINEA_SHIFT, 1, 0),
102662306a36Sopenharmony_ci	SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LOUTR_MIXER,
102762306a36Sopenharmony_ci		M98090_MIXRCVR_LINEB_SHIFT, 1, 0),
102862306a36Sopenharmony_ci	SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LOUTR_MIXER,
102962306a36Sopenharmony_ci		M98090_MIXRCVR_MIC1_SHIFT, 1, 0),
103062306a36Sopenharmony_ci	SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LOUTR_MIXER,
103162306a36Sopenharmony_ci		M98090_MIXRCVR_MIC2_SHIFT, 1, 0),
103262306a36Sopenharmony_ci};
103362306a36Sopenharmony_ci
103462306a36Sopenharmony_cistatic const char *linmod_mux_text[] = { "Left Only", "Left and Right" };
103562306a36Sopenharmony_ci
103662306a36Sopenharmony_cistatic SOC_ENUM_SINGLE_DECL(linmod_mux_enum,
103762306a36Sopenharmony_ci			    M98090_REG_LOUTR_MIXER,
103862306a36Sopenharmony_ci			    M98090_LINMOD_SHIFT,
103962306a36Sopenharmony_ci			    linmod_mux_text);
104062306a36Sopenharmony_ci
104162306a36Sopenharmony_cistatic const struct snd_kcontrol_new max98090_linmod_mux =
104262306a36Sopenharmony_ci	SOC_DAPM_ENUM("LINMOD Mux", linmod_mux_enum);
104362306a36Sopenharmony_ci
104462306a36Sopenharmony_cistatic const char *mixhpsel_mux_text[] = { "DAC Only", "HP Mixer" };
104562306a36Sopenharmony_ci
104662306a36Sopenharmony_ci/*
104762306a36Sopenharmony_ci * This is a mux as it selects the HP output, but to DAPM it is a Mixer enable
104862306a36Sopenharmony_ci */
104962306a36Sopenharmony_cistatic SOC_ENUM_SINGLE_DECL(mixhplsel_mux_enum,
105062306a36Sopenharmony_ci			    M98090_REG_HP_CONTROL,
105162306a36Sopenharmony_ci			    M98090_MIXHPLSEL_SHIFT,
105262306a36Sopenharmony_ci			    mixhpsel_mux_text);
105362306a36Sopenharmony_ci
105462306a36Sopenharmony_cistatic const struct snd_kcontrol_new max98090_mixhplsel_mux =
105562306a36Sopenharmony_ci	SOC_DAPM_ENUM("MIXHPLSEL Mux", mixhplsel_mux_enum);
105662306a36Sopenharmony_ci
105762306a36Sopenharmony_cistatic SOC_ENUM_SINGLE_DECL(mixhprsel_mux_enum,
105862306a36Sopenharmony_ci			    M98090_REG_HP_CONTROL,
105962306a36Sopenharmony_ci			    M98090_MIXHPRSEL_SHIFT,
106062306a36Sopenharmony_ci			    mixhpsel_mux_text);
106162306a36Sopenharmony_ci
106262306a36Sopenharmony_cistatic const struct snd_kcontrol_new max98090_mixhprsel_mux =
106362306a36Sopenharmony_ci	SOC_DAPM_ENUM("MIXHPRSEL Mux", mixhprsel_mux_enum);
106462306a36Sopenharmony_ci
106562306a36Sopenharmony_cistatic const struct snd_soc_dapm_widget max98090_dapm_widgets[] = {
106662306a36Sopenharmony_ci	SND_SOC_DAPM_INPUT("MIC1"),
106762306a36Sopenharmony_ci	SND_SOC_DAPM_INPUT("MIC2"),
106862306a36Sopenharmony_ci	SND_SOC_DAPM_INPUT("DMICL"),
106962306a36Sopenharmony_ci	SND_SOC_DAPM_INPUT("DMICR"),
107062306a36Sopenharmony_ci	SND_SOC_DAPM_INPUT("IN1"),
107162306a36Sopenharmony_ci	SND_SOC_DAPM_INPUT("IN2"),
107262306a36Sopenharmony_ci	SND_SOC_DAPM_INPUT("IN3"),
107362306a36Sopenharmony_ci	SND_SOC_DAPM_INPUT("IN4"),
107462306a36Sopenharmony_ci	SND_SOC_DAPM_INPUT("IN5"),
107562306a36Sopenharmony_ci	SND_SOC_DAPM_INPUT("IN6"),
107662306a36Sopenharmony_ci	SND_SOC_DAPM_INPUT("IN12"),
107762306a36Sopenharmony_ci	SND_SOC_DAPM_INPUT("IN34"),
107862306a36Sopenharmony_ci	SND_SOC_DAPM_INPUT("IN56"),
107962306a36Sopenharmony_ci
108062306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("MICBIAS", M98090_REG_INPUT_ENABLE,
108162306a36Sopenharmony_ci		M98090_MBEN_SHIFT, 0, NULL, 0),
108262306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("SHDN", M98090_REG_DEVICE_SHUTDOWN,
108362306a36Sopenharmony_ci		M98090_SHDNN_SHIFT, 0, NULL, 0),
108462306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("SDIEN", M98090_REG_IO_CONFIGURATION,
108562306a36Sopenharmony_ci		M98090_SDIEN_SHIFT, 0, NULL, 0),
108662306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("SDOEN", M98090_REG_IO_CONFIGURATION,
108762306a36Sopenharmony_ci		M98090_SDOEN_SHIFT, 0, NULL, 0),
108862306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("DMICL_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
108962306a36Sopenharmony_ci		 M98090_DIGMICL_SHIFT, 0, max98090_shdn_event,
109062306a36Sopenharmony_ci			SND_SOC_DAPM_POST_PMU),
109162306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("DMICR_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
109262306a36Sopenharmony_ci		 M98090_DIGMICR_SHIFT, 0, max98090_shdn_event,
109362306a36Sopenharmony_ci			 SND_SOC_DAPM_POST_PMU),
109462306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("AHPF", M98090_REG_FILTER_CONFIG,
109562306a36Sopenharmony_ci		M98090_AHPF_SHIFT, 0, NULL, 0),
109662306a36Sopenharmony_ci
109762306a36Sopenharmony_ci/*
109862306a36Sopenharmony_ci * Note: Sysclk and misc power supplies are taken care of by SHDN
109962306a36Sopenharmony_ci */
110062306a36Sopenharmony_ci
110162306a36Sopenharmony_ci	SND_SOC_DAPM_MUX("MIC1 Mux", SND_SOC_NOPM,
110262306a36Sopenharmony_ci		0, 0, &max98090_mic1_mux),
110362306a36Sopenharmony_ci
110462306a36Sopenharmony_ci	SND_SOC_DAPM_MUX("MIC2 Mux", SND_SOC_NOPM,
110562306a36Sopenharmony_ci		0, 0, &max98090_mic2_mux),
110662306a36Sopenharmony_ci
110762306a36Sopenharmony_ci	SND_SOC_DAPM_MUX("DMIC Mux", SND_SOC_NOPM, 0, 0, &max98090_dmic_mux),
110862306a36Sopenharmony_ci
110962306a36Sopenharmony_ci	SND_SOC_DAPM_PGA_E("MIC1 Input", M98090_REG_MIC1_INPUT_LEVEL,
111062306a36Sopenharmony_ci		M98090_MIC_PA1EN_SHIFT, 0, NULL, 0, max98090_micinput_event,
111162306a36Sopenharmony_ci		SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
111262306a36Sopenharmony_ci
111362306a36Sopenharmony_ci	SND_SOC_DAPM_PGA_E("MIC2 Input", M98090_REG_MIC2_INPUT_LEVEL,
111462306a36Sopenharmony_ci		M98090_MIC_PA2EN_SHIFT, 0, NULL, 0, max98090_micinput_event,
111562306a36Sopenharmony_ci		SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
111662306a36Sopenharmony_ci
111762306a36Sopenharmony_ci	SND_SOC_DAPM_MIXER("LINEA Mixer", SND_SOC_NOPM, 0, 0,
111862306a36Sopenharmony_ci		&max98090_linea_mixer_controls[0],
111962306a36Sopenharmony_ci		ARRAY_SIZE(max98090_linea_mixer_controls)),
112062306a36Sopenharmony_ci
112162306a36Sopenharmony_ci	SND_SOC_DAPM_MIXER("LINEB Mixer", SND_SOC_NOPM, 0, 0,
112262306a36Sopenharmony_ci		&max98090_lineb_mixer_controls[0],
112362306a36Sopenharmony_ci		ARRAY_SIZE(max98090_lineb_mixer_controls)),
112462306a36Sopenharmony_ci
112562306a36Sopenharmony_ci	SND_SOC_DAPM_PGA("LINEA Input", M98090_REG_INPUT_ENABLE,
112662306a36Sopenharmony_ci		M98090_LINEAEN_SHIFT, 0, NULL, 0),
112762306a36Sopenharmony_ci	SND_SOC_DAPM_PGA("LINEB Input", M98090_REG_INPUT_ENABLE,
112862306a36Sopenharmony_ci		M98090_LINEBEN_SHIFT, 0, NULL, 0),
112962306a36Sopenharmony_ci
113062306a36Sopenharmony_ci	SND_SOC_DAPM_MIXER("Left ADC Mixer", SND_SOC_NOPM, 0, 0,
113162306a36Sopenharmony_ci		&max98090_left_adc_mixer_controls[0],
113262306a36Sopenharmony_ci		ARRAY_SIZE(max98090_left_adc_mixer_controls)),
113362306a36Sopenharmony_ci
113462306a36Sopenharmony_ci	SND_SOC_DAPM_MIXER("Right ADC Mixer", SND_SOC_NOPM, 0, 0,
113562306a36Sopenharmony_ci		&max98090_right_adc_mixer_controls[0],
113662306a36Sopenharmony_ci		ARRAY_SIZE(max98090_right_adc_mixer_controls)),
113762306a36Sopenharmony_ci
113862306a36Sopenharmony_ci	SND_SOC_DAPM_ADC_E("ADCL", NULL, M98090_REG_INPUT_ENABLE,
113962306a36Sopenharmony_ci		M98090_ADLEN_SHIFT, 0, max98090_shdn_event,
114062306a36Sopenharmony_ci		SND_SOC_DAPM_POST_PMU),
114162306a36Sopenharmony_ci	SND_SOC_DAPM_ADC_E("ADCR", NULL, M98090_REG_INPUT_ENABLE,
114262306a36Sopenharmony_ci		M98090_ADREN_SHIFT, 0, max98090_shdn_event,
114362306a36Sopenharmony_ci		SND_SOC_DAPM_POST_PMU),
114462306a36Sopenharmony_ci
114562306a36Sopenharmony_ci	SND_SOC_DAPM_AIF_OUT("AIFOUTL", "HiFi Capture", 0,
114662306a36Sopenharmony_ci		SND_SOC_NOPM, 0, 0),
114762306a36Sopenharmony_ci	SND_SOC_DAPM_AIF_OUT("AIFOUTR", "HiFi Capture", 1,
114862306a36Sopenharmony_ci		SND_SOC_NOPM, 0, 0),
114962306a36Sopenharmony_ci
115062306a36Sopenharmony_ci	SND_SOC_DAPM_MUX("LBENL Mux", SND_SOC_NOPM,
115162306a36Sopenharmony_ci		0, 0, &max98090_lbenl_mux),
115262306a36Sopenharmony_ci
115362306a36Sopenharmony_ci	SND_SOC_DAPM_MUX("LBENR Mux", SND_SOC_NOPM,
115462306a36Sopenharmony_ci		0, 0, &max98090_lbenr_mux),
115562306a36Sopenharmony_ci
115662306a36Sopenharmony_ci	SND_SOC_DAPM_MUX("LTENL Mux", SND_SOC_NOPM,
115762306a36Sopenharmony_ci		0, 0, &max98090_ltenl_mux),
115862306a36Sopenharmony_ci
115962306a36Sopenharmony_ci	SND_SOC_DAPM_MUX("LTENR Mux", SND_SOC_NOPM,
116062306a36Sopenharmony_ci		0, 0, &max98090_ltenr_mux),
116162306a36Sopenharmony_ci
116262306a36Sopenharmony_ci	SND_SOC_DAPM_MUX("STENL Mux", SND_SOC_NOPM,
116362306a36Sopenharmony_ci		0, 0, &max98090_stenl_mux),
116462306a36Sopenharmony_ci
116562306a36Sopenharmony_ci	SND_SOC_DAPM_MUX("STENR Mux", SND_SOC_NOPM,
116662306a36Sopenharmony_ci		0, 0, &max98090_stenr_mux),
116762306a36Sopenharmony_ci
116862306a36Sopenharmony_ci	SND_SOC_DAPM_AIF_IN("AIFINL", "HiFi Playback", 0, SND_SOC_NOPM, 0, 0),
116962306a36Sopenharmony_ci	SND_SOC_DAPM_AIF_IN("AIFINR", "HiFi Playback", 1, SND_SOC_NOPM, 0, 0),
117062306a36Sopenharmony_ci
117162306a36Sopenharmony_ci	SND_SOC_DAPM_DAC("DACL", NULL, M98090_REG_OUTPUT_ENABLE,
117262306a36Sopenharmony_ci		M98090_DALEN_SHIFT, 0),
117362306a36Sopenharmony_ci	SND_SOC_DAPM_DAC("DACR", NULL, M98090_REG_OUTPUT_ENABLE,
117462306a36Sopenharmony_ci		M98090_DAREN_SHIFT, 0),
117562306a36Sopenharmony_ci
117662306a36Sopenharmony_ci	SND_SOC_DAPM_MIXER("Left Headphone Mixer", SND_SOC_NOPM, 0, 0,
117762306a36Sopenharmony_ci		&max98090_left_hp_mixer_controls[0],
117862306a36Sopenharmony_ci		ARRAY_SIZE(max98090_left_hp_mixer_controls)),
117962306a36Sopenharmony_ci
118062306a36Sopenharmony_ci	SND_SOC_DAPM_MIXER("Right Headphone Mixer", SND_SOC_NOPM, 0, 0,
118162306a36Sopenharmony_ci		&max98090_right_hp_mixer_controls[0],
118262306a36Sopenharmony_ci		ARRAY_SIZE(max98090_right_hp_mixer_controls)),
118362306a36Sopenharmony_ci
118462306a36Sopenharmony_ci	SND_SOC_DAPM_MIXER("Left Speaker Mixer", SND_SOC_NOPM, 0, 0,
118562306a36Sopenharmony_ci		&max98090_left_speaker_mixer_controls[0],
118662306a36Sopenharmony_ci		ARRAY_SIZE(max98090_left_speaker_mixer_controls)),
118762306a36Sopenharmony_ci
118862306a36Sopenharmony_ci	SND_SOC_DAPM_MIXER("Right Speaker Mixer", SND_SOC_NOPM, 0, 0,
118962306a36Sopenharmony_ci		&max98090_right_speaker_mixer_controls[0],
119062306a36Sopenharmony_ci		ARRAY_SIZE(max98090_right_speaker_mixer_controls)),
119162306a36Sopenharmony_ci
119262306a36Sopenharmony_ci	SND_SOC_DAPM_MIXER("Left Receiver Mixer", SND_SOC_NOPM, 0, 0,
119362306a36Sopenharmony_ci		&max98090_left_rcv_mixer_controls[0],
119462306a36Sopenharmony_ci		ARRAY_SIZE(max98090_left_rcv_mixer_controls)),
119562306a36Sopenharmony_ci
119662306a36Sopenharmony_ci	SND_SOC_DAPM_MIXER("Right Receiver Mixer", SND_SOC_NOPM, 0, 0,
119762306a36Sopenharmony_ci		&max98090_right_rcv_mixer_controls[0],
119862306a36Sopenharmony_ci		ARRAY_SIZE(max98090_right_rcv_mixer_controls)),
119962306a36Sopenharmony_ci
120062306a36Sopenharmony_ci	SND_SOC_DAPM_MUX("LINMOD Mux", SND_SOC_NOPM, 0, 0,
120162306a36Sopenharmony_ci		&max98090_linmod_mux),
120262306a36Sopenharmony_ci
120362306a36Sopenharmony_ci	SND_SOC_DAPM_MUX("MIXHPLSEL Mux", SND_SOC_NOPM, 0, 0,
120462306a36Sopenharmony_ci		&max98090_mixhplsel_mux),
120562306a36Sopenharmony_ci
120662306a36Sopenharmony_ci	SND_SOC_DAPM_MUX("MIXHPRSEL Mux", SND_SOC_NOPM, 0, 0,
120762306a36Sopenharmony_ci		&max98090_mixhprsel_mux),
120862306a36Sopenharmony_ci
120962306a36Sopenharmony_ci	SND_SOC_DAPM_PGA("HP Left Out", M98090_REG_OUTPUT_ENABLE,
121062306a36Sopenharmony_ci		M98090_HPLEN_SHIFT, 0, NULL, 0),
121162306a36Sopenharmony_ci	SND_SOC_DAPM_PGA("HP Right Out", M98090_REG_OUTPUT_ENABLE,
121262306a36Sopenharmony_ci		M98090_HPREN_SHIFT, 0, NULL, 0),
121362306a36Sopenharmony_ci
121462306a36Sopenharmony_ci	SND_SOC_DAPM_PGA("SPK Left Out", M98090_REG_OUTPUT_ENABLE,
121562306a36Sopenharmony_ci		M98090_SPLEN_SHIFT, 0, NULL, 0),
121662306a36Sopenharmony_ci	SND_SOC_DAPM_PGA("SPK Right Out", M98090_REG_OUTPUT_ENABLE,
121762306a36Sopenharmony_ci		M98090_SPREN_SHIFT, 0, NULL, 0),
121862306a36Sopenharmony_ci
121962306a36Sopenharmony_ci	SND_SOC_DAPM_PGA("RCV Left Out", M98090_REG_OUTPUT_ENABLE,
122062306a36Sopenharmony_ci		M98090_RCVLEN_SHIFT, 0, NULL, 0),
122162306a36Sopenharmony_ci	SND_SOC_DAPM_PGA("RCV Right Out", M98090_REG_OUTPUT_ENABLE,
122262306a36Sopenharmony_ci		M98090_RCVREN_SHIFT, 0, NULL, 0),
122362306a36Sopenharmony_ci
122462306a36Sopenharmony_ci	SND_SOC_DAPM_OUTPUT("HPL"),
122562306a36Sopenharmony_ci	SND_SOC_DAPM_OUTPUT("HPR"),
122662306a36Sopenharmony_ci	SND_SOC_DAPM_OUTPUT("SPKL"),
122762306a36Sopenharmony_ci	SND_SOC_DAPM_OUTPUT("SPKR"),
122862306a36Sopenharmony_ci	SND_SOC_DAPM_OUTPUT("RCVL"),
122962306a36Sopenharmony_ci	SND_SOC_DAPM_OUTPUT("RCVR"),
123062306a36Sopenharmony_ci};
123162306a36Sopenharmony_ci
123262306a36Sopenharmony_cistatic const struct snd_soc_dapm_widget max98091_dapm_widgets[] = {
123362306a36Sopenharmony_ci	SND_SOC_DAPM_INPUT("DMIC3"),
123462306a36Sopenharmony_ci	SND_SOC_DAPM_INPUT("DMIC4"),
123562306a36Sopenharmony_ci
123662306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("DMIC3_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
123762306a36Sopenharmony_ci		 M98090_DIGMIC3_SHIFT, 0, NULL, 0),
123862306a36Sopenharmony_ci	SND_SOC_DAPM_SUPPLY("DMIC4_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
123962306a36Sopenharmony_ci		 M98090_DIGMIC4_SHIFT, 0, NULL, 0),
124062306a36Sopenharmony_ci};
124162306a36Sopenharmony_ci
124262306a36Sopenharmony_cistatic const struct snd_soc_dapm_route max98090_dapm_routes[] = {
124362306a36Sopenharmony_ci	{"MIC1 Input", NULL, "MIC1"},
124462306a36Sopenharmony_ci	{"MIC2 Input", NULL, "MIC2"},
124562306a36Sopenharmony_ci
124662306a36Sopenharmony_ci	{"DMICL", NULL, "DMICL_ENA"},
124762306a36Sopenharmony_ci	{"DMICL", NULL, "DMICR_ENA"},
124862306a36Sopenharmony_ci	{"DMICR", NULL, "DMICL_ENA"},
124962306a36Sopenharmony_ci	{"DMICR", NULL, "DMICR_ENA"},
125062306a36Sopenharmony_ci	{"DMICL", NULL, "AHPF"},
125162306a36Sopenharmony_ci	{"DMICR", NULL, "AHPF"},
125262306a36Sopenharmony_ci
125362306a36Sopenharmony_ci	/* MIC1 input mux */
125462306a36Sopenharmony_ci	{"MIC1 Mux", "IN12", "IN12"},
125562306a36Sopenharmony_ci	{"MIC1 Mux", "IN56", "IN56"},
125662306a36Sopenharmony_ci
125762306a36Sopenharmony_ci	/* MIC2 input mux */
125862306a36Sopenharmony_ci	{"MIC2 Mux", "IN34", "IN34"},
125962306a36Sopenharmony_ci	{"MIC2 Mux", "IN56", "IN56"},
126062306a36Sopenharmony_ci
126162306a36Sopenharmony_ci	{"MIC1 Input", NULL, "MIC1 Mux"},
126262306a36Sopenharmony_ci	{"MIC2 Input", NULL, "MIC2 Mux"},
126362306a36Sopenharmony_ci
126462306a36Sopenharmony_ci	/* Left ADC input mixer */
126562306a36Sopenharmony_ci	{"Left ADC Mixer", "IN12 Switch", "IN12"},
126662306a36Sopenharmony_ci	{"Left ADC Mixer", "IN34 Switch", "IN34"},
126762306a36Sopenharmony_ci	{"Left ADC Mixer", "IN56 Switch", "IN56"},
126862306a36Sopenharmony_ci	{"Left ADC Mixer", "LINEA Switch", "LINEA Input"},
126962306a36Sopenharmony_ci	{"Left ADC Mixer", "LINEB Switch", "LINEB Input"},
127062306a36Sopenharmony_ci	{"Left ADC Mixer", "MIC1 Switch", "MIC1 Input"},
127162306a36Sopenharmony_ci	{"Left ADC Mixer", "MIC2 Switch", "MIC2 Input"},
127262306a36Sopenharmony_ci
127362306a36Sopenharmony_ci	/* Right ADC input mixer */
127462306a36Sopenharmony_ci	{"Right ADC Mixer", "IN12 Switch", "IN12"},
127562306a36Sopenharmony_ci	{"Right ADC Mixer", "IN34 Switch", "IN34"},
127662306a36Sopenharmony_ci	{"Right ADC Mixer", "IN56 Switch", "IN56"},
127762306a36Sopenharmony_ci	{"Right ADC Mixer", "LINEA Switch", "LINEA Input"},
127862306a36Sopenharmony_ci	{"Right ADC Mixer", "LINEB Switch", "LINEB Input"},
127962306a36Sopenharmony_ci	{"Right ADC Mixer", "MIC1 Switch", "MIC1 Input"},
128062306a36Sopenharmony_ci	{"Right ADC Mixer", "MIC2 Switch", "MIC2 Input"},
128162306a36Sopenharmony_ci
128262306a36Sopenharmony_ci	/* Line A input mixer */
128362306a36Sopenharmony_ci	{"LINEA Mixer", "IN1 Switch", "IN1"},
128462306a36Sopenharmony_ci	{"LINEA Mixer", "IN3 Switch", "IN3"},
128562306a36Sopenharmony_ci	{"LINEA Mixer", "IN5 Switch", "IN5"},
128662306a36Sopenharmony_ci	{"LINEA Mixer", "IN34 Switch", "IN34"},
128762306a36Sopenharmony_ci
128862306a36Sopenharmony_ci	/* Line B input mixer */
128962306a36Sopenharmony_ci	{"LINEB Mixer", "IN2 Switch", "IN2"},
129062306a36Sopenharmony_ci	{"LINEB Mixer", "IN4 Switch", "IN4"},
129162306a36Sopenharmony_ci	{"LINEB Mixer", "IN6 Switch", "IN6"},
129262306a36Sopenharmony_ci	{"LINEB Mixer", "IN56 Switch", "IN56"},
129362306a36Sopenharmony_ci
129462306a36Sopenharmony_ci	{"LINEA Input", NULL, "LINEA Mixer"},
129562306a36Sopenharmony_ci	{"LINEB Input", NULL, "LINEB Mixer"},
129662306a36Sopenharmony_ci
129762306a36Sopenharmony_ci	/* Inputs */
129862306a36Sopenharmony_ci	{"ADCL", NULL, "Left ADC Mixer"},
129962306a36Sopenharmony_ci	{"ADCR", NULL, "Right ADC Mixer"},
130062306a36Sopenharmony_ci	{"ADCL", NULL, "SHDN"},
130162306a36Sopenharmony_ci	{"ADCR", NULL, "SHDN"},
130262306a36Sopenharmony_ci
130362306a36Sopenharmony_ci	{"DMIC Mux", "ADC", "ADCL"},
130462306a36Sopenharmony_ci	{"DMIC Mux", "ADC", "ADCR"},
130562306a36Sopenharmony_ci	{"DMIC Mux", "DMIC", "DMICL"},
130662306a36Sopenharmony_ci	{"DMIC Mux", "DMIC", "DMICR"},
130762306a36Sopenharmony_ci
130862306a36Sopenharmony_ci	{"LBENL Mux", "Normal", "DMIC Mux"},
130962306a36Sopenharmony_ci	{"LBENL Mux", "Loopback", "LTENL Mux"},
131062306a36Sopenharmony_ci	{"LBENR Mux", "Normal", "DMIC Mux"},
131162306a36Sopenharmony_ci	{"LBENR Mux", "Loopback", "LTENR Mux"},
131262306a36Sopenharmony_ci
131362306a36Sopenharmony_ci	{"AIFOUTL", NULL, "LBENL Mux"},
131462306a36Sopenharmony_ci	{"AIFOUTR", NULL, "LBENR Mux"},
131562306a36Sopenharmony_ci	{"AIFOUTL", NULL, "SHDN"},
131662306a36Sopenharmony_ci	{"AIFOUTR", NULL, "SHDN"},
131762306a36Sopenharmony_ci	{"AIFOUTL", NULL, "SDOEN"},
131862306a36Sopenharmony_ci	{"AIFOUTR", NULL, "SDOEN"},
131962306a36Sopenharmony_ci
132062306a36Sopenharmony_ci	{"LTENL Mux", "Normal", "AIFINL"},
132162306a36Sopenharmony_ci	{"LTENL Mux", "Loopthrough", "LBENL Mux"},
132262306a36Sopenharmony_ci	{"LTENR Mux", "Normal", "AIFINR"},
132362306a36Sopenharmony_ci	{"LTENR Mux", "Loopthrough", "LBENR Mux"},
132462306a36Sopenharmony_ci
132562306a36Sopenharmony_ci	{"DACL", NULL, "LTENL Mux"},
132662306a36Sopenharmony_ci	{"DACR", NULL, "LTENR Mux"},
132762306a36Sopenharmony_ci
132862306a36Sopenharmony_ci	{"STENL Mux", "Sidetone Left", "ADCL"},
132962306a36Sopenharmony_ci	{"STENL Mux", "Sidetone Left", "DMICL"},
133062306a36Sopenharmony_ci	{"STENR Mux", "Sidetone Right", "ADCR"},
133162306a36Sopenharmony_ci	{"STENR Mux", "Sidetone Right", "DMICR"},
133262306a36Sopenharmony_ci	{"DACL", NULL, "STENL Mux"},
133362306a36Sopenharmony_ci	{"DACR", NULL, "STENR Mux"},
133462306a36Sopenharmony_ci
133562306a36Sopenharmony_ci	{"AIFINL", NULL, "SHDN"},
133662306a36Sopenharmony_ci	{"AIFINR", NULL, "SHDN"},
133762306a36Sopenharmony_ci	{"AIFINL", NULL, "SDIEN"},
133862306a36Sopenharmony_ci	{"AIFINR", NULL, "SDIEN"},
133962306a36Sopenharmony_ci	{"DACL", NULL, "SHDN"},
134062306a36Sopenharmony_ci	{"DACR", NULL, "SHDN"},
134162306a36Sopenharmony_ci
134262306a36Sopenharmony_ci	/* Left headphone output mixer */
134362306a36Sopenharmony_ci	{"Left Headphone Mixer", "Left DAC Switch", "DACL"},
134462306a36Sopenharmony_ci	{"Left Headphone Mixer", "Right DAC Switch", "DACR"},
134562306a36Sopenharmony_ci	{"Left Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
134662306a36Sopenharmony_ci	{"Left Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
134762306a36Sopenharmony_ci	{"Left Headphone Mixer", "LINEA Switch", "LINEA Input"},
134862306a36Sopenharmony_ci	{"Left Headphone Mixer", "LINEB Switch", "LINEB Input"},
134962306a36Sopenharmony_ci
135062306a36Sopenharmony_ci	/* Right headphone output mixer */
135162306a36Sopenharmony_ci	{"Right Headphone Mixer", "Left DAC Switch", "DACL"},
135262306a36Sopenharmony_ci	{"Right Headphone Mixer", "Right DAC Switch", "DACR"},
135362306a36Sopenharmony_ci	{"Right Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
135462306a36Sopenharmony_ci	{"Right Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
135562306a36Sopenharmony_ci	{"Right Headphone Mixer", "LINEA Switch", "LINEA Input"},
135662306a36Sopenharmony_ci	{"Right Headphone Mixer", "LINEB Switch", "LINEB Input"},
135762306a36Sopenharmony_ci
135862306a36Sopenharmony_ci	/* Left speaker output mixer */
135962306a36Sopenharmony_ci	{"Left Speaker Mixer", "Left DAC Switch", "DACL"},
136062306a36Sopenharmony_ci	{"Left Speaker Mixer", "Right DAC Switch", "DACR"},
136162306a36Sopenharmony_ci	{"Left Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
136262306a36Sopenharmony_ci	{"Left Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
136362306a36Sopenharmony_ci	{"Left Speaker Mixer", "LINEA Switch", "LINEA Input"},
136462306a36Sopenharmony_ci	{"Left Speaker Mixer", "LINEB Switch", "LINEB Input"},
136562306a36Sopenharmony_ci
136662306a36Sopenharmony_ci	/* Right speaker output mixer */
136762306a36Sopenharmony_ci	{"Right Speaker Mixer", "Left DAC Switch", "DACL"},
136862306a36Sopenharmony_ci	{"Right Speaker Mixer", "Right DAC Switch", "DACR"},
136962306a36Sopenharmony_ci	{"Right Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
137062306a36Sopenharmony_ci	{"Right Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
137162306a36Sopenharmony_ci	{"Right Speaker Mixer", "LINEA Switch", "LINEA Input"},
137262306a36Sopenharmony_ci	{"Right Speaker Mixer", "LINEB Switch", "LINEB Input"},
137362306a36Sopenharmony_ci
137462306a36Sopenharmony_ci	/* Left Receiver output mixer */
137562306a36Sopenharmony_ci	{"Left Receiver Mixer", "Left DAC Switch", "DACL"},
137662306a36Sopenharmony_ci	{"Left Receiver Mixer", "Right DAC Switch", "DACR"},
137762306a36Sopenharmony_ci	{"Left Receiver Mixer", "MIC1 Switch", "MIC1 Input"},
137862306a36Sopenharmony_ci	{"Left Receiver Mixer", "MIC2 Switch", "MIC2 Input"},
137962306a36Sopenharmony_ci	{"Left Receiver Mixer", "LINEA Switch", "LINEA Input"},
138062306a36Sopenharmony_ci	{"Left Receiver Mixer", "LINEB Switch", "LINEB Input"},
138162306a36Sopenharmony_ci
138262306a36Sopenharmony_ci	/* Right Receiver output mixer */
138362306a36Sopenharmony_ci	{"Right Receiver Mixer", "Left DAC Switch", "DACL"},
138462306a36Sopenharmony_ci	{"Right Receiver Mixer", "Right DAC Switch", "DACR"},
138562306a36Sopenharmony_ci	{"Right Receiver Mixer", "MIC1 Switch", "MIC1 Input"},
138662306a36Sopenharmony_ci	{"Right Receiver Mixer", "MIC2 Switch", "MIC2 Input"},
138762306a36Sopenharmony_ci	{"Right Receiver Mixer", "LINEA Switch", "LINEA Input"},
138862306a36Sopenharmony_ci	{"Right Receiver Mixer", "LINEB Switch", "LINEB Input"},
138962306a36Sopenharmony_ci
139062306a36Sopenharmony_ci	{"MIXHPLSEL Mux", "HP Mixer", "Left Headphone Mixer"},
139162306a36Sopenharmony_ci
139262306a36Sopenharmony_ci	/*
139362306a36Sopenharmony_ci	 * Disable this for lowest power if bypassing
139462306a36Sopenharmony_ci	 * the DAC with an analog signal
139562306a36Sopenharmony_ci	 */
139662306a36Sopenharmony_ci	{"HP Left Out", NULL, "DACL"},
139762306a36Sopenharmony_ci	{"HP Left Out", NULL, "MIXHPLSEL Mux"},
139862306a36Sopenharmony_ci
139962306a36Sopenharmony_ci	{"MIXHPRSEL Mux", "HP Mixer", "Right Headphone Mixer"},
140062306a36Sopenharmony_ci
140162306a36Sopenharmony_ci	/*
140262306a36Sopenharmony_ci	 * Disable this for lowest power if bypassing
140362306a36Sopenharmony_ci	 * the DAC with an analog signal
140462306a36Sopenharmony_ci	 */
140562306a36Sopenharmony_ci	{"HP Right Out", NULL, "DACR"},
140662306a36Sopenharmony_ci	{"HP Right Out", NULL, "MIXHPRSEL Mux"},
140762306a36Sopenharmony_ci
140862306a36Sopenharmony_ci	{"SPK Left Out", NULL, "Left Speaker Mixer"},
140962306a36Sopenharmony_ci	{"SPK Right Out", NULL, "Right Speaker Mixer"},
141062306a36Sopenharmony_ci	{"RCV Left Out", NULL, "Left Receiver Mixer"},
141162306a36Sopenharmony_ci
141262306a36Sopenharmony_ci	{"LINMOD Mux", "Left and Right", "Right Receiver Mixer"},
141362306a36Sopenharmony_ci	{"LINMOD Mux", "Left Only",  "Left Receiver Mixer"},
141462306a36Sopenharmony_ci	{"RCV Right Out", NULL, "LINMOD Mux"},
141562306a36Sopenharmony_ci
141662306a36Sopenharmony_ci	{"HPL", NULL, "HP Left Out"},
141762306a36Sopenharmony_ci	{"HPR", NULL, "HP Right Out"},
141862306a36Sopenharmony_ci	{"SPKL", NULL, "SPK Left Out"},
141962306a36Sopenharmony_ci	{"SPKR", NULL, "SPK Right Out"},
142062306a36Sopenharmony_ci	{"RCVL", NULL, "RCV Left Out"},
142162306a36Sopenharmony_ci	{"RCVR", NULL, "RCV Right Out"},
142262306a36Sopenharmony_ci};
142362306a36Sopenharmony_ci
142462306a36Sopenharmony_cistatic const struct snd_soc_dapm_route max98091_dapm_routes[] = {
142562306a36Sopenharmony_ci	/* DMIC inputs */
142662306a36Sopenharmony_ci	{"DMIC3", NULL, "DMIC3_ENA"},
142762306a36Sopenharmony_ci	{"DMIC4", NULL, "DMIC4_ENA"},
142862306a36Sopenharmony_ci	{"DMIC3", NULL, "AHPF"},
142962306a36Sopenharmony_ci	{"DMIC4", NULL, "AHPF"},
143062306a36Sopenharmony_ci};
143162306a36Sopenharmony_ci
143262306a36Sopenharmony_cistatic int max98090_add_widgets(struct snd_soc_component *component)
143362306a36Sopenharmony_ci{
143462306a36Sopenharmony_ci	struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
143562306a36Sopenharmony_ci	struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
143662306a36Sopenharmony_ci
143762306a36Sopenharmony_ci	snd_soc_add_component_controls(component, max98090_snd_controls,
143862306a36Sopenharmony_ci		ARRAY_SIZE(max98090_snd_controls));
143962306a36Sopenharmony_ci
144062306a36Sopenharmony_ci	if (max98090->devtype == MAX98091) {
144162306a36Sopenharmony_ci		snd_soc_add_component_controls(component, max98091_snd_controls,
144262306a36Sopenharmony_ci			ARRAY_SIZE(max98091_snd_controls));
144362306a36Sopenharmony_ci	}
144462306a36Sopenharmony_ci
144562306a36Sopenharmony_ci	snd_soc_dapm_new_controls(dapm, max98090_dapm_widgets,
144662306a36Sopenharmony_ci		ARRAY_SIZE(max98090_dapm_widgets));
144762306a36Sopenharmony_ci
144862306a36Sopenharmony_ci	snd_soc_dapm_add_routes(dapm, max98090_dapm_routes,
144962306a36Sopenharmony_ci		ARRAY_SIZE(max98090_dapm_routes));
145062306a36Sopenharmony_ci
145162306a36Sopenharmony_ci	if (max98090->devtype == MAX98091) {
145262306a36Sopenharmony_ci		snd_soc_dapm_new_controls(dapm, max98091_dapm_widgets,
145362306a36Sopenharmony_ci			ARRAY_SIZE(max98091_dapm_widgets));
145462306a36Sopenharmony_ci
145562306a36Sopenharmony_ci		snd_soc_dapm_add_routes(dapm, max98091_dapm_routes,
145662306a36Sopenharmony_ci			ARRAY_SIZE(max98091_dapm_routes));
145762306a36Sopenharmony_ci	}
145862306a36Sopenharmony_ci
145962306a36Sopenharmony_ci	return 0;
146062306a36Sopenharmony_ci}
146162306a36Sopenharmony_ci
146262306a36Sopenharmony_cistatic const int pclk_rates[] = {
146362306a36Sopenharmony_ci	12000000, 12000000, 13000000, 13000000,
146462306a36Sopenharmony_ci	16000000, 16000000, 19200000, 19200000
146562306a36Sopenharmony_ci};
146662306a36Sopenharmony_ci
146762306a36Sopenharmony_cistatic const int lrclk_rates[] = {
146862306a36Sopenharmony_ci	8000, 16000, 8000, 16000,
146962306a36Sopenharmony_ci	8000, 16000, 8000, 16000
147062306a36Sopenharmony_ci};
147162306a36Sopenharmony_ci
147262306a36Sopenharmony_cistatic const int user_pclk_rates[] = {
147362306a36Sopenharmony_ci	13000000, 13000000, 19200000, 19200000,
147462306a36Sopenharmony_ci};
147562306a36Sopenharmony_ci
147662306a36Sopenharmony_cistatic const int user_lrclk_rates[] = {
147762306a36Sopenharmony_ci	44100, 48000, 44100, 48000,
147862306a36Sopenharmony_ci};
147962306a36Sopenharmony_ci
148062306a36Sopenharmony_cistatic const unsigned long long ni_value[] = {
148162306a36Sopenharmony_ci	3528, 768, 441, 8
148262306a36Sopenharmony_ci};
148362306a36Sopenharmony_ci
148462306a36Sopenharmony_cistatic const unsigned long long mi_value[] = {
148562306a36Sopenharmony_ci	8125, 1625, 1500, 25
148662306a36Sopenharmony_ci};
148762306a36Sopenharmony_ci
148862306a36Sopenharmony_cistatic void max98090_configure_bclk(struct snd_soc_component *component)
148962306a36Sopenharmony_ci{
149062306a36Sopenharmony_ci	struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
149162306a36Sopenharmony_ci	unsigned long long ni;
149262306a36Sopenharmony_ci	int i;
149362306a36Sopenharmony_ci
149462306a36Sopenharmony_ci	if (!max98090->sysclk) {
149562306a36Sopenharmony_ci		dev_err(component->dev, "No SYSCLK configured\n");
149662306a36Sopenharmony_ci		return;
149762306a36Sopenharmony_ci	}
149862306a36Sopenharmony_ci
149962306a36Sopenharmony_ci	if (!max98090->bclk || !max98090->lrclk) {
150062306a36Sopenharmony_ci		dev_err(component->dev, "No audio clocks configured\n");
150162306a36Sopenharmony_ci		return;
150262306a36Sopenharmony_ci	}
150362306a36Sopenharmony_ci
150462306a36Sopenharmony_ci	/* Skip configuration when operating as slave */
150562306a36Sopenharmony_ci	if (!(snd_soc_component_read(component, M98090_REG_MASTER_MODE) &
150662306a36Sopenharmony_ci		M98090_MAS_MASK)) {
150762306a36Sopenharmony_ci		return;
150862306a36Sopenharmony_ci	}
150962306a36Sopenharmony_ci
151062306a36Sopenharmony_ci	/* Check for supported PCLK to LRCLK ratios */
151162306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(pclk_rates); i++) {
151262306a36Sopenharmony_ci		if ((pclk_rates[i] == max98090->sysclk) &&
151362306a36Sopenharmony_ci			(lrclk_rates[i] == max98090->lrclk)) {
151462306a36Sopenharmony_ci			dev_dbg(component->dev,
151562306a36Sopenharmony_ci				"Found supported PCLK to LRCLK rates 0x%x\n",
151662306a36Sopenharmony_ci				i + 0x8);
151762306a36Sopenharmony_ci
151862306a36Sopenharmony_ci			snd_soc_component_update_bits(component, M98090_REG_CLOCK_MODE,
151962306a36Sopenharmony_ci				M98090_FREQ_MASK,
152062306a36Sopenharmony_ci				(i + 0x8) << M98090_FREQ_SHIFT);
152162306a36Sopenharmony_ci			snd_soc_component_update_bits(component, M98090_REG_CLOCK_MODE,
152262306a36Sopenharmony_ci				M98090_USE_M1_MASK, 0);
152362306a36Sopenharmony_ci			return;
152462306a36Sopenharmony_ci		}
152562306a36Sopenharmony_ci	}
152662306a36Sopenharmony_ci
152762306a36Sopenharmony_ci	/* Check for user calculated MI and NI ratios */
152862306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(user_pclk_rates); i++) {
152962306a36Sopenharmony_ci		if ((user_pclk_rates[i] == max98090->sysclk) &&
153062306a36Sopenharmony_ci			(user_lrclk_rates[i] == max98090->lrclk)) {
153162306a36Sopenharmony_ci			dev_dbg(component->dev,
153262306a36Sopenharmony_ci				"Found user supported PCLK to LRCLK rates\n");
153362306a36Sopenharmony_ci			dev_dbg(component->dev, "i %d ni %lld mi %lld\n",
153462306a36Sopenharmony_ci				i, ni_value[i], mi_value[i]);
153562306a36Sopenharmony_ci
153662306a36Sopenharmony_ci			snd_soc_component_update_bits(component, M98090_REG_CLOCK_MODE,
153762306a36Sopenharmony_ci				M98090_FREQ_MASK, 0);
153862306a36Sopenharmony_ci			snd_soc_component_update_bits(component, M98090_REG_CLOCK_MODE,
153962306a36Sopenharmony_ci				M98090_USE_M1_MASK,
154062306a36Sopenharmony_ci					1 << M98090_USE_M1_SHIFT);
154162306a36Sopenharmony_ci
154262306a36Sopenharmony_ci			snd_soc_component_write(component, M98090_REG_CLOCK_RATIO_NI_MSB,
154362306a36Sopenharmony_ci				(ni_value[i] >> 8) & 0x7F);
154462306a36Sopenharmony_ci			snd_soc_component_write(component, M98090_REG_CLOCK_RATIO_NI_LSB,
154562306a36Sopenharmony_ci				ni_value[i] & 0xFF);
154662306a36Sopenharmony_ci			snd_soc_component_write(component, M98090_REG_CLOCK_RATIO_MI_MSB,
154762306a36Sopenharmony_ci				(mi_value[i] >> 8) & 0x7F);
154862306a36Sopenharmony_ci			snd_soc_component_write(component, M98090_REG_CLOCK_RATIO_MI_LSB,
154962306a36Sopenharmony_ci				mi_value[i] & 0xFF);
155062306a36Sopenharmony_ci
155162306a36Sopenharmony_ci			return;
155262306a36Sopenharmony_ci		}
155362306a36Sopenharmony_ci	}
155462306a36Sopenharmony_ci
155562306a36Sopenharmony_ci	/*
155662306a36Sopenharmony_ci	 * Calculate based on MI = 65536 (not as good as either method above)
155762306a36Sopenharmony_ci	 */
155862306a36Sopenharmony_ci	snd_soc_component_update_bits(component, M98090_REG_CLOCK_MODE,
155962306a36Sopenharmony_ci		M98090_FREQ_MASK, 0);
156062306a36Sopenharmony_ci	snd_soc_component_update_bits(component, M98090_REG_CLOCK_MODE,
156162306a36Sopenharmony_ci		M98090_USE_M1_MASK, 0);
156262306a36Sopenharmony_ci
156362306a36Sopenharmony_ci	/*
156462306a36Sopenharmony_ci	 * Configure NI when operating as master
156562306a36Sopenharmony_ci	 * Note: There is a small, but significant audio quality improvement
156662306a36Sopenharmony_ci	 * by calculating ni and mi.
156762306a36Sopenharmony_ci	 */
156862306a36Sopenharmony_ci	ni = 65536ULL * (max98090->lrclk < 50000 ? 96ULL : 48ULL)
156962306a36Sopenharmony_ci			* (unsigned long long int)max98090->lrclk;
157062306a36Sopenharmony_ci	do_div(ni, (unsigned long long int)max98090->sysclk);
157162306a36Sopenharmony_ci	dev_info(component->dev, "No better method found\n");
157262306a36Sopenharmony_ci	dev_info(component->dev, "Calculating ni %lld with mi 65536\n", ni);
157362306a36Sopenharmony_ci	snd_soc_component_write(component, M98090_REG_CLOCK_RATIO_NI_MSB,
157462306a36Sopenharmony_ci		(ni >> 8) & 0x7F);
157562306a36Sopenharmony_ci	snd_soc_component_write(component, M98090_REG_CLOCK_RATIO_NI_LSB, ni & 0xFF);
157662306a36Sopenharmony_ci}
157762306a36Sopenharmony_ci
157862306a36Sopenharmony_cistatic int max98090_dai_set_fmt(struct snd_soc_dai *codec_dai,
157962306a36Sopenharmony_ci				 unsigned int fmt)
158062306a36Sopenharmony_ci{
158162306a36Sopenharmony_ci	struct snd_soc_component *component = codec_dai->component;
158262306a36Sopenharmony_ci	struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
158362306a36Sopenharmony_ci	struct max98090_cdata *cdata;
158462306a36Sopenharmony_ci	u8 regval, tdm_regval;
158562306a36Sopenharmony_ci
158662306a36Sopenharmony_ci	max98090->dai_fmt = fmt;
158762306a36Sopenharmony_ci	cdata = &max98090->dai[0];
158862306a36Sopenharmony_ci
158962306a36Sopenharmony_ci	if (fmt != cdata->fmt) {
159062306a36Sopenharmony_ci		cdata->fmt = fmt;
159162306a36Sopenharmony_ci
159262306a36Sopenharmony_ci		regval = 0;
159362306a36Sopenharmony_ci		tdm_regval = 0;
159462306a36Sopenharmony_ci		switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
159562306a36Sopenharmony_ci		case SND_SOC_DAIFMT_CBC_CFC:
159662306a36Sopenharmony_ci			/* Set to consumer mode PLL - MAS mode off */
159762306a36Sopenharmony_ci			snd_soc_component_write(component,
159862306a36Sopenharmony_ci				M98090_REG_CLOCK_RATIO_NI_MSB, 0x00);
159962306a36Sopenharmony_ci			snd_soc_component_write(component,
160062306a36Sopenharmony_ci				M98090_REG_CLOCK_RATIO_NI_LSB, 0x00);
160162306a36Sopenharmony_ci			snd_soc_component_update_bits(component, M98090_REG_CLOCK_MODE,
160262306a36Sopenharmony_ci				M98090_USE_M1_MASK, 0);
160362306a36Sopenharmony_ci			max98090->master = false;
160462306a36Sopenharmony_ci			break;
160562306a36Sopenharmony_ci		case SND_SOC_DAIFMT_CBP_CFP:
160662306a36Sopenharmony_ci			/* Set to provider mode */
160762306a36Sopenharmony_ci			if (max98090->tdm_slots == 4) {
160862306a36Sopenharmony_ci				/* TDM */
160962306a36Sopenharmony_ci				regval |= M98090_MAS_MASK |
161062306a36Sopenharmony_ci					M98090_BSEL_64;
161162306a36Sopenharmony_ci			} else if (max98090->tdm_slots == 3) {
161262306a36Sopenharmony_ci				/* TDM */
161362306a36Sopenharmony_ci				regval |= M98090_MAS_MASK |
161462306a36Sopenharmony_ci					M98090_BSEL_48;
161562306a36Sopenharmony_ci			} else {
161662306a36Sopenharmony_ci				/* Few TDM slots, or No TDM */
161762306a36Sopenharmony_ci				regval |= M98090_MAS_MASK |
161862306a36Sopenharmony_ci					M98090_BSEL_32;
161962306a36Sopenharmony_ci			}
162062306a36Sopenharmony_ci			max98090->master = true;
162162306a36Sopenharmony_ci			break;
162262306a36Sopenharmony_ci		default:
162362306a36Sopenharmony_ci			dev_err(component->dev, "DAI clock mode unsupported");
162462306a36Sopenharmony_ci			return -EINVAL;
162562306a36Sopenharmony_ci		}
162662306a36Sopenharmony_ci		snd_soc_component_write(component, M98090_REG_MASTER_MODE, regval);
162762306a36Sopenharmony_ci
162862306a36Sopenharmony_ci		regval = 0;
162962306a36Sopenharmony_ci		switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
163062306a36Sopenharmony_ci		case SND_SOC_DAIFMT_I2S:
163162306a36Sopenharmony_ci			regval |= M98090_DLY_MASK;
163262306a36Sopenharmony_ci			break;
163362306a36Sopenharmony_ci		case SND_SOC_DAIFMT_LEFT_J:
163462306a36Sopenharmony_ci			break;
163562306a36Sopenharmony_ci		case SND_SOC_DAIFMT_RIGHT_J:
163662306a36Sopenharmony_ci			regval |= M98090_RJ_MASK;
163762306a36Sopenharmony_ci			break;
163862306a36Sopenharmony_ci		case SND_SOC_DAIFMT_DSP_A:
163962306a36Sopenharmony_ci			tdm_regval |= M98090_TDM_MASK;
164062306a36Sopenharmony_ci			break;
164162306a36Sopenharmony_ci		default:
164262306a36Sopenharmony_ci			dev_err(component->dev, "DAI format unsupported");
164362306a36Sopenharmony_ci			return -EINVAL;
164462306a36Sopenharmony_ci		}
164562306a36Sopenharmony_ci
164662306a36Sopenharmony_ci		switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
164762306a36Sopenharmony_ci		case SND_SOC_DAIFMT_NB_NF:
164862306a36Sopenharmony_ci			break;
164962306a36Sopenharmony_ci		case SND_SOC_DAIFMT_NB_IF:
165062306a36Sopenharmony_ci			regval |= M98090_WCI_MASK;
165162306a36Sopenharmony_ci			break;
165262306a36Sopenharmony_ci		case SND_SOC_DAIFMT_IB_NF:
165362306a36Sopenharmony_ci			regval |= M98090_BCI_MASK;
165462306a36Sopenharmony_ci			break;
165562306a36Sopenharmony_ci		case SND_SOC_DAIFMT_IB_IF:
165662306a36Sopenharmony_ci			regval |= M98090_BCI_MASK|M98090_WCI_MASK;
165762306a36Sopenharmony_ci			break;
165862306a36Sopenharmony_ci		default:
165962306a36Sopenharmony_ci			dev_err(component->dev, "DAI invert mode unsupported");
166062306a36Sopenharmony_ci			return -EINVAL;
166162306a36Sopenharmony_ci		}
166262306a36Sopenharmony_ci
166362306a36Sopenharmony_ci		/*
166462306a36Sopenharmony_ci		 * This accommodates an inverted logic in the MAX98090 chip
166562306a36Sopenharmony_ci		 * for Bit Clock Invert (BCI). The inverted logic is only
166662306a36Sopenharmony_ci		 * seen for the case of TDM mode. The remaining cases have
166762306a36Sopenharmony_ci		 * normal logic.
166862306a36Sopenharmony_ci		 */
166962306a36Sopenharmony_ci		if (tdm_regval)
167062306a36Sopenharmony_ci			regval ^= M98090_BCI_MASK;
167162306a36Sopenharmony_ci
167262306a36Sopenharmony_ci		snd_soc_component_write(component,
167362306a36Sopenharmony_ci			M98090_REG_INTERFACE_FORMAT, regval);
167462306a36Sopenharmony_ci
167562306a36Sopenharmony_ci		regval = 0;
167662306a36Sopenharmony_ci		if (tdm_regval)
167762306a36Sopenharmony_ci			regval = max98090->tdm_lslot << M98090_TDM_SLOTL_SHIFT |
167862306a36Sopenharmony_ci				 max98090->tdm_rslot << M98090_TDM_SLOTR_SHIFT |
167962306a36Sopenharmony_ci				 0 << M98090_TDM_SLOTDLY_SHIFT;
168062306a36Sopenharmony_ci
168162306a36Sopenharmony_ci		snd_soc_component_write(component, M98090_REG_TDM_FORMAT, regval);
168262306a36Sopenharmony_ci		snd_soc_component_write(component, M98090_REG_TDM_CONTROL, tdm_regval);
168362306a36Sopenharmony_ci	}
168462306a36Sopenharmony_ci
168562306a36Sopenharmony_ci	return 0;
168662306a36Sopenharmony_ci}
168762306a36Sopenharmony_ci
168862306a36Sopenharmony_cistatic int max98090_set_tdm_slot(struct snd_soc_dai *codec_dai,
168962306a36Sopenharmony_ci	unsigned int tx_mask, unsigned int rx_mask, int slots, int slot_width)
169062306a36Sopenharmony_ci{
169162306a36Sopenharmony_ci	struct snd_soc_component *component = codec_dai->component;
169262306a36Sopenharmony_ci	struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
169362306a36Sopenharmony_ci
169462306a36Sopenharmony_ci	if (slots < 0 || slots > 4)
169562306a36Sopenharmony_ci		return -EINVAL;
169662306a36Sopenharmony_ci
169762306a36Sopenharmony_ci	if (slot_width != 16)
169862306a36Sopenharmony_ci		return -EINVAL;
169962306a36Sopenharmony_ci
170062306a36Sopenharmony_ci	if (rx_mask != tx_mask)
170162306a36Sopenharmony_ci		return -EINVAL;
170262306a36Sopenharmony_ci
170362306a36Sopenharmony_ci	if (!rx_mask)
170462306a36Sopenharmony_ci		return -EINVAL;
170562306a36Sopenharmony_ci
170662306a36Sopenharmony_ci	max98090->tdm_slots = slots;
170762306a36Sopenharmony_ci	max98090->tdm_lslot = ffs(rx_mask) - 1;
170862306a36Sopenharmony_ci	max98090->tdm_rslot = fls(rx_mask) - 1;
170962306a36Sopenharmony_ci
171062306a36Sopenharmony_ci	return 0;
171162306a36Sopenharmony_ci}
171262306a36Sopenharmony_ci
171362306a36Sopenharmony_cistatic int max98090_set_bias_level(struct snd_soc_component *component,
171462306a36Sopenharmony_ci				   enum snd_soc_bias_level level)
171562306a36Sopenharmony_ci{
171662306a36Sopenharmony_ci	struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
171762306a36Sopenharmony_ci	int ret;
171862306a36Sopenharmony_ci
171962306a36Sopenharmony_ci	switch (level) {
172062306a36Sopenharmony_ci	case SND_SOC_BIAS_ON:
172162306a36Sopenharmony_ci		break;
172262306a36Sopenharmony_ci
172362306a36Sopenharmony_ci	case SND_SOC_BIAS_PREPARE:
172462306a36Sopenharmony_ci		/*
172562306a36Sopenharmony_ci		 * SND_SOC_BIAS_PREPARE is called while preparing for a
172662306a36Sopenharmony_ci		 * transition to ON or away from ON. If current bias_level
172762306a36Sopenharmony_ci		 * is SND_SOC_BIAS_ON, then it is preparing for a transition
172862306a36Sopenharmony_ci		 * away from ON. Disable the clock in that case, otherwise
172962306a36Sopenharmony_ci		 * enable it.
173062306a36Sopenharmony_ci		 */
173162306a36Sopenharmony_ci		if (IS_ERR(max98090->mclk))
173262306a36Sopenharmony_ci			break;
173362306a36Sopenharmony_ci
173462306a36Sopenharmony_ci		if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_ON) {
173562306a36Sopenharmony_ci			clk_disable_unprepare(max98090->mclk);
173662306a36Sopenharmony_ci		} else {
173762306a36Sopenharmony_ci			ret = clk_prepare_enable(max98090->mclk);
173862306a36Sopenharmony_ci			if (ret)
173962306a36Sopenharmony_ci				return ret;
174062306a36Sopenharmony_ci		}
174162306a36Sopenharmony_ci		break;
174262306a36Sopenharmony_ci
174362306a36Sopenharmony_ci	case SND_SOC_BIAS_STANDBY:
174462306a36Sopenharmony_ci		if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
174562306a36Sopenharmony_ci			ret = regcache_sync(max98090->regmap);
174662306a36Sopenharmony_ci			if (ret != 0) {
174762306a36Sopenharmony_ci				dev_err(component->dev,
174862306a36Sopenharmony_ci					"Failed to sync cache: %d\n", ret);
174962306a36Sopenharmony_ci				return ret;
175062306a36Sopenharmony_ci			}
175162306a36Sopenharmony_ci		}
175262306a36Sopenharmony_ci		break;
175362306a36Sopenharmony_ci
175462306a36Sopenharmony_ci	case SND_SOC_BIAS_OFF:
175562306a36Sopenharmony_ci		/* Set internal pull-up to lowest power mode */
175662306a36Sopenharmony_ci		snd_soc_component_update_bits(component, M98090_REG_JACK_DETECT,
175762306a36Sopenharmony_ci			M98090_JDWK_MASK, M98090_JDWK_MASK);
175862306a36Sopenharmony_ci		regcache_mark_dirty(max98090->regmap);
175962306a36Sopenharmony_ci		break;
176062306a36Sopenharmony_ci	}
176162306a36Sopenharmony_ci	return 0;
176262306a36Sopenharmony_ci}
176362306a36Sopenharmony_ci
176462306a36Sopenharmony_cistatic const int dmic_divisors[] = { 2, 3, 4, 5, 6, 8 };
176562306a36Sopenharmony_ci
176662306a36Sopenharmony_cistatic const int comp_lrclk_rates[] = {
176762306a36Sopenharmony_ci	8000, 16000, 32000, 44100, 48000, 96000
176862306a36Sopenharmony_ci};
176962306a36Sopenharmony_ci
177062306a36Sopenharmony_cistruct dmic_table {
177162306a36Sopenharmony_ci	int pclk;
177262306a36Sopenharmony_ci	struct {
177362306a36Sopenharmony_ci		int freq;
177462306a36Sopenharmony_ci		int comp[6]; /* One each for 8, 16, 32, 44.1, 48, and 96 kHz */
177562306a36Sopenharmony_ci	} settings[6]; /* One for each dmic divisor. */
177662306a36Sopenharmony_ci};
177762306a36Sopenharmony_ci
177862306a36Sopenharmony_cistatic const struct dmic_table dmic_table[] = { /* One for each pclk freq. */
177962306a36Sopenharmony_ci	{
178062306a36Sopenharmony_ci		.pclk = 11289600,
178162306a36Sopenharmony_ci		.settings = {
178262306a36Sopenharmony_ci			{ .freq = 2, .comp = { 7, 8, 3, 3, 3, 3 } },
178362306a36Sopenharmony_ci			{ .freq = 1, .comp = { 7, 8, 2, 2, 2, 2 } },
178462306a36Sopenharmony_ci			{ .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
178562306a36Sopenharmony_ci			{ .freq = 0, .comp = { 7, 8, 6, 6, 6, 6 } },
178662306a36Sopenharmony_ci			{ .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
178762306a36Sopenharmony_ci			{ .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
178862306a36Sopenharmony_ci		},
178962306a36Sopenharmony_ci	},
179062306a36Sopenharmony_ci	{
179162306a36Sopenharmony_ci		.pclk = 12000000,
179262306a36Sopenharmony_ci		.settings = {
179362306a36Sopenharmony_ci			{ .freq = 2, .comp = { 7, 8, 3, 3, 3, 3 } },
179462306a36Sopenharmony_ci			{ .freq = 1, .comp = { 7, 8, 2, 2, 2, 2 } },
179562306a36Sopenharmony_ci			{ .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
179662306a36Sopenharmony_ci			{ .freq = 0, .comp = { 7, 8, 5, 5, 6, 6 } },
179762306a36Sopenharmony_ci			{ .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
179862306a36Sopenharmony_ci			{ .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
179962306a36Sopenharmony_ci		}
180062306a36Sopenharmony_ci	},
180162306a36Sopenharmony_ci	{
180262306a36Sopenharmony_ci		.pclk = 12288000,
180362306a36Sopenharmony_ci		.settings = {
180462306a36Sopenharmony_ci			{ .freq = 2, .comp = { 7, 8, 3, 3, 3, 3 } },
180562306a36Sopenharmony_ci			{ .freq = 1, .comp = { 7, 8, 2, 2, 2, 2 } },
180662306a36Sopenharmony_ci			{ .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
180762306a36Sopenharmony_ci			{ .freq = 0, .comp = { 7, 8, 6, 6, 6, 6 } },
180862306a36Sopenharmony_ci			{ .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
180962306a36Sopenharmony_ci			{ .freq = 0, .comp = { 7, 8, 3, 3, 3, 3 } },
181062306a36Sopenharmony_ci		}
181162306a36Sopenharmony_ci	},
181262306a36Sopenharmony_ci	{
181362306a36Sopenharmony_ci		.pclk = 13000000,
181462306a36Sopenharmony_ci		.settings = {
181562306a36Sopenharmony_ci			{ .freq = 2, .comp = { 7, 8, 1, 1, 1, 1 } },
181662306a36Sopenharmony_ci			{ .freq = 1, .comp = { 7, 8, 0, 0, 0, 0 } },
181762306a36Sopenharmony_ci			{ .freq = 0, .comp = { 7, 8, 1, 1, 1, 1 } },
181862306a36Sopenharmony_ci			{ .freq = 0, .comp = { 7, 8, 4, 4, 5, 5 } },
181962306a36Sopenharmony_ci			{ .freq = 0, .comp = { 7, 8, 1, 1, 1, 1 } },
182062306a36Sopenharmony_ci			{ .freq = 0, .comp = { 7, 8, 1, 1, 1, 1 } },
182162306a36Sopenharmony_ci		}
182262306a36Sopenharmony_ci	},
182362306a36Sopenharmony_ci	{
182462306a36Sopenharmony_ci		.pclk = 19200000,
182562306a36Sopenharmony_ci		.settings = {
182662306a36Sopenharmony_ci			{ .freq = 2, .comp = { 0, 0, 0, 0, 0, 0 } },
182762306a36Sopenharmony_ci			{ .freq = 1, .comp = { 7, 8, 1, 1, 1, 1 } },
182862306a36Sopenharmony_ci			{ .freq = 0, .comp = { 7, 8, 5, 5, 6, 6 } },
182962306a36Sopenharmony_ci			{ .freq = 0, .comp = { 7, 8, 2, 2, 3, 3 } },
183062306a36Sopenharmony_ci			{ .freq = 0, .comp = { 7, 8, 1, 1, 2, 2 } },
183162306a36Sopenharmony_ci			{ .freq = 0, .comp = { 7, 8, 5, 5, 6, 6 } },
183262306a36Sopenharmony_ci		}
183362306a36Sopenharmony_ci	},
183462306a36Sopenharmony_ci};
183562306a36Sopenharmony_ci
183662306a36Sopenharmony_cistatic int max98090_find_divisor(int target_freq, int pclk)
183762306a36Sopenharmony_ci{
183862306a36Sopenharmony_ci	int current_diff = INT_MAX;
183962306a36Sopenharmony_ci	int test_diff;
184062306a36Sopenharmony_ci	int divisor_index = 0;
184162306a36Sopenharmony_ci	int i;
184262306a36Sopenharmony_ci
184362306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(dmic_divisors); i++) {
184462306a36Sopenharmony_ci		test_diff = abs(target_freq - (pclk / dmic_divisors[i]));
184562306a36Sopenharmony_ci		if (test_diff < current_diff) {
184662306a36Sopenharmony_ci			current_diff = test_diff;
184762306a36Sopenharmony_ci			divisor_index = i;
184862306a36Sopenharmony_ci		}
184962306a36Sopenharmony_ci	}
185062306a36Sopenharmony_ci
185162306a36Sopenharmony_ci	return divisor_index;
185262306a36Sopenharmony_ci}
185362306a36Sopenharmony_ci
185462306a36Sopenharmony_cistatic int max98090_find_closest_pclk(int pclk)
185562306a36Sopenharmony_ci{
185662306a36Sopenharmony_ci	int m1;
185762306a36Sopenharmony_ci	int m2;
185862306a36Sopenharmony_ci	int i;
185962306a36Sopenharmony_ci
186062306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(dmic_table); i++) {
186162306a36Sopenharmony_ci		if (pclk == dmic_table[i].pclk)
186262306a36Sopenharmony_ci			return i;
186362306a36Sopenharmony_ci		if (pclk < dmic_table[i].pclk) {
186462306a36Sopenharmony_ci			if (i == 0)
186562306a36Sopenharmony_ci				return i;
186662306a36Sopenharmony_ci			m1 = pclk - dmic_table[i-1].pclk;
186762306a36Sopenharmony_ci			m2 = dmic_table[i].pclk - pclk;
186862306a36Sopenharmony_ci			if (m1 < m2)
186962306a36Sopenharmony_ci				return i - 1;
187062306a36Sopenharmony_ci			else
187162306a36Sopenharmony_ci				return i;
187262306a36Sopenharmony_ci		}
187362306a36Sopenharmony_ci	}
187462306a36Sopenharmony_ci
187562306a36Sopenharmony_ci	return -EINVAL;
187662306a36Sopenharmony_ci}
187762306a36Sopenharmony_ci
187862306a36Sopenharmony_cistatic int max98090_configure_dmic(struct max98090_priv *max98090,
187962306a36Sopenharmony_ci				   int target_dmic_clk, int pclk, int fs)
188062306a36Sopenharmony_ci{
188162306a36Sopenharmony_ci	int micclk_index;
188262306a36Sopenharmony_ci	int pclk_index;
188362306a36Sopenharmony_ci	int dmic_freq;
188462306a36Sopenharmony_ci	int dmic_comp;
188562306a36Sopenharmony_ci	int i;
188662306a36Sopenharmony_ci
188762306a36Sopenharmony_ci	pclk_index = max98090_find_closest_pclk(pclk);
188862306a36Sopenharmony_ci	if (pclk_index < 0)
188962306a36Sopenharmony_ci		return pclk_index;
189062306a36Sopenharmony_ci
189162306a36Sopenharmony_ci	micclk_index = max98090_find_divisor(target_dmic_clk, pclk);
189262306a36Sopenharmony_ci
189362306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(comp_lrclk_rates) - 1; i++) {
189462306a36Sopenharmony_ci		if (fs <= (comp_lrclk_rates[i] + comp_lrclk_rates[i+1]) / 2)
189562306a36Sopenharmony_ci			break;
189662306a36Sopenharmony_ci	}
189762306a36Sopenharmony_ci
189862306a36Sopenharmony_ci	dmic_freq = dmic_table[pclk_index].settings[micclk_index].freq;
189962306a36Sopenharmony_ci	dmic_comp = dmic_table[pclk_index].settings[micclk_index].comp[i];
190062306a36Sopenharmony_ci
190162306a36Sopenharmony_ci	regmap_update_bits(max98090->regmap, M98090_REG_DIGITAL_MIC_ENABLE,
190262306a36Sopenharmony_ci			   M98090_MICCLK_MASK,
190362306a36Sopenharmony_ci			   micclk_index << M98090_MICCLK_SHIFT);
190462306a36Sopenharmony_ci
190562306a36Sopenharmony_ci	regmap_update_bits(max98090->regmap, M98090_REG_DIGITAL_MIC_CONFIG,
190662306a36Sopenharmony_ci			   M98090_DMIC_COMP_MASK | M98090_DMIC_FREQ_MASK,
190762306a36Sopenharmony_ci			   dmic_comp << M98090_DMIC_COMP_SHIFT |
190862306a36Sopenharmony_ci			   dmic_freq << M98090_DMIC_FREQ_SHIFT);
190962306a36Sopenharmony_ci
191062306a36Sopenharmony_ci	return 0;
191162306a36Sopenharmony_ci}
191262306a36Sopenharmony_ci
191362306a36Sopenharmony_cistatic int max98090_dai_startup(struct snd_pcm_substream *substream,
191462306a36Sopenharmony_ci				struct snd_soc_dai *dai)
191562306a36Sopenharmony_ci{
191662306a36Sopenharmony_ci	struct snd_soc_component *component = dai->component;
191762306a36Sopenharmony_ci	struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
191862306a36Sopenharmony_ci	unsigned int fmt = max98090->dai_fmt;
191962306a36Sopenharmony_ci
192062306a36Sopenharmony_ci	/* Remove 24-bit format support if it is not in right justified mode. */
192162306a36Sopenharmony_ci	if ((fmt & SND_SOC_DAIFMT_FORMAT_MASK) != SND_SOC_DAIFMT_RIGHT_J) {
192262306a36Sopenharmony_ci		substream->runtime->hw.formats = SNDRV_PCM_FMTBIT_S16_LE;
192362306a36Sopenharmony_ci		snd_pcm_hw_constraint_msbits(substream->runtime, 0, 16, 16);
192462306a36Sopenharmony_ci	}
192562306a36Sopenharmony_ci	return 0;
192662306a36Sopenharmony_ci}
192762306a36Sopenharmony_ci
192862306a36Sopenharmony_cistatic int max98090_dai_hw_params(struct snd_pcm_substream *substream,
192962306a36Sopenharmony_ci				   struct snd_pcm_hw_params *params,
193062306a36Sopenharmony_ci				   struct snd_soc_dai *dai)
193162306a36Sopenharmony_ci{
193262306a36Sopenharmony_ci	struct snd_soc_component *component = dai->component;
193362306a36Sopenharmony_ci	struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
193462306a36Sopenharmony_ci	struct max98090_cdata *cdata;
193562306a36Sopenharmony_ci
193662306a36Sopenharmony_ci	cdata = &max98090->dai[0];
193762306a36Sopenharmony_ci	max98090->bclk = snd_soc_params_to_bclk(params);
193862306a36Sopenharmony_ci	if (params_channels(params) == 1)
193962306a36Sopenharmony_ci		max98090->bclk *= 2;
194062306a36Sopenharmony_ci
194162306a36Sopenharmony_ci	max98090->lrclk = params_rate(params);
194262306a36Sopenharmony_ci
194362306a36Sopenharmony_ci	switch (params_width(params)) {
194462306a36Sopenharmony_ci	case 16:
194562306a36Sopenharmony_ci		snd_soc_component_update_bits(component, M98090_REG_INTERFACE_FORMAT,
194662306a36Sopenharmony_ci			M98090_WS_MASK, 0);
194762306a36Sopenharmony_ci		break;
194862306a36Sopenharmony_ci	default:
194962306a36Sopenharmony_ci		return -EINVAL;
195062306a36Sopenharmony_ci	}
195162306a36Sopenharmony_ci
195262306a36Sopenharmony_ci	if (max98090->master)
195362306a36Sopenharmony_ci		max98090_configure_bclk(component);
195462306a36Sopenharmony_ci
195562306a36Sopenharmony_ci	cdata->rate = max98090->lrclk;
195662306a36Sopenharmony_ci
195762306a36Sopenharmony_ci	/* Update filter mode */
195862306a36Sopenharmony_ci	if (max98090->lrclk < 24000)
195962306a36Sopenharmony_ci		snd_soc_component_update_bits(component, M98090_REG_FILTER_CONFIG,
196062306a36Sopenharmony_ci			M98090_MODE_MASK, 0);
196162306a36Sopenharmony_ci	else
196262306a36Sopenharmony_ci		snd_soc_component_update_bits(component, M98090_REG_FILTER_CONFIG,
196362306a36Sopenharmony_ci			M98090_MODE_MASK, M98090_MODE_MASK);
196462306a36Sopenharmony_ci
196562306a36Sopenharmony_ci	/* Update sample rate mode */
196662306a36Sopenharmony_ci	if (max98090->lrclk < 50000)
196762306a36Sopenharmony_ci		snd_soc_component_update_bits(component, M98090_REG_FILTER_CONFIG,
196862306a36Sopenharmony_ci			M98090_DHF_MASK, 0);
196962306a36Sopenharmony_ci	else
197062306a36Sopenharmony_ci		snd_soc_component_update_bits(component, M98090_REG_FILTER_CONFIG,
197162306a36Sopenharmony_ci			M98090_DHF_MASK, M98090_DHF_MASK);
197262306a36Sopenharmony_ci
197362306a36Sopenharmony_ci	max98090_configure_dmic(max98090, max98090->dmic_freq, max98090->pclk,
197462306a36Sopenharmony_ci				max98090->lrclk);
197562306a36Sopenharmony_ci
197662306a36Sopenharmony_ci	return 0;
197762306a36Sopenharmony_ci}
197862306a36Sopenharmony_ci
197962306a36Sopenharmony_ci/*
198062306a36Sopenharmony_ci * PLL / Sysclk
198162306a36Sopenharmony_ci */
198262306a36Sopenharmony_cistatic int max98090_dai_set_sysclk(struct snd_soc_dai *dai,
198362306a36Sopenharmony_ci				   int clk_id, unsigned int freq, int dir)
198462306a36Sopenharmony_ci{
198562306a36Sopenharmony_ci	struct snd_soc_component *component = dai->component;
198662306a36Sopenharmony_ci	struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
198762306a36Sopenharmony_ci
198862306a36Sopenharmony_ci	/* Requested clock frequency is already setup */
198962306a36Sopenharmony_ci	if (freq == max98090->sysclk)
199062306a36Sopenharmony_ci		return 0;
199162306a36Sopenharmony_ci
199262306a36Sopenharmony_ci	if (!IS_ERR(max98090->mclk)) {
199362306a36Sopenharmony_ci		freq = clk_round_rate(max98090->mclk, freq);
199462306a36Sopenharmony_ci		clk_set_rate(max98090->mclk, freq);
199562306a36Sopenharmony_ci	}
199662306a36Sopenharmony_ci
199762306a36Sopenharmony_ci	/* Setup clocks for slave mode, and using the PLL
199862306a36Sopenharmony_ci	 * PSCLK = 0x01 (when master clk is 10MHz to 20MHz)
199962306a36Sopenharmony_ci	 *		 0x02 (when master clk is 20MHz to 40MHz)..
200062306a36Sopenharmony_ci	 *		 0x03 (when master clk is 40MHz to 60MHz)..
200162306a36Sopenharmony_ci	 */
200262306a36Sopenharmony_ci	if ((freq >= 10000000) && (freq <= 20000000)) {
200362306a36Sopenharmony_ci		snd_soc_component_write(component, M98090_REG_SYSTEM_CLOCK,
200462306a36Sopenharmony_ci			M98090_PSCLK_DIV1);
200562306a36Sopenharmony_ci		max98090->pclk = freq;
200662306a36Sopenharmony_ci	} else if ((freq > 20000000) && (freq <= 40000000)) {
200762306a36Sopenharmony_ci		snd_soc_component_write(component, M98090_REG_SYSTEM_CLOCK,
200862306a36Sopenharmony_ci			M98090_PSCLK_DIV2);
200962306a36Sopenharmony_ci		max98090->pclk = freq >> 1;
201062306a36Sopenharmony_ci	} else if ((freq > 40000000) && (freq <= 60000000)) {
201162306a36Sopenharmony_ci		snd_soc_component_write(component, M98090_REG_SYSTEM_CLOCK,
201262306a36Sopenharmony_ci			M98090_PSCLK_DIV4);
201362306a36Sopenharmony_ci		max98090->pclk = freq >> 2;
201462306a36Sopenharmony_ci	} else {
201562306a36Sopenharmony_ci		dev_err(component->dev, "Invalid master clock frequency\n");
201662306a36Sopenharmony_ci		return -EINVAL;
201762306a36Sopenharmony_ci	}
201862306a36Sopenharmony_ci
201962306a36Sopenharmony_ci	max98090->sysclk = freq;
202062306a36Sopenharmony_ci
202162306a36Sopenharmony_ci	return 0;
202262306a36Sopenharmony_ci}
202362306a36Sopenharmony_ci
202462306a36Sopenharmony_cistatic int max98090_dai_mute(struct snd_soc_dai *codec_dai, int mute,
202562306a36Sopenharmony_ci			     int direction)
202662306a36Sopenharmony_ci{
202762306a36Sopenharmony_ci	struct snd_soc_component *component = codec_dai->component;
202862306a36Sopenharmony_ci	int regval;
202962306a36Sopenharmony_ci
203062306a36Sopenharmony_ci	regval = mute ? M98090_DVM_MASK : 0;
203162306a36Sopenharmony_ci	snd_soc_component_update_bits(component, M98090_REG_DAI_PLAYBACK_LEVEL,
203262306a36Sopenharmony_ci		M98090_DVM_MASK, regval);
203362306a36Sopenharmony_ci
203462306a36Sopenharmony_ci	return 0;
203562306a36Sopenharmony_ci}
203662306a36Sopenharmony_ci
203762306a36Sopenharmony_cistatic int max98090_dai_trigger(struct snd_pcm_substream *substream, int cmd,
203862306a36Sopenharmony_ci				struct snd_soc_dai *dai)
203962306a36Sopenharmony_ci{
204062306a36Sopenharmony_ci	struct snd_soc_component *component = dai->component;
204162306a36Sopenharmony_ci	struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
204262306a36Sopenharmony_ci
204362306a36Sopenharmony_ci	switch (cmd) {
204462306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_START:
204562306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_RESUME:
204662306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
204762306a36Sopenharmony_ci		if (!max98090->master && snd_soc_dai_active(dai) == 1)
204862306a36Sopenharmony_ci			queue_delayed_work(system_power_efficient_wq,
204962306a36Sopenharmony_ci					   &max98090->pll_det_enable_work,
205062306a36Sopenharmony_ci					   msecs_to_jiffies(10));
205162306a36Sopenharmony_ci		break;
205262306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_STOP:
205362306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_SUSPEND:
205462306a36Sopenharmony_ci	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
205562306a36Sopenharmony_ci		if (!max98090->master && snd_soc_dai_active(dai) == 1)
205662306a36Sopenharmony_ci			schedule_work(&max98090->pll_det_disable_work);
205762306a36Sopenharmony_ci		break;
205862306a36Sopenharmony_ci	default:
205962306a36Sopenharmony_ci		break;
206062306a36Sopenharmony_ci	}
206162306a36Sopenharmony_ci
206262306a36Sopenharmony_ci	return 0;
206362306a36Sopenharmony_ci}
206462306a36Sopenharmony_ci
206562306a36Sopenharmony_cistatic void max98090_pll_det_enable_work(struct work_struct *work)
206662306a36Sopenharmony_ci{
206762306a36Sopenharmony_ci	struct max98090_priv *max98090 =
206862306a36Sopenharmony_ci		container_of(work, struct max98090_priv,
206962306a36Sopenharmony_ci			     pll_det_enable_work.work);
207062306a36Sopenharmony_ci	struct snd_soc_component *component = max98090->component;
207162306a36Sopenharmony_ci	unsigned int status, mask;
207262306a36Sopenharmony_ci
207362306a36Sopenharmony_ci	/*
207462306a36Sopenharmony_ci	 * Clear status register in order to clear possibly already occurred
207562306a36Sopenharmony_ci	 * PLL unlock. If PLL hasn't still locked, the status will be set
207662306a36Sopenharmony_ci	 * again and PLL unlock interrupt will occur.
207762306a36Sopenharmony_ci	 * Note this will clear all status bits
207862306a36Sopenharmony_ci	 */
207962306a36Sopenharmony_ci	regmap_read(max98090->regmap, M98090_REG_DEVICE_STATUS, &status);
208062306a36Sopenharmony_ci
208162306a36Sopenharmony_ci	/*
208262306a36Sopenharmony_ci	 * Queue jack work in case jack state has just changed but handler
208362306a36Sopenharmony_ci	 * hasn't run yet
208462306a36Sopenharmony_ci	 */
208562306a36Sopenharmony_ci	regmap_read(max98090->regmap, M98090_REG_INTERRUPT_S, &mask);
208662306a36Sopenharmony_ci	status &= mask;
208762306a36Sopenharmony_ci	if (status & M98090_JDET_MASK)
208862306a36Sopenharmony_ci		queue_delayed_work(system_power_efficient_wq,
208962306a36Sopenharmony_ci				   &max98090->jack_work,
209062306a36Sopenharmony_ci				   msecs_to_jiffies(100));
209162306a36Sopenharmony_ci
209262306a36Sopenharmony_ci	/* Enable PLL unlock interrupt */
209362306a36Sopenharmony_ci	snd_soc_component_update_bits(component, M98090_REG_INTERRUPT_S,
209462306a36Sopenharmony_ci			    M98090_IULK_MASK,
209562306a36Sopenharmony_ci			    1 << M98090_IULK_SHIFT);
209662306a36Sopenharmony_ci}
209762306a36Sopenharmony_ci
209862306a36Sopenharmony_cistatic void max98090_pll_det_disable_work(struct work_struct *work)
209962306a36Sopenharmony_ci{
210062306a36Sopenharmony_ci	struct max98090_priv *max98090 =
210162306a36Sopenharmony_ci		container_of(work, struct max98090_priv, pll_det_disable_work);
210262306a36Sopenharmony_ci	struct snd_soc_component *component = max98090->component;
210362306a36Sopenharmony_ci
210462306a36Sopenharmony_ci	cancel_delayed_work_sync(&max98090->pll_det_enable_work);
210562306a36Sopenharmony_ci
210662306a36Sopenharmony_ci	/* Disable PLL unlock interrupt */
210762306a36Sopenharmony_ci	snd_soc_component_update_bits(component, M98090_REG_INTERRUPT_S,
210862306a36Sopenharmony_ci			    M98090_IULK_MASK, 0);
210962306a36Sopenharmony_ci}
211062306a36Sopenharmony_ci
211162306a36Sopenharmony_cistatic void max98090_pll_work(struct max98090_priv *max98090)
211262306a36Sopenharmony_ci{
211362306a36Sopenharmony_ci	struct snd_soc_component *component = max98090->component;
211462306a36Sopenharmony_ci	unsigned int pll;
211562306a36Sopenharmony_ci	int i;
211662306a36Sopenharmony_ci
211762306a36Sopenharmony_ci	if (!snd_soc_component_active(component))
211862306a36Sopenharmony_ci		return;
211962306a36Sopenharmony_ci
212062306a36Sopenharmony_ci	dev_info_ratelimited(component->dev, "PLL unlocked\n");
212162306a36Sopenharmony_ci
212262306a36Sopenharmony_ci	/*
212362306a36Sopenharmony_ci	 * As the datasheet suggested, the maximum PLL lock time should be
212462306a36Sopenharmony_ci	 * 7 msec.  The workaround resets the codec softly by toggling SHDN
212562306a36Sopenharmony_ci	 * off and on if PLL failed to lock for 10 msec.  Notably, there is
212662306a36Sopenharmony_ci	 * no suggested hold time for SHDN off.
212762306a36Sopenharmony_ci	 */
212862306a36Sopenharmony_ci
212962306a36Sopenharmony_ci	/* Toggle shutdown OFF then ON */
213062306a36Sopenharmony_ci	snd_soc_component_update_bits(component, M98090_REG_DEVICE_SHUTDOWN,
213162306a36Sopenharmony_ci			    M98090_SHDNN_MASK, 0);
213262306a36Sopenharmony_ci	snd_soc_component_update_bits(component, M98090_REG_DEVICE_SHUTDOWN,
213362306a36Sopenharmony_ci			    M98090_SHDNN_MASK, M98090_SHDNN_MASK);
213462306a36Sopenharmony_ci
213562306a36Sopenharmony_ci	for (i = 0; i < 10; ++i) {
213662306a36Sopenharmony_ci		/* Give PLL time to lock */
213762306a36Sopenharmony_ci		usleep_range(1000, 1200);
213862306a36Sopenharmony_ci
213962306a36Sopenharmony_ci		/* Check lock status */
214062306a36Sopenharmony_ci		pll = snd_soc_component_read(
214162306a36Sopenharmony_ci				component, M98090_REG_DEVICE_STATUS);
214262306a36Sopenharmony_ci		if (!(pll & M98090_ULK_MASK))
214362306a36Sopenharmony_ci			break;
214462306a36Sopenharmony_ci	}
214562306a36Sopenharmony_ci}
214662306a36Sopenharmony_ci
214762306a36Sopenharmony_cistatic void max98090_jack_work(struct work_struct *work)
214862306a36Sopenharmony_ci{
214962306a36Sopenharmony_ci	struct max98090_priv *max98090 = container_of(work,
215062306a36Sopenharmony_ci		struct max98090_priv,
215162306a36Sopenharmony_ci		jack_work.work);
215262306a36Sopenharmony_ci	struct snd_soc_component *component = max98090->component;
215362306a36Sopenharmony_ci	int status = 0;
215462306a36Sopenharmony_ci	int reg;
215562306a36Sopenharmony_ci
215662306a36Sopenharmony_ci	/* Read a second time */
215762306a36Sopenharmony_ci	if (max98090->jack_state == M98090_JACK_STATE_NO_HEADSET) {
215862306a36Sopenharmony_ci
215962306a36Sopenharmony_ci		/* Strong pull up allows mic detection */
216062306a36Sopenharmony_ci		snd_soc_component_update_bits(component, M98090_REG_JACK_DETECT,
216162306a36Sopenharmony_ci			M98090_JDWK_MASK, 0);
216262306a36Sopenharmony_ci
216362306a36Sopenharmony_ci		msleep(50);
216462306a36Sopenharmony_ci
216562306a36Sopenharmony_ci		snd_soc_component_read(component, M98090_REG_JACK_STATUS);
216662306a36Sopenharmony_ci
216762306a36Sopenharmony_ci		/* Weak pull up allows only insertion detection */
216862306a36Sopenharmony_ci		snd_soc_component_update_bits(component, M98090_REG_JACK_DETECT,
216962306a36Sopenharmony_ci			M98090_JDWK_MASK, M98090_JDWK_MASK);
217062306a36Sopenharmony_ci	}
217162306a36Sopenharmony_ci
217262306a36Sopenharmony_ci	reg = snd_soc_component_read(component, M98090_REG_JACK_STATUS);
217362306a36Sopenharmony_ci
217462306a36Sopenharmony_ci	switch (reg & (M98090_LSNS_MASK | M98090_JKSNS_MASK)) {
217562306a36Sopenharmony_ci		case M98090_LSNS_MASK | M98090_JKSNS_MASK:
217662306a36Sopenharmony_ci			dev_dbg(component->dev, "No Headset Detected\n");
217762306a36Sopenharmony_ci
217862306a36Sopenharmony_ci			max98090->jack_state = M98090_JACK_STATE_NO_HEADSET;
217962306a36Sopenharmony_ci
218062306a36Sopenharmony_ci			status |= 0;
218162306a36Sopenharmony_ci
218262306a36Sopenharmony_ci			break;
218362306a36Sopenharmony_ci
218462306a36Sopenharmony_ci		case 0:
218562306a36Sopenharmony_ci			if (max98090->jack_state ==
218662306a36Sopenharmony_ci				M98090_JACK_STATE_HEADSET) {
218762306a36Sopenharmony_ci
218862306a36Sopenharmony_ci				dev_dbg(component->dev,
218962306a36Sopenharmony_ci					"Headset Button Down Detected\n");
219062306a36Sopenharmony_ci
219162306a36Sopenharmony_ci				/*
219262306a36Sopenharmony_ci				 * max98090_headset_button_event(codec)
219362306a36Sopenharmony_ci				 * could be defined, then called here.
219462306a36Sopenharmony_ci				 */
219562306a36Sopenharmony_ci
219662306a36Sopenharmony_ci				status |= SND_JACK_HEADSET;
219762306a36Sopenharmony_ci				status |= SND_JACK_BTN_0;
219862306a36Sopenharmony_ci
219962306a36Sopenharmony_ci				break;
220062306a36Sopenharmony_ci			}
220162306a36Sopenharmony_ci
220262306a36Sopenharmony_ci			/* Line is reported as Headphone */
220362306a36Sopenharmony_ci			/* Nokia Headset is reported as Headphone */
220462306a36Sopenharmony_ci			/* Mono Headphone is reported as Headphone */
220562306a36Sopenharmony_ci			dev_dbg(component->dev, "Headphone Detected\n");
220662306a36Sopenharmony_ci
220762306a36Sopenharmony_ci			max98090->jack_state = M98090_JACK_STATE_HEADPHONE;
220862306a36Sopenharmony_ci
220962306a36Sopenharmony_ci			status |= SND_JACK_HEADPHONE;
221062306a36Sopenharmony_ci
221162306a36Sopenharmony_ci			break;
221262306a36Sopenharmony_ci
221362306a36Sopenharmony_ci		case M98090_JKSNS_MASK:
221462306a36Sopenharmony_ci			dev_dbg(component->dev, "Headset Detected\n");
221562306a36Sopenharmony_ci
221662306a36Sopenharmony_ci			max98090->jack_state = M98090_JACK_STATE_HEADSET;
221762306a36Sopenharmony_ci
221862306a36Sopenharmony_ci			status |= SND_JACK_HEADSET;
221962306a36Sopenharmony_ci
222062306a36Sopenharmony_ci			break;
222162306a36Sopenharmony_ci
222262306a36Sopenharmony_ci		default:
222362306a36Sopenharmony_ci			dev_dbg(component->dev, "Unrecognized Jack Status\n");
222462306a36Sopenharmony_ci			break;
222562306a36Sopenharmony_ci	}
222662306a36Sopenharmony_ci
222762306a36Sopenharmony_ci	snd_soc_jack_report(max98090->jack, status,
222862306a36Sopenharmony_ci			    SND_JACK_HEADSET | SND_JACK_BTN_0);
222962306a36Sopenharmony_ci}
223062306a36Sopenharmony_ci
223162306a36Sopenharmony_cistatic irqreturn_t max98090_interrupt(int irq, void *data)
223262306a36Sopenharmony_ci{
223362306a36Sopenharmony_ci	struct max98090_priv *max98090 = data;
223462306a36Sopenharmony_ci	struct snd_soc_component *component = max98090->component;
223562306a36Sopenharmony_ci	int ret;
223662306a36Sopenharmony_ci	unsigned int mask;
223762306a36Sopenharmony_ci	unsigned int active;
223862306a36Sopenharmony_ci
223962306a36Sopenharmony_ci	/* Treat interrupt before codec is initialized as spurious */
224062306a36Sopenharmony_ci	if (component == NULL)
224162306a36Sopenharmony_ci		return IRQ_NONE;
224262306a36Sopenharmony_ci
224362306a36Sopenharmony_ci	dev_dbg(component->dev, "***** max98090_interrupt *****\n");
224462306a36Sopenharmony_ci
224562306a36Sopenharmony_ci	ret = regmap_read(max98090->regmap, M98090_REG_INTERRUPT_S, &mask);
224662306a36Sopenharmony_ci
224762306a36Sopenharmony_ci	if (ret != 0) {
224862306a36Sopenharmony_ci		dev_err(component->dev,
224962306a36Sopenharmony_ci			"failed to read M98090_REG_INTERRUPT_S: %d\n",
225062306a36Sopenharmony_ci			ret);
225162306a36Sopenharmony_ci		return IRQ_NONE;
225262306a36Sopenharmony_ci	}
225362306a36Sopenharmony_ci
225462306a36Sopenharmony_ci	ret = regmap_read(max98090->regmap, M98090_REG_DEVICE_STATUS, &active);
225562306a36Sopenharmony_ci
225662306a36Sopenharmony_ci	if (ret != 0) {
225762306a36Sopenharmony_ci		dev_err(component->dev,
225862306a36Sopenharmony_ci			"failed to read M98090_REG_DEVICE_STATUS: %d\n",
225962306a36Sopenharmony_ci			ret);
226062306a36Sopenharmony_ci		return IRQ_NONE;
226162306a36Sopenharmony_ci	}
226262306a36Sopenharmony_ci
226362306a36Sopenharmony_ci	dev_dbg(component->dev, "active=0x%02x mask=0x%02x -> active=0x%02x\n",
226462306a36Sopenharmony_ci		active, mask, active & mask);
226562306a36Sopenharmony_ci
226662306a36Sopenharmony_ci	active &= mask;
226762306a36Sopenharmony_ci
226862306a36Sopenharmony_ci	if (!active)
226962306a36Sopenharmony_ci		return IRQ_NONE;
227062306a36Sopenharmony_ci
227162306a36Sopenharmony_ci	if (active & M98090_CLD_MASK)
227262306a36Sopenharmony_ci		dev_err(component->dev, "M98090_CLD_MASK\n");
227362306a36Sopenharmony_ci
227462306a36Sopenharmony_ci	if (active & M98090_SLD_MASK)
227562306a36Sopenharmony_ci		dev_dbg(component->dev, "M98090_SLD_MASK\n");
227662306a36Sopenharmony_ci
227762306a36Sopenharmony_ci	if (active & M98090_ULK_MASK) {
227862306a36Sopenharmony_ci		dev_dbg(component->dev, "M98090_ULK_MASK\n");
227962306a36Sopenharmony_ci		max98090_pll_work(max98090);
228062306a36Sopenharmony_ci	}
228162306a36Sopenharmony_ci
228262306a36Sopenharmony_ci	if (active & M98090_JDET_MASK) {
228362306a36Sopenharmony_ci		dev_dbg(component->dev, "M98090_JDET_MASK\n");
228462306a36Sopenharmony_ci
228562306a36Sopenharmony_ci		pm_wakeup_event(component->dev, 100);
228662306a36Sopenharmony_ci
228762306a36Sopenharmony_ci		queue_delayed_work(system_power_efficient_wq,
228862306a36Sopenharmony_ci				   &max98090->jack_work,
228962306a36Sopenharmony_ci				   msecs_to_jiffies(100));
229062306a36Sopenharmony_ci	}
229162306a36Sopenharmony_ci
229262306a36Sopenharmony_ci	if (active & M98090_DRCACT_MASK)
229362306a36Sopenharmony_ci		dev_dbg(component->dev, "M98090_DRCACT_MASK\n");
229462306a36Sopenharmony_ci
229562306a36Sopenharmony_ci	if (active & M98090_DRCCLP_MASK)
229662306a36Sopenharmony_ci		dev_err(component->dev, "M98090_DRCCLP_MASK\n");
229762306a36Sopenharmony_ci
229862306a36Sopenharmony_ci	return IRQ_HANDLED;
229962306a36Sopenharmony_ci}
230062306a36Sopenharmony_ci
230162306a36Sopenharmony_ci/**
230262306a36Sopenharmony_ci * max98090_mic_detect - Enable microphone detection via the MAX98090 IRQ
230362306a36Sopenharmony_ci *
230462306a36Sopenharmony_ci * @component:  MAX98090 component
230562306a36Sopenharmony_ci * @jack:   jack to report detection events on
230662306a36Sopenharmony_ci *
230762306a36Sopenharmony_ci * Enable microphone detection via IRQ on the MAX98090.  If GPIOs are
230862306a36Sopenharmony_ci * being used to bring out signals to the processor then only platform
230962306a36Sopenharmony_ci * data configuration is needed for MAX98090 and processor GPIOs should
231062306a36Sopenharmony_ci * be configured using snd_soc_jack_add_gpios() instead.
231162306a36Sopenharmony_ci *
231262306a36Sopenharmony_ci * If no jack is supplied detection will be disabled.
231362306a36Sopenharmony_ci */
231462306a36Sopenharmony_ciint max98090_mic_detect(struct snd_soc_component *component,
231562306a36Sopenharmony_ci	struct snd_soc_jack *jack)
231662306a36Sopenharmony_ci{
231762306a36Sopenharmony_ci	struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
231862306a36Sopenharmony_ci
231962306a36Sopenharmony_ci	dev_dbg(component->dev, "max98090_mic_detect\n");
232062306a36Sopenharmony_ci
232162306a36Sopenharmony_ci	max98090->jack = jack;
232262306a36Sopenharmony_ci	if (jack) {
232362306a36Sopenharmony_ci		snd_soc_component_update_bits(component, M98090_REG_INTERRUPT_S,
232462306a36Sopenharmony_ci			M98090_IJDET_MASK,
232562306a36Sopenharmony_ci			1 << M98090_IJDET_SHIFT);
232662306a36Sopenharmony_ci	} else {
232762306a36Sopenharmony_ci		snd_soc_component_update_bits(component, M98090_REG_INTERRUPT_S,
232862306a36Sopenharmony_ci			M98090_IJDET_MASK,
232962306a36Sopenharmony_ci			0);
233062306a36Sopenharmony_ci	}
233162306a36Sopenharmony_ci
233262306a36Sopenharmony_ci	/* Send an initial empty report */
233362306a36Sopenharmony_ci	snd_soc_jack_report(max98090->jack, 0,
233462306a36Sopenharmony_ci			    SND_JACK_HEADSET | SND_JACK_BTN_0);
233562306a36Sopenharmony_ci
233662306a36Sopenharmony_ci	queue_delayed_work(system_power_efficient_wq,
233762306a36Sopenharmony_ci			   &max98090->jack_work,
233862306a36Sopenharmony_ci			   msecs_to_jiffies(100));
233962306a36Sopenharmony_ci
234062306a36Sopenharmony_ci	return 0;
234162306a36Sopenharmony_ci}
234262306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(max98090_mic_detect);
234362306a36Sopenharmony_ci
234462306a36Sopenharmony_ci#define MAX98090_RATES SNDRV_PCM_RATE_8000_96000
234562306a36Sopenharmony_ci#define MAX98090_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE)
234662306a36Sopenharmony_ci
234762306a36Sopenharmony_cistatic const struct snd_soc_dai_ops max98090_dai_ops = {
234862306a36Sopenharmony_ci	.startup = max98090_dai_startup,
234962306a36Sopenharmony_ci	.set_sysclk = max98090_dai_set_sysclk,
235062306a36Sopenharmony_ci	.set_fmt = max98090_dai_set_fmt,
235162306a36Sopenharmony_ci	.set_tdm_slot = max98090_set_tdm_slot,
235262306a36Sopenharmony_ci	.hw_params = max98090_dai_hw_params,
235362306a36Sopenharmony_ci	.mute_stream = max98090_dai_mute,
235462306a36Sopenharmony_ci	.trigger = max98090_dai_trigger,
235562306a36Sopenharmony_ci	.no_capture_mute = 1,
235662306a36Sopenharmony_ci};
235762306a36Sopenharmony_ci
235862306a36Sopenharmony_cistatic struct snd_soc_dai_driver max98090_dai = {
235962306a36Sopenharmony_ci	.name = "HiFi",
236062306a36Sopenharmony_ci	.playback = {
236162306a36Sopenharmony_ci		.stream_name = "HiFi Playback",
236262306a36Sopenharmony_ci		.channels_min = 2,
236362306a36Sopenharmony_ci		.channels_max = 2,
236462306a36Sopenharmony_ci		.rates = MAX98090_RATES,
236562306a36Sopenharmony_ci		.formats = MAX98090_FORMATS,
236662306a36Sopenharmony_ci	},
236762306a36Sopenharmony_ci	.capture = {
236862306a36Sopenharmony_ci		.stream_name = "HiFi Capture",
236962306a36Sopenharmony_ci		.channels_min = 1,
237062306a36Sopenharmony_ci		.channels_max = 2,
237162306a36Sopenharmony_ci		.rates = MAX98090_RATES,
237262306a36Sopenharmony_ci		.formats = MAX98090_FORMATS,
237362306a36Sopenharmony_ci	},
237462306a36Sopenharmony_ci	 .ops = &max98090_dai_ops,
237562306a36Sopenharmony_ci};
237662306a36Sopenharmony_ci
237762306a36Sopenharmony_cistatic int max98090_probe(struct snd_soc_component *component)
237862306a36Sopenharmony_ci{
237962306a36Sopenharmony_ci	struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
238062306a36Sopenharmony_ci	struct max98090_cdata *cdata;
238162306a36Sopenharmony_ci	enum max98090_type devtype;
238262306a36Sopenharmony_ci	int ret = 0;
238362306a36Sopenharmony_ci	int err;
238462306a36Sopenharmony_ci	unsigned int micbias;
238562306a36Sopenharmony_ci
238662306a36Sopenharmony_ci	dev_dbg(component->dev, "max98090_probe\n");
238762306a36Sopenharmony_ci
238862306a36Sopenharmony_ci	max98090->mclk = devm_clk_get(component->dev, "mclk");
238962306a36Sopenharmony_ci	if (PTR_ERR(max98090->mclk) == -EPROBE_DEFER)
239062306a36Sopenharmony_ci		return -EPROBE_DEFER;
239162306a36Sopenharmony_ci
239262306a36Sopenharmony_ci	max98090->component = component;
239362306a36Sopenharmony_ci
239462306a36Sopenharmony_ci	/* Reset the codec, the DSP core, and disable all interrupts */
239562306a36Sopenharmony_ci	max98090_reset(max98090);
239662306a36Sopenharmony_ci
239762306a36Sopenharmony_ci	/* Initialize private data */
239862306a36Sopenharmony_ci
239962306a36Sopenharmony_ci	max98090->sysclk = (unsigned)-1;
240062306a36Sopenharmony_ci	max98090->pclk = (unsigned)-1;
240162306a36Sopenharmony_ci	max98090->master = false;
240262306a36Sopenharmony_ci
240362306a36Sopenharmony_ci	cdata = &max98090->dai[0];
240462306a36Sopenharmony_ci	cdata->rate = (unsigned)-1;
240562306a36Sopenharmony_ci	cdata->fmt  = (unsigned)-1;
240662306a36Sopenharmony_ci
240762306a36Sopenharmony_ci	max98090->lin_state = 0;
240862306a36Sopenharmony_ci	max98090->pa1en = 0;
240962306a36Sopenharmony_ci	max98090->pa2en = 0;
241062306a36Sopenharmony_ci
241162306a36Sopenharmony_ci	max98090->tdm_lslot = 0;
241262306a36Sopenharmony_ci	max98090->tdm_rslot = 1;
241362306a36Sopenharmony_ci
241462306a36Sopenharmony_ci	ret = snd_soc_component_read(component, M98090_REG_REVISION_ID);
241562306a36Sopenharmony_ci	if (ret < 0) {
241662306a36Sopenharmony_ci		dev_err(component->dev, "Failed to read device revision: %d\n",
241762306a36Sopenharmony_ci			ret);
241862306a36Sopenharmony_ci		goto err_access;
241962306a36Sopenharmony_ci	}
242062306a36Sopenharmony_ci
242162306a36Sopenharmony_ci	if ((ret >= M98090_REVA) && (ret <= M98090_REVA + 0x0f)) {
242262306a36Sopenharmony_ci		devtype = MAX98090;
242362306a36Sopenharmony_ci		dev_info(component->dev, "MAX98090 REVID=0x%02x\n", ret);
242462306a36Sopenharmony_ci	} else if ((ret >= M98091_REVA) && (ret <= M98091_REVA + 0x0f)) {
242562306a36Sopenharmony_ci		devtype = MAX98091;
242662306a36Sopenharmony_ci		dev_info(component->dev, "MAX98091 REVID=0x%02x\n", ret);
242762306a36Sopenharmony_ci	} else {
242862306a36Sopenharmony_ci		devtype = MAX98090;
242962306a36Sopenharmony_ci		dev_err(component->dev, "Unrecognized revision 0x%02x\n", ret);
243062306a36Sopenharmony_ci	}
243162306a36Sopenharmony_ci
243262306a36Sopenharmony_ci	if (max98090->devtype != devtype) {
243362306a36Sopenharmony_ci		dev_warn(component->dev, "Mismatch in DT specified CODEC type.\n");
243462306a36Sopenharmony_ci		max98090->devtype = devtype;
243562306a36Sopenharmony_ci	}
243662306a36Sopenharmony_ci
243762306a36Sopenharmony_ci	max98090->jack_state = M98090_JACK_STATE_NO_HEADSET;
243862306a36Sopenharmony_ci
243962306a36Sopenharmony_ci	INIT_DELAYED_WORK(&max98090->jack_work, max98090_jack_work);
244062306a36Sopenharmony_ci	INIT_DELAYED_WORK(&max98090->pll_det_enable_work,
244162306a36Sopenharmony_ci			  max98090_pll_det_enable_work);
244262306a36Sopenharmony_ci	INIT_WORK(&max98090->pll_det_disable_work,
244362306a36Sopenharmony_ci		  max98090_pll_det_disable_work);
244462306a36Sopenharmony_ci
244562306a36Sopenharmony_ci	/* Enable jack detection */
244662306a36Sopenharmony_ci	snd_soc_component_write(component, M98090_REG_JACK_DETECT,
244762306a36Sopenharmony_ci		M98090_JDETEN_MASK | M98090_JDEB_25MS);
244862306a36Sopenharmony_ci
244962306a36Sopenharmony_ci	/*
245062306a36Sopenharmony_ci	 * Clear any old interrupts.
245162306a36Sopenharmony_ci	 * An old interrupt ocurring prior to installing the ISR
245262306a36Sopenharmony_ci	 * can keep a new interrupt from generating a trigger.
245362306a36Sopenharmony_ci	 */
245462306a36Sopenharmony_ci	snd_soc_component_read(component, M98090_REG_DEVICE_STATUS);
245562306a36Sopenharmony_ci
245662306a36Sopenharmony_ci	/* High Performance is default */
245762306a36Sopenharmony_ci	snd_soc_component_update_bits(component, M98090_REG_DAC_CONTROL,
245862306a36Sopenharmony_ci		M98090_DACHP_MASK,
245962306a36Sopenharmony_ci		1 << M98090_DACHP_SHIFT);
246062306a36Sopenharmony_ci	snd_soc_component_update_bits(component, M98090_REG_DAC_CONTROL,
246162306a36Sopenharmony_ci		M98090_PERFMODE_MASK,
246262306a36Sopenharmony_ci		0 << M98090_PERFMODE_SHIFT);
246362306a36Sopenharmony_ci	snd_soc_component_update_bits(component, M98090_REG_ADC_CONTROL,
246462306a36Sopenharmony_ci		M98090_ADCHP_MASK,
246562306a36Sopenharmony_ci		1 << M98090_ADCHP_SHIFT);
246662306a36Sopenharmony_ci
246762306a36Sopenharmony_ci	/* Turn on VCM bandgap reference */
246862306a36Sopenharmony_ci	snd_soc_component_write(component, M98090_REG_BIAS_CONTROL,
246962306a36Sopenharmony_ci		M98090_VCM_MODE_MASK);
247062306a36Sopenharmony_ci
247162306a36Sopenharmony_ci	err = device_property_read_u32(component->dev, "maxim,micbias", &micbias);
247262306a36Sopenharmony_ci	if (err) {
247362306a36Sopenharmony_ci		micbias = M98090_MBVSEL_2V8;
247462306a36Sopenharmony_ci		dev_info(component->dev, "use default 2.8v micbias\n");
247562306a36Sopenharmony_ci	} else if (micbias > M98090_MBVSEL_2V8) {
247662306a36Sopenharmony_ci		dev_err(component->dev, "micbias out of range 0x%x\n", micbias);
247762306a36Sopenharmony_ci		micbias = M98090_MBVSEL_2V8;
247862306a36Sopenharmony_ci	}
247962306a36Sopenharmony_ci
248062306a36Sopenharmony_ci	snd_soc_component_update_bits(component, M98090_REG_MIC_BIAS_VOLTAGE,
248162306a36Sopenharmony_ci		M98090_MBVSEL_MASK, micbias);
248262306a36Sopenharmony_ci
248362306a36Sopenharmony_ci	max98090_add_widgets(component);
248462306a36Sopenharmony_ci
248562306a36Sopenharmony_cierr_access:
248662306a36Sopenharmony_ci	return ret;
248762306a36Sopenharmony_ci}
248862306a36Sopenharmony_ci
248962306a36Sopenharmony_cistatic void max98090_remove(struct snd_soc_component *component)
249062306a36Sopenharmony_ci{
249162306a36Sopenharmony_ci	struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
249262306a36Sopenharmony_ci
249362306a36Sopenharmony_ci	cancel_delayed_work_sync(&max98090->jack_work);
249462306a36Sopenharmony_ci	cancel_delayed_work_sync(&max98090->pll_det_enable_work);
249562306a36Sopenharmony_ci	cancel_work_sync(&max98090->pll_det_disable_work);
249662306a36Sopenharmony_ci	max98090->component = NULL;
249762306a36Sopenharmony_ci}
249862306a36Sopenharmony_ci
249962306a36Sopenharmony_cistatic void max98090_seq_notifier(struct snd_soc_component *component,
250062306a36Sopenharmony_ci	enum snd_soc_dapm_type event, int subseq)
250162306a36Sopenharmony_ci{
250262306a36Sopenharmony_ci	struct max98090_priv *max98090 = snd_soc_component_get_drvdata(component);
250362306a36Sopenharmony_ci
250462306a36Sopenharmony_ci	if (max98090->shdn_pending) {
250562306a36Sopenharmony_ci		snd_soc_component_update_bits(component, M98090_REG_DEVICE_SHUTDOWN,
250662306a36Sopenharmony_ci				M98090_SHDNN_MASK, 0);
250762306a36Sopenharmony_ci		msleep(40);
250862306a36Sopenharmony_ci		snd_soc_component_update_bits(component, M98090_REG_DEVICE_SHUTDOWN,
250962306a36Sopenharmony_ci				M98090_SHDNN_MASK, M98090_SHDNN_MASK);
251062306a36Sopenharmony_ci		max98090->shdn_pending = false;
251162306a36Sopenharmony_ci	}
251262306a36Sopenharmony_ci}
251362306a36Sopenharmony_ci
251462306a36Sopenharmony_cistatic const struct snd_soc_component_driver soc_component_dev_max98090 = {
251562306a36Sopenharmony_ci	.probe			= max98090_probe,
251662306a36Sopenharmony_ci	.remove			= max98090_remove,
251762306a36Sopenharmony_ci	.seq_notifier		= max98090_seq_notifier,
251862306a36Sopenharmony_ci	.set_bias_level		= max98090_set_bias_level,
251962306a36Sopenharmony_ci	.idle_bias_on		= 1,
252062306a36Sopenharmony_ci	.use_pmdown_time	= 1,
252162306a36Sopenharmony_ci	.endianness		= 1,
252262306a36Sopenharmony_ci};
252362306a36Sopenharmony_ci
252462306a36Sopenharmony_cistatic const struct regmap_config max98090_regmap = {
252562306a36Sopenharmony_ci	.reg_bits = 8,
252662306a36Sopenharmony_ci	.val_bits = 8,
252762306a36Sopenharmony_ci
252862306a36Sopenharmony_ci	.max_register = MAX98090_MAX_REGISTER,
252962306a36Sopenharmony_ci	.reg_defaults = max98090_reg,
253062306a36Sopenharmony_ci	.num_reg_defaults = ARRAY_SIZE(max98090_reg),
253162306a36Sopenharmony_ci	.volatile_reg = max98090_volatile_register,
253262306a36Sopenharmony_ci	.readable_reg = max98090_readable_register,
253362306a36Sopenharmony_ci	.cache_type = REGCACHE_RBTREE,
253462306a36Sopenharmony_ci};
253562306a36Sopenharmony_ci
253662306a36Sopenharmony_cistatic const struct i2c_device_id max98090_i2c_id[] = {
253762306a36Sopenharmony_ci	{ "max98090", MAX98090 },
253862306a36Sopenharmony_ci	{ "max98091", MAX98091 },
253962306a36Sopenharmony_ci	{ }
254062306a36Sopenharmony_ci};
254162306a36Sopenharmony_ciMODULE_DEVICE_TABLE(i2c, max98090_i2c_id);
254262306a36Sopenharmony_ci
254362306a36Sopenharmony_cistatic int max98090_i2c_probe(struct i2c_client *i2c)
254462306a36Sopenharmony_ci{
254562306a36Sopenharmony_ci	struct max98090_priv *max98090;
254662306a36Sopenharmony_ci	const struct acpi_device_id *acpi_id;
254762306a36Sopenharmony_ci	kernel_ulong_t driver_data = 0;
254862306a36Sopenharmony_ci	int ret;
254962306a36Sopenharmony_ci
255062306a36Sopenharmony_ci	pr_debug("max98090_i2c_probe\n");
255162306a36Sopenharmony_ci
255262306a36Sopenharmony_ci	max98090 = devm_kzalloc(&i2c->dev, sizeof(struct max98090_priv),
255362306a36Sopenharmony_ci		GFP_KERNEL);
255462306a36Sopenharmony_ci	if (max98090 == NULL)
255562306a36Sopenharmony_ci		return -ENOMEM;
255662306a36Sopenharmony_ci
255762306a36Sopenharmony_ci	if (ACPI_HANDLE(&i2c->dev)) {
255862306a36Sopenharmony_ci		acpi_id = acpi_match_device(i2c->dev.driver->acpi_match_table,
255962306a36Sopenharmony_ci					    &i2c->dev);
256062306a36Sopenharmony_ci		if (!acpi_id) {
256162306a36Sopenharmony_ci			dev_err(&i2c->dev, "No driver data\n");
256262306a36Sopenharmony_ci			return -EINVAL;
256362306a36Sopenharmony_ci		}
256462306a36Sopenharmony_ci		driver_data = acpi_id->driver_data;
256562306a36Sopenharmony_ci	} else {
256662306a36Sopenharmony_ci		const struct i2c_device_id *i2c_id =
256762306a36Sopenharmony_ci			i2c_match_id(max98090_i2c_id, i2c);
256862306a36Sopenharmony_ci		driver_data = i2c_id->driver_data;
256962306a36Sopenharmony_ci	}
257062306a36Sopenharmony_ci
257162306a36Sopenharmony_ci	max98090->devtype = driver_data;
257262306a36Sopenharmony_ci	i2c_set_clientdata(i2c, max98090);
257362306a36Sopenharmony_ci	max98090->pdata = i2c->dev.platform_data;
257462306a36Sopenharmony_ci
257562306a36Sopenharmony_ci	ret = of_property_read_u32(i2c->dev.of_node, "maxim,dmic-freq",
257662306a36Sopenharmony_ci				   &max98090->dmic_freq);
257762306a36Sopenharmony_ci	if (ret < 0)
257862306a36Sopenharmony_ci		max98090->dmic_freq = MAX98090_DEFAULT_DMIC_FREQ;
257962306a36Sopenharmony_ci
258062306a36Sopenharmony_ci	max98090->regmap = devm_regmap_init_i2c(i2c, &max98090_regmap);
258162306a36Sopenharmony_ci	if (IS_ERR(max98090->regmap)) {
258262306a36Sopenharmony_ci		ret = PTR_ERR(max98090->regmap);
258362306a36Sopenharmony_ci		dev_err(&i2c->dev, "Failed to allocate regmap: %d\n", ret);
258462306a36Sopenharmony_ci		goto err_enable;
258562306a36Sopenharmony_ci	}
258662306a36Sopenharmony_ci
258762306a36Sopenharmony_ci	ret = devm_request_threaded_irq(&i2c->dev, i2c->irq, NULL,
258862306a36Sopenharmony_ci		max98090_interrupt, IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
258962306a36Sopenharmony_ci		"max98090_interrupt", max98090);
259062306a36Sopenharmony_ci	if (ret < 0) {
259162306a36Sopenharmony_ci		dev_err(&i2c->dev, "request_irq failed: %d\n",
259262306a36Sopenharmony_ci			ret);
259362306a36Sopenharmony_ci		return ret;
259462306a36Sopenharmony_ci	}
259562306a36Sopenharmony_ci
259662306a36Sopenharmony_ci	ret = devm_snd_soc_register_component(&i2c->dev,
259762306a36Sopenharmony_ci					      &soc_component_dev_max98090,
259862306a36Sopenharmony_ci					      &max98090_dai, 1);
259962306a36Sopenharmony_cierr_enable:
260062306a36Sopenharmony_ci	return ret;
260162306a36Sopenharmony_ci}
260262306a36Sopenharmony_ci
260362306a36Sopenharmony_cistatic void max98090_i2c_shutdown(struct i2c_client *i2c)
260462306a36Sopenharmony_ci{
260562306a36Sopenharmony_ci	struct max98090_priv *max98090 = dev_get_drvdata(&i2c->dev);
260662306a36Sopenharmony_ci
260762306a36Sopenharmony_ci	/*
260862306a36Sopenharmony_ci	 * Enable volume smoothing, disable zero cross.  This will cause
260962306a36Sopenharmony_ci	 * a quick 40ms ramp to mute on shutdown.
261062306a36Sopenharmony_ci	 */
261162306a36Sopenharmony_ci	regmap_write(max98090->regmap,
261262306a36Sopenharmony_ci		M98090_REG_LEVEL_CONTROL, M98090_VSENN_MASK);
261362306a36Sopenharmony_ci	regmap_write(max98090->regmap,
261462306a36Sopenharmony_ci		M98090_REG_DEVICE_SHUTDOWN, 0x00);
261562306a36Sopenharmony_ci	msleep(40);
261662306a36Sopenharmony_ci}
261762306a36Sopenharmony_ci
261862306a36Sopenharmony_cistatic void max98090_i2c_remove(struct i2c_client *client)
261962306a36Sopenharmony_ci{
262062306a36Sopenharmony_ci	max98090_i2c_shutdown(client);
262162306a36Sopenharmony_ci}
262262306a36Sopenharmony_ci
262362306a36Sopenharmony_ci#ifdef CONFIG_PM
262462306a36Sopenharmony_cistatic int max98090_runtime_resume(struct device *dev)
262562306a36Sopenharmony_ci{
262662306a36Sopenharmony_ci	struct max98090_priv *max98090 = dev_get_drvdata(dev);
262762306a36Sopenharmony_ci
262862306a36Sopenharmony_ci	regcache_cache_only(max98090->regmap, false);
262962306a36Sopenharmony_ci
263062306a36Sopenharmony_ci	max98090_reset(max98090);
263162306a36Sopenharmony_ci
263262306a36Sopenharmony_ci	regcache_sync(max98090->regmap);
263362306a36Sopenharmony_ci
263462306a36Sopenharmony_ci	return 0;
263562306a36Sopenharmony_ci}
263662306a36Sopenharmony_ci
263762306a36Sopenharmony_cistatic int max98090_runtime_suspend(struct device *dev)
263862306a36Sopenharmony_ci{
263962306a36Sopenharmony_ci	struct max98090_priv *max98090 = dev_get_drvdata(dev);
264062306a36Sopenharmony_ci
264162306a36Sopenharmony_ci	regcache_cache_only(max98090->regmap, true);
264262306a36Sopenharmony_ci
264362306a36Sopenharmony_ci	return 0;
264462306a36Sopenharmony_ci}
264562306a36Sopenharmony_ci#endif
264662306a36Sopenharmony_ci
264762306a36Sopenharmony_ci#ifdef CONFIG_PM_SLEEP
264862306a36Sopenharmony_cistatic int max98090_resume(struct device *dev)
264962306a36Sopenharmony_ci{
265062306a36Sopenharmony_ci	struct max98090_priv *max98090 = dev_get_drvdata(dev);
265162306a36Sopenharmony_ci	unsigned int status;
265262306a36Sopenharmony_ci
265362306a36Sopenharmony_ci	regcache_mark_dirty(max98090->regmap);
265462306a36Sopenharmony_ci
265562306a36Sopenharmony_ci	max98090_reset(max98090);
265662306a36Sopenharmony_ci
265762306a36Sopenharmony_ci	/* clear IRQ status */
265862306a36Sopenharmony_ci	regmap_read(max98090->regmap, M98090_REG_DEVICE_STATUS, &status);
265962306a36Sopenharmony_ci
266062306a36Sopenharmony_ci	regcache_sync(max98090->regmap);
266162306a36Sopenharmony_ci
266262306a36Sopenharmony_ci	return 0;
266362306a36Sopenharmony_ci}
266462306a36Sopenharmony_ci#endif
266562306a36Sopenharmony_ci
266662306a36Sopenharmony_cistatic const struct dev_pm_ops max98090_pm = {
266762306a36Sopenharmony_ci	SET_RUNTIME_PM_OPS(max98090_runtime_suspend,
266862306a36Sopenharmony_ci		max98090_runtime_resume, NULL)
266962306a36Sopenharmony_ci	SET_SYSTEM_SLEEP_PM_OPS(NULL, max98090_resume)
267062306a36Sopenharmony_ci};
267162306a36Sopenharmony_ci
267262306a36Sopenharmony_ci#ifdef CONFIG_OF
267362306a36Sopenharmony_cistatic const struct of_device_id max98090_of_match[] = {
267462306a36Sopenharmony_ci	{ .compatible = "maxim,max98090", },
267562306a36Sopenharmony_ci	{ .compatible = "maxim,max98091", },
267662306a36Sopenharmony_ci	{ }
267762306a36Sopenharmony_ci};
267862306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, max98090_of_match);
267962306a36Sopenharmony_ci#endif
268062306a36Sopenharmony_ci
268162306a36Sopenharmony_ci#ifdef CONFIG_ACPI
268262306a36Sopenharmony_cistatic const struct acpi_device_id max98090_acpi_match[] = {
268362306a36Sopenharmony_ci	{ "193C9890", MAX98090 },
268462306a36Sopenharmony_ci	{ }
268562306a36Sopenharmony_ci};
268662306a36Sopenharmony_ciMODULE_DEVICE_TABLE(acpi, max98090_acpi_match);
268762306a36Sopenharmony_ci#endif
268862306a36Sopenharmony_ci
268962306a36Sopenharmony_cistatic struct i2c_driver max98090_i2c_driver = {
269062306a36Sopenharmony_ci	.driver = {
269162306a36Sopenharmony_ci		.name = "max98090",
269262306a36Sopenharmony_ci		.pm = &max98090_pm,
269362306a36Sopenharmony_ci		.of_match_table = of_match_ptr(max98090_of_match),
269462306a36Sopenharmony_ci		.acpi_match_table = ACPI_PTR(max98090_acpi_match),
269562306a36Sopenharmony_ci	},
269662306a36Sopenharmony_ci	.probe = max98090_i2c_probe,
269762306a36Sopenharmony_ci	.shutdown = max98090_i2c_shutdown,
269862306a36Sopenharmony_ci	.remove = max98090_i2c_remove,
269962306a36Sopenharmony_ci	.id_table = max98090_i2c_id,
270062306a36Sopenharmony_ci};
270162306a36Sopenharmony_ci
270262306a36Sopenharmony_cimodule_i2c_driver(max98090_i2c_driver);
270362306a36Sopenharmony_ci
270462306a36Sopenharmony_ciMODULE_DESCRIPTION("ALSA SoC MAX98090 driver");
270562306a36Sopenharmony_ciMODULE_AUTHOR("Peter Hsiang, Jesse Marroqin, Jerry Wong");
270662306a36Sopenharmony_ciMODULE_LICENSE("GPL");
2707